#### **Advanced Information** MPC860EC/D Rev. 6.2, 8/2003 MPC860 Family Hardware Specifications This document contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MPC860 family. This document contains the following topics: | Topic | Page | |--------------------------------------------------------|------| | Section 1, "Overview" | 2 | | Section 2, "Features" | 2 | | Section 3, "Maximum Tolerated Ratings" | 6 | | Section 4, "Thermal Characteristics" | 7 | | Section 5, "Power Dissipation" | 8 | | Section 6, "DC Characteristics" | 9 | | Section 7, "Thermal Calculation and Measurement" | 10 | | Section 8, "Layout Practices" | 12 | | Section 9, "Bus Signal Timing" | 13 | | Section 10, "IEEE 1149.1 Electrical Specifications" | 40 | | Section 11, "CPM Electrical Characteristics" | 42 | | Section 12, "UTOPIA AC Electrical Specifications" | 64 | | Section 13, "FEC Electrical Characteristics" | 66 | | Section 14, "Mechanical Data and Ordering Information" | 70 | | Section 15, "Document Revision History" | 75 | #### 1 Overview The MPC860 Quad Integrated Communications Controller (PowerQUICC<sup>TM</sup>) is a versatile one-chip integrated microprocessor and peripheral combination designed for a variety of controller applications. It particularly excels in both communications and networking systems. The PowerQUICC unit is referred to as the MPC860 in this manual. The MPC860 is a derivative of Motorola's MC68360 Quad Integrated Communications Controller (QUICC™), referred to here as the QUICC, that implements the PowerPC architecture. The CPU on the MPC860 is a 32-bit PowerPC™ core that incorporates memory management units (MMUs) and instruction and data caches and that implements the PowerPC instruction set. The communications processor module (CPM) from the MC68360 QUICC has been enhanced by the addition of the inter-integrated controller (I²C) channel. The memory controller has been enhanced, enabling the MPC860 to support any type of memory, including high-performance memories and new types of DRAMs. A PCMCIA socket controller supports up to two sockets. A real-time clock has also been integrated. Table 1 shows the functionality supported by the members of the MPC860 family. | | Cache ( | Kbytes) | Ethe | ernet | | | | |----------|----------------------|------------|---------|--------|-----|-----|-------------------| | Part | Instruction<br>Cache | Data Cache | 10T | 10/100 | ATM | SCC | Ref. <sup>1</sup> | | MPC860DE | 4 | 4 | Up to 2 | _ | _ | 2 | 1 | | MPC860DT | 4 | 4 | Up to 2 | 1 | yes | 2 | 1 | | MPC860DP | 16 | 8 | Up to 2 | 1 | yes | 2 | 1 | | MPC860EN | 4 | 4 | Up to 4 | _ | _ | 4 | 1 | | MPC860SR | 4 | 4 | Up to 4 | _ | yes | 4 | 1 | | MPC860T | 4 | 4 | Up to 4 | 1 | yes | 4 | 1 | | MPC860P | 16 | 8 | Up to 4 | 1 | yes | 4 | 1 | | MPC855T | 4 | 4 | 1 | 1 | yes | 1 | 2 | **Table 1. MPC860 Family Functionality** ## 2 Features The following list summarizes the key MPC860 features: - Embedded single-issue, 32-bit PowerPC<sup>TM</sup> core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs) - The core performs branch prediction with conditional prefetch, without conditional execution - 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1) - 16-Kbyte instruction caches are four-way, set-associative with 256 sets; 4-Kbyte instruction caches are two-way, set-associative with 128 sets. - 8-Kbyte data caches are two-way, set-associative with 256 sets; 4-Kbyte data caches are two-way, set-associative with 128 sets. <sup>&</sup>lt;sup>1</sup> Supporting documentation for these devices refers to the following: <sup>1.</sup> MPC860 PowerQUICC Family User's Manual (MPC860UM/D, Rev. 2). <sup>2.</sup> MPC855T User's Manual (MPC855TUM/D, Rev. 1). - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks. - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis. - Instruction and data caches are two-way, set-associative, physically addressed, LRU replacement, and lockable on-line granularity. - MMUs with 32-entry TLB, fully associative instruction, and data TLBs - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups - Advanced on-chip-emulation debug mode - Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits) - 32 address lines - Operates at up to 80 MHz - Memory controller (eight banks) - Contains complete dynamic RAM (DRAM) controller - Each bank can be a chip select or $\overline{RAS}$ to support a DRAM bank - Up to 15 wait states programmable per memory bank - Glueless interface to DRAM, SIMMS, SRAM, EPROM, Flash EPROM, and other memory devices. - DRAM controller programmable to support most size and speed memory interfaces - Four $\overline{CAS}$ lines, four $\overline{WE}$ lines, one $\overline{OE}$ line - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory) - Variable block sizes (32 Kbyte to 256 Mbyte) - Selectable write protection - On-chip bus arbitration logic - General-purpose timers - Four 16-bit timers or two 32-bit timers - Gate mode can enable/disable counting - Interrupt can be masked on reference match and event capture - System integration unit (SIU) - Bus monitor - Software watchdog - Periodic interrupt timer (PIT) - Low-power stop mode - Clock synthesizer - Decrementer, time base, and real-time clock (RTC) from the PowerPC architecture - Reset controller - IEEE 1149.1 test access port (JTAG) - Interrupts - Seven external interrupt request (IRQ) lines - 12 port pins with interrupt capability #### **Features** - 23 internal interrupt sources - Programmable priority between SCCs - Programmable highest priority request - 10/100 Mbps Ethernet support, fully compliant with the IEEE 802.3u Standard (not available when using ATM over UTOPIA interface) - ATM support compliant with ATM forum UNI 4.0 specification - Cell processing up to 50–70 Mbps at 50-MHz system clock - Cell multiplexing/demultiplexing - Support of AAL5 and AAL0 protocols on a per-VC basis. AAL0 support enables OAM and software implementation of other protocols). - ATM pace control (APC) scheduler, providing direct support for constant bit rate (CBR) and unspecified bit rate (UBR) and providing control mechanisms enabling software support of available bit rate (ABR) - Physical interface support for UTOPIA (10/100-Mbps is not supported with this interface) and byte-aligned serial (for example, T1/E1/ADSL) - UTOPIA-mode ATM supports level-1 master with cell-level handshake, multi-PHY (up to 4 physical layer devices), connection to 25-, 51-, or 155-Mbps framers, and UTOPIA/system clock ratios of 1/2 or 1/3. - Serial-mode ATM connection supports transmission convergence (TC) function for T1/E1/ADSL lines; cell delineation; cell payload scrambling/descrambling; automatic idle/unassigned cell insertion/stripping; header error control (HEC) generation, checking, and statistics. - Communications processor module (CPM) - RISC communications processor (CP) - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT) - Supports continuous mode transmission and reception on all serial channels - Up to 8Kbytes of dual-port RAM - 16 serial DMA (SDMA) channels - Three parallel I/O registers with open-drain capability - Four baud-rate generators (BRGs) - Independent (can be connected to any SCC or SMC) - Allow changes during operation - Autobaud support option - Four serial communications controllers (SCCs) - Ethernet/IEEE 802.3 optional on SCC1–4, supporting full 10-Mbps operation (available only on specially programmed devices). - HDLC/SDLC (all channels supported at 2 Mbps) - HDLC bus (implements an HDLC-based local area network (LAN)) - Asynchronous HDLC to support PPP (point-to-point protocol) - AppleTalk - Universal asynchronous receiver transmitter (UART) - Synchronous UART - Serial infrared (IrDA) - Binary synchronous communication (BISYNC) - Totally transparent (bit streams) - Totally transparent (frame based with optional cyclic redundancy check (CRC)) - Two SMCs (serial management channels) - UART - Transparent - General circuit interface (GCI) controller - Can be connected to the time-division multiplexed (TDM) channels - One SPI (serial peripheral interface) - Supports master and slave modes - Supports multimaster operation on the same bus - One I<sup>2</sup>C (inter-integrated circuit) port - Supports master and slave modes - Multiple-master environment support - Time-slot assigner (TSA) - Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined - 1- or 8-bit resolution - Allows independent transmit and receive routing, frame synchronization, clocking - Allows dynamic changes - Can be internally connected to six serial channels (four SCCs and two SMCs) - Parallel interface port (PIP) - Centronics interface support - Supports fast connection between compatible ports on the MPC860 or the MC68360 - PCMCIA interface - Master (socket) interface, release 2.1 compliant - Supports two independent PCMCIA sockets - Eight memory or I/O windows supported - Low power support - Full on—all units fully powered - Doze—core functional units disabled, except time base decrementer, PLL, memory controller, RTC, and CPM in low-power standby - Sleep—all units disabled, except RTC and PIT, PLL active for fast wake up - Deep sleep—all units disabled including PLL, except RTC and PIT - Power down mode— all units powered down, except PLL, RTC, PIT, time base, and decrementer - Debug interface - Eight comparators: four operate on instruction address, two operate on data address, and two operate on data - Supports conditions: $= \neq < >$ #### **Maximum Tolerated Ratings** - Each watchpoint can generate a break-point internally - 3.3 V operation with 5-V TTL compatibility except EXTAL and EXTCLK - 357-pin ball grid array (BGA) package # 3 Maximum Tolerated Ratings This section provides the maximum tolerated voltage and temperature ranges for the MPC860. Table 2 provides the maximum ratings. This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced, if unused inputs are tied to an appropriate logic voltage level (for example, either GND or $V_{\rm dd}$ ). **Table 2. Maximum Tolerated Ratings** (GND = 0 V) | Rating | Symbol | Value | Unit | |-------------------------------------|---------------------|-------------------|------| | Supply Voltage <sup>1</sup> | V <sub>DDH</sub> | -0.3 to 4.0 | ٧ | | | V <sub>DDL</sub> | -0.3 to 4.0 | V | | | KAPWR | -0.3 to 4.0 | V | | | VDDSYN | -0.3 to 4.0 | V | | Input Voltage <sup>2</sup> | V <sub>in</sub> | GND – 0.3 to VDDH | V | | Temperature <sup>3</sup> (Standard) | T <sub>A(min)</sub> | 0 | °C | | | T <sub>j(max)</sub> | 95 | °C | | Temperature <sup>3</sup> (Extended) | T <sub>A(min)</sub> | -40 | °C | | | T <sub>j(max)</sub> | 95 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to 150 | °C | The power supply of the device must start its ramp from 0.0 V. Functional operating conditions are provided with the DC electrical specifications in Table 5. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. **Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction applies to power-up and normal operation (that is, if the MPC860 is unpowered, voltage greater than 2.5 V must not be applied to its inputs). <sup>&</sup>lt;sup>3</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>i</sub>. ## 4 Thermal Characteristics Table 3 shows the thermal characteristics for the MPC860. Table 3. MPC860 Thermal Resistance Data | Rating | Envi | ironment | Symbol | Rev A | Rev<br>B, C, D | Unit | |----------------------------------|-----------------------|-------------------------|--------------------------------|-------|----------------|------| | Junction to Ambient <sup>1</sup> | Natural Convection | Single layer board (1s) | R <sub>0JA</sub> <sup>2</sup> | 31 | 40 | °C/W | | | | Four layer board (2s2p) | R <sub>0JMA</sub> 3 | 20 | 25 | | | | Air Flow (200 ft/min) | Single layer board (1s) | R <sub>0JMA</sub> <sup>3</sup> | 26 | 32 | | | | | Four layer board (2s2p) | R <sub>0JMA</sub> <sup>3</sup> | 16 | 21 | | | Junction to Board 4 | | | $R_{\theta JB}$ | 8 | 15 | | | Junction to Case 5 | | | $R_{\theta JC}$ | 5 | 7 | | | Junction to Package | Natural Convection | | $\Psi_{JT}$ | 1 | 2 | | | Top <sup>6</sup> | Air Flow (200 ft/min) | | | 2 | 3 | | Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance $<sup>^{2}\,</sup>$ Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction to case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance. <sup>&</sup>lt;sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. # 5 Power Dissipation Table 4 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice bus speed. Table 4. Power Dissipation (P<sub>D</sub>) | Die Revision | Frequency (MHz) | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit | |------------------|-----------------|----------------------|----------------------|------| | A.3 and Previous | 25 | 450 | 550 | mW | | | 40 | 700 | 850 | mW | | | 50 | 870 | 1050 | mW | | B.1 and C.1 | 33 | 375 | TBD | mW | | | 50 | 575 | TBD | mW | | | 66 | 750 | TBD | mW | | D.3 and D.4 | 50 | 656 | 735 | mW | | (1:1 Mode) | 66 | TBD | TBD | mW | | D.3 and D.4 | 66 | 722 | 762 | mW | | (2:1 Mode) | 80 | 851 | 909 | mW | <sup>&</sup>lt;sup>1</sup> Typical power dissipation is measured at 3.3 V. #### **NOTE** Values in Table 4" represent $V_{DDL}$ -based power dissipation and do not include I/O power dissipation over $V_{DDH}$ . I/O power dissipation varies widely by application due to buffer current, depending on external circuitry. <sup>&</sup>lt;sup>2</sup> Maximum power dissipation is measured at 3.5 V. # 6 DC Characteristics Table 5 provides the DC electrical characteristics for the MPC860. **Table 5. DC Electrical Specifications** | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------|------------------------|------| | Operating Voltage at 40 MHz or Less | V <sub>DDH</sub> , V <sub>DDL</sub> , VDDSYN | 3.0 | 3.6 | V | | | KAPWR<br>(power-down mode) | 2.0 | 3.6 | V | | | KAPWR (all other operating modes) | V <sub>DDH</sub> – 0.4 | V <sub>DDH</sub> | V | | Operating Voltage Greater than 40 MHz | V <sub>DDH</sub> , V <sub>DDL</sub> , KAPWR,<br>VDDSYN | 3.135 | 3.465 | V | | | KAPWR<br>(power-down mode) | 2.0 | 3.6 | V | | | KAPWR (all other operating modes) | V <sub>DDH</sub> – 0.4 | V <sub>DDH</sub> | V | | Input High Voltage (All Inputs Except EXTAL and EXTCLK) | V <sub>IH</sub> | 2.0 | 5.5 | V | | Input Low Voltage | V <sub>IL</sub> | GND | 0.8 | V | | EXTAL, EXTCLK Input High Voltage | V <sub>IHC</sub> | $0.7 \times (V_{DDH})$ | V <sub>DDH</sub> + 0.3 | V | | Input Leakage Current, V <sub>in</sub> = 5.5 V (Except TMS, TRST, DSCK, and DSDI Pins) | l <sub>in</sub> | _ | 100 | μA | | Input Leakage Current, V <sub>in</sub> = 3.6 V (Except TMS, TRST, DSCK, and DSDI Pins) | I <sub>In</sub> | _ | 10 | μA | | Input Leakage Current, V <sub>in</sub> = 0 V (Except TMS, TRST, DSCK, and DSDI Pins) | I <sub>In</sub> | _ | 10 | μA | | Input Capacitance 1 | C <sub>in</sub> | _ | 20 | pF | | Output High Voltage, I <sub>OH</sub> = -2.0 mA, V <sub>DDH</sub> = 3.0 V (Except XTAL, XFC, and Open Drain Pins) | V <sub>OH</sub> | 2.4 | _ | V | | Output Low Voltage IOL = 2.0 mA, CLKOUT IOL = 3.2 mA <sup>2</sup> IOL = 5.3 mA <sup>3</sup> IOL = 7.0 mA, TXD1/PA14, TXD2/PA12 IOL = 8.9 mA, TS, TA, TEA, BI, BB, HRESET, SRESET | V <sub>OL</sub> | _ | 0.5 | V | <sup>1</sup> Input capacitance is periodically sampled. #### **Thermal Calculation and Measurement** - A(0:31), TSIZO/REG, TSIZ1, D(0:31), DP(0:3)/ĪRQ(3:6), RD/WR, BURST, RSV/ĪRQ2, IP\_B(0:1)/IWP(0:1)/VFLS(0:1), IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PTR/AT3, RXD1 /PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9, L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6, TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3, BRGCLK2/L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0, REJCT1/SPISEL/PB31, SPICLK/PB30, SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27, BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/PB24, SMSYN1/SDACK1/PB23, SMSYN2/SDACK2/PB22, SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/RTS1/PB19, L1ST2/RTS2/PB18, L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/DREQ0/PC15, L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10, CTS2/PC9, TGATE2/CD2/PC8, SDACK2/L1TSYNCB/PC7, L1RSYNCB/PC6, SDACK1/L1TSYNCA/PC5, L1RSYNCA/PC4, PD15, PD14, PD13, PD12, PD11, PD10, PD9, PD8, PD5, PD6, PD7, PD4, PD3, MII\_MDC, MII\_TX\_ER, MII\_EN, MII\_MDIO, MII\_TXD[0:3]. - <sup>3</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)\_B, CS(7)/CE(2)\_B, WE0/BS\_B0/IORD, WE1/BS\_B1/IOWR, WE2/BS\_B2/PCOE, WE3/BS\_B3/PCWE, BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, ALE\_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, BADDR(28:30). ## 7 Thermal Calculation and Measurement For the following discussions, $P_D = (V_{DD} \times I_{DD}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers. # 7.1 Estimation with Junction-to-Ambient Thermal Resistance An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation: $$T_I = T_A + (R_{\theta IA} \times P_D)$$ where: $T_A$ = ambient temperature (°C) $R_{\theta JA}$ = package junction-to-ambient thermal resistance (°C/W) $P_D$ = power dissipation in package The junction-to-ambient thermal resistance is an industry standard value which provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity $T_J - T_A$ ) are possible. ## 7.2 Estimation with Junction-to-Case Thermal Resistance Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: $$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$ where: $R_{\theta JA}$ = junction-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ = junction-to-case thermal resistance (°C/W) $R_{\theta CA}$ = case-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required. #### 7.3 Estimation with Junction-to-Board Thermal Resistance A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. It has been observed that the thermal performance of most plastic packages and especially PBGA packages is strongly dependent on the board temperature; see Figure 1. Figure 1. Effect of Board Temperature Rise on Thermal Behavior If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation: $$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$ where: $R_{\theta JB}$ = junction-to-board thermal resistance (°C/W) $T_B$ = board temperature (°C) $P_D$ = power dissipation in package If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and vias attaching the thermal balls to the ground plane. ## 7.4 Estimation Using Simulation When the board temperature is not known, a thermal simulation of the application is needed. The simple two resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation. ## 7.5 Experimental Determination To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter $(\Psi_{JT})$ can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$ where: $\Psi_{JT}$ = thermal characterization parameter $T_T$ = thermocouple temperature on top of package $P_D$ = power dissipation in package The thermal characterization parameter is measured per JEDEC JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. #### 7.6 References Semiconductor Equipment and Materials International 805 East Middlefield Rd. Mountain View, CA 94043 MIL-SPEC and EIA/JESD (JEDEC) specifications (Available from Global Engineering Documents) MIL-SPEC Specifications 800-854-7179 or 303-397-7956 http://www.jedec.org - 1. 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54. - 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220. ## 8 Layout Practices Each $V_{DD}$ pin on the MPC860 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The $V_{DD}$ power supply should be bypassed to ground using at least four 0.1 $\mu$ F-bypass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip $V_{DD}$ and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as $V_{CC}$ and GND planes. All output pins on the MPC860 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of 6 inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the $V_{\rm CC}$ and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. # 9 Bus Signal Timing Table 6 provides the bus operation timing for the MPC860 at 33, 40, 50, and 66 MHz. The maximum bus speed supported by the MPC860 is 66 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC860 used at 80 MHz must be configured for a 40 MHz bus). The timing for the MPC860 bus shown assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays. | | | | - | | _ | | | | | | |------------------|-------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|------| | Num | Characteristic | 33 1 | ИНz | 40 [ | ИНz | 50 I | ИHz | 66 MHz | | Unit | | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B1 | CLKOUT period | 30.30 | 30.30 | 25.00 | 30.30 | 20.00 | 30.30 | 15.15 | 30.30 | ns | | B1a | EXTCLK to CLKOUT phase skew (EXTCLK > 15 MHz and MF <= 2) | -0.90 | 0.90 | -0.90 | 0.90 | -0.90 | 0.90 | -0.90 | 0.90 | ns | | B1b | EXTCLK to CLKOUT phase skew (EXTCLK > 10 MHz and MF < 10) | -2.30 | 2.30 | -2.30 | 2.30 | -2.30 | 2.30 | -2.30 | 2.30 | ns | | B1c | CLKOUT phase jitter (EXTCLK > 15 MHz and MF <= 2) 1 | -0.60 | 0.60 | -0.60 | 0.60 | -0.60 | 0.60 | -0.60 | 0.60 | ns | | B1d | CLKOUT phase jitter <sup>1</sup> | -2.00 | 2.00 | -2.00 | 2.00 | -2.00 | 2.00 | -2.00 | 2.00 | ns | | B1e | CLKOUT frequency jitter (MF < 10) <sup>1</sup> | _ | 0.50 | _ | 0.50 | _ | 0.50 | _ | 0.50 | % | | B1f | CLKOUT frequency jitter (10 < MF < 500) <sup>1</sup> | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | % | | B1g | CLKOUT frequency jitter (MF > 500) | _ | 3.00 | _ | 3.00 | _ | 3.00 | _ | 3.00 | % | | B1h | Frequency jitter on EXTCLK <sup>2</sup> | _ | 0.50 | _ | 0.50 | _ | 0.50 | _ | 0.50 | % | | B2 | CLKOUT pulse width low | 12.12 | _ | 10.00 | _ | 8.00 | | 6.06 | _ | ns | | В3 | CLKOUT width high | 12.12 | _ | 10.00 | _ | 8.00 | | 6.06 | _ | ns | | B4 | CLKOUT rise time <sup>3</sup> | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | ns | | B5 <sup>33</sup> | CLKOUT fall time <sup>3</sup> | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | ns | | B7 | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3)<br>invalid | 7.58 | _ | 6.25 | _ | 5.00 | _ | 3.80 | _ | ns | **Table 6. Bus Operation Timings** **Table 6. Bus Operation Timings (continued)** | Nives | Ohavaataviatia | 33 1 | ИНz | 40 I | ИНz | 50 1 | ИНz | 66 I | MHz | Unit | |-------|-----------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | В7а | CLKOUT to TSIZ(0:1), REG, RSV, AT(0:3), BDIP, PTR invalid | 7.58 | _ | 6.25 | _ | 5.00 | _ | 3.80 | _ | ns | | B7b | CLKOUT to BR, BG, FRZ,<br>VFLS(0:1), VF(0:2) IWP(0:2),<br>LWP(0:1), STS invalid <sup>4</sup> | 7.58 | _ | 6.25 | _ | 5.00 | _ | 3.80 | _ | ns | | B8 | CLKOUT to A(0:31), BADDR(28:30)<br>RD/WR, BURST, D(0:31), DP(0:3)<br>valid | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | | В8а | CLKOUT to TSIZ(0:1), REG, RSV, AT(0:3) BDIP, PTR valid | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | | B8b | CLKOUT to BR, BG, VFLS(0:1),<br>VF(0:2), IWP(0:2), FRZ, LWP(0:1),<br>STS valid <sup>4</sup> | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | | В9 | CLKOUT to A(0:31), BADDR(28:30), RD/WR, BURST, D(0:31), DP(0:3), TSIZ(0:1), REG, RSV, AT(0:3), PTR High-Z | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | | B11 | CLKOUT to TS, BB assertion | 7.58 | 13.58 | 6.25 | 12.25 | 5.00 | 11.00 | 3.80 | 11.29 | ns | | B11a | CLKOUT to TA, BI assertion (when driven by the memory controller or PCMCIA interface) | 2.50 | 9.25 | 2.50 | 9.25 | 2.50 | 9.25 | 2.50 | 9.75 | ns | | B12 | CLKOUT to TS, BB negation | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 8.54 | ns | | B12a | CLKOUT to TA, BI negation (when driven by the memory controller or PCMCIA interface) | 2.50 | 11.00 | 2.50 | 11.00 | 2.50 | 11.00 | 2.50 | 9.00 | ns | | B13 | CLKOUT to TS, BB High-Z | 7.58 | 21.58 | 6.25 | 20.25 | 5.00 | 19.00 | 3.80 | 14.04 | ns | | B13a | CLKOUT to TA, BI High-Z (when driven by the memory controller or PCMCIA interface) | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | ns | | B14 | CLKOUT to TEA assertion | 2.50 | 10.00 | 2.50 | 10.00 | 2.50 | 10.00 | 2.50 | 9.00 | ns | | B15 | CLKOUT to TEA High-Z | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | ns | | B16 | TA, BI valid to CLKOUT (setup time) | 9.75 | _ | 9.75 | _ | 9.75 | _ | 6.00 | _ | ns | | B16a | TEA, KR, RETRY, CR valid to CLKOUT (setup time) | 10.00 | _ | 10.00 | _ | 10.00 | _ | 4.50 | _ | ns | | B16b | BB, BG, BR, valid to CLKOUT (setup time) 5 | 8.50 | _ | 8.50 | _ | 8.50 | _ | 4.00 | _ | ns | | B17 | CLKOUT to TA, TEA, BI, BB, BG, BR valid (hold time) | 1.00 | _ | 1.00 | _ | 1.00 | _ | 2.00 | _ | ns | | B17a | CLKOUT to KR, RETRY, CR valid (hold time) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | **Table 6. Bus Operation Timings (continued)** | | | 33 1 | ИНz | 40 [ | ИНz | 50 1 | ИНz | 66 MHz | | 11 | |------|---------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B18 | D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) <sup>6</sup> | 6.00 | _ | 6.00 | _ | 6.00 | _ | 6.00 | _ | ns | | B19 | CLKOUT rising edge to D(0:31),<br>DP(0:3) valid (hold time) <sup>6</sup> | 1.00 | _ | 1.00 | _ | 1.00 | _ | 2.00 | _ | ns | | B20 | D(0:31), DP(0:3) valid to CLKOUT falling edge (setup time) <sup>7</sup> | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | ns | | B21 | CLKOUT falling edge to D(0:31), DP(0:3) valid (hold time) <sup>7</sup> | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B22 | CLKOUT rising edge to $\overline{CS}$ asserted GPCM ACS = 00 | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | | B22a | CLKOUT falling edge to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 0 | _ | 8.00 | _ | 8.00 | _ | 8.00 | _ | 8.00 | ns | | B22b | CLKOUT falling edge to $\overline{CS}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 0 | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B22c | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 1 | 10.86 | 17.99 | 8.88 | 16.00 | 7.00 | 14.13 | 5.18 | 12.31 | ns | | B23 | CLKOUT rising edge to $\overline{\text{CS}}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0, and CSNT = 0 | 2.00 | 8.00 | 2.00 | 8.00 | 2.00 | 8.00 | 2.00 | 8.00 | ns | | B24 | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted GPCM ACS = 10, TRLX = 0 | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B24a | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0 | 13.15 | _ | 10.50 | _ | 8.00 | _ | 5.58 | _ | ns | | B25 | CLKOUT rising edge to $\overline{OE}$ , $\overline{WE}$ (0:3) asserted | _ | 9.00 | _ | 9.00 | _ | 9.00 | _ | 9.00 | ns | | B26 | CLKOUT rising edge to OE negated | 2.00 | 9.00 | 2.00 | 9.00 | 2.00 | 9.00 | 2.00 | 9.00 | ns | | B27 | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 1 | 35.88 | _ | 29.25 | _ | 23.00 | _ | 16.94 | _ | ns | | B27a | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 1 | 43.45 | _ | 35.50 | _ | 28.00 | _ | 20.73 | _ | ns | | B28 | CLKOUT rising edge to WE(0:3) negated GPCM write access CSNT = 0 | _ | 9.00 | _ | 9.00 | | 9.00 | _ | 9.00 | ns | | B28a | CLKOUT falling edge to $\overline{\text{WE}}$ (0:3) negated GPCM write access TRLX = 0, 1, CSNT = 1, EBDF = 0 | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | **Table 6. Bus Operation Timings (continued)** | N | Observatoristis | 33 I | ИНz | 40 I | ИНz | 50 1 | ИНz | 66 MHz | | 1114 | |------|----------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B28b | CLKOUT falling edge to $\overline{CS}$ negated GPCM write access TRLX = 0, 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 0 | _ | 14.33 | _ | 13.00 | _ | 11.75 | _ | 10.54 | ns | | B28c | CLKOUT falling edge to $\overline{WE}$ (0:3) negated GPCM write access TRLX = 0, 1, CSNT = 1 write access TRLX = 0, CSNT = 1, EBDF = 1 | 10.86 | 17.99 | 8.88 | 16.00 | 7.00 | 14.13 | 5.18 | 12.31 | ns | | B28d | CLKOUT falling edge to $\overline{CS}$ negated GPCM write access TRLX = 0, 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 1 | _ | 17.99 | _ | 16.00 | _ | 14.13 | _ | 12.31 | ns | | B29 | WE(0:3) negated to D(0:31), DP(0:3)<br>High-Z GPCM write access<br>CSNT = 0, EBDF = 0 | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B29a | WE(0:3) negated to D(0:31), DP(0:3)<br>High-Z GPCM write access,<br>TRLX = 0, CSNT = 1, EBDF = 0 | 13.15 | _ | 10.5 | | 8.00 | _ | 5.58 | | ns | | B29b | CS negated to D(0:31), DP(0:3),<br>High-Z GPCM write access,<br>ACS = 00, TRLX = 0, 1, and CSNT =<br>0 | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B29c | CS negated to D(0:31), DP(0:3) High-Z GPCM write access, TRLX = 0, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 0 | 13.15 | _ | 10.5 | _ | 8.00 | _ | 5.58 | _ | ns | | B29d | WE(0:3) negated to D(0:31), DP(0:3)<br>High-Z GPCM write access,<br>TRLX = 1, CSNT = 1, EBDF = 0 | 43.45 | _ | 35.5 | _ | 28.00 | _ | 20.73 | _ | ns | | B29e | CS negated to D(0:31), DP(0:3) High-Z GPCM write access, TRLX = 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 0 | 43.45 | _ | 35.5 | _ | 28.00 | _ | 29.73 | _ | ns | | B29f | WE(0:3) negated to D(0:31), DP(0:3)<br>High-Z GPCM write access,<br>TRLX = 0, CSNT = 1, EBDF = 1 | 8.86 | _ | 6.88 | _ | 5.00 | _ | 3.18 | _ | ns | | B29g | CS negated to D(0:31), DP(0:3) High-Z GPCM write access, TRLX = 0, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 1 | 8.86 | _ | 6.88 | _ | 5.00 | _ | 3.18 | _ | ns | | B29h | WE(0:3) negated to D(0:31), DP(0:3)<br>High-Z GPCM write access,<br>TRLX = 1, CSNT = 1, EBDF = 1 | 38.67 | _ | 31.38 | _ | 24.50 | _ | 17.83 | _ | ns | **Table 6. Bus Operation Timings (continued)** | Num | Characteristic | 33 1 | ИНz | 40 I | ИНz | 50 I | ИНz | 66 1 | ИНz | Unit | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B29i | CS negated to D(0:31), DP(0:3) High-Z GPCM write access, TRLX = 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 1 | 38.67 | _ | 31.38 | _ | 24.50 | _ | 17.83 | _ | ns | | B30 | CS, WE(0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write<br>access <sup>8</sup> | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B30a | WE(0:3) negated to A(0:31), BADDR(28:30) invalid GPCM, write access, TRLX = 0, CSNT = 1, CS negated to A(0:31) invalid GPCM write access, TRLX = 0, CSNT = 1 ACS = 10, or ACS = 11, EBDF = 0 | 13.15 | _ | 10.50 | _ | 8.00 | _ | 5.58 | _ | ns | | B30b | WE(0:3) negated to A(0:31), invalid GPCM BADDR(28:30) invalid GPCM write access, TRLX = 1, CSNT = 1. $\overline{CS}$ negated to A(0:31), Invalid GPCM, write access, TRLX = 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 0 | 43.45 | _ | 35.50 | _ | 28.00 | _ | 20.73 | _ | ns | | B30c | WE(0:3) negated to A(0:31), BADDR(28:30) invalid GPCM write access, TRLX = 0, CSNT = 1. CS negated to A(0:31) invalid GPCM write access, TRLX = 0, CSNT = 1, ACS = 10, ACS = 11, EBDF = 1 | 8.36 | _ | 6.38 | _ | 4.50 | _ | 2.68 | _ | ns | | B30d | WE(0:3) negated to A(0:31),<br>BADDR(28:30) invalid GPCM write<br>access, TRLX = 1, CSNT =1.<br>CS negated to A(0:31) invalid GPCM<br>write access TRLX = 1, CSNT = 1,<br>ACS = 10, or ACS = 11, EBDF = 1 | 38.67 | _ | 31.38 | _ | 24.50 | _ | 17.83 | _ | ns | | B31 | CLKOUT falling edge to $\overline{CS}$ valid—as requested by control bit CST4 in the corresponding word in UPM | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B31a | CLKOUT falling edge to $\overline{\text{CS}}$ valid—as requested by control bit CST1 in the corresponding word in UPM | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B31b | CLKOUT rising edge to $\overline{\text{CS}}$ valid—as requested by control bit CST2 in the corresponding word in UPM | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | ns | | B31c | CLKOUT rising edge to CS valid—as requested by control bit CST3 in the corresponding word in UPM | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.04 | ns | **Table 6. Bus Operation Timings (continued)** | Nives | Chavastavistis | 33 1 | ИНz | 40 I | ИНz | 50 1 | ИНz | 66 | MHz | l lm!4 | |-------|--------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|------|-------|--------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B31d | CLKOUT falling edge to $\overline{\text{CS}}$ valid—as requested by control bit CST1 in the corresponding word in UPM, EBDF = 1 | 13.26 | 17.99 | 11.28 | 16.00 | 9.40 | 14.13 | 7.58 | 12.31 | ns | | B32 | CLKOUT falling edge to BS valid—as requested by control bit BST4 in the corresponding word in UPM | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B32a | CLKOUT falling edge to BS valid—as requested by control bit BST1 in the corresponding word in UPM, EBDF = 0 | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B32b | CLKOUT rising edge to BS valid—as requested by control bit BST2 in the corresponding word in UPM | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | ns | | B32c | CLKOUT rising edge to BS valid—as requested by control bit BST3 in the corresponding word in UPM | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B32d | CLKOUT falling edge to BS valid—as requested by control bit BST1 in the corresponding word in UPM, EBDF = | 13.26 | 17.99 | 11.28 | 16.00 | 9.40 | 14.13 | 7.58 | 12.31 | ns | | B33 | CLKOUT falling edge to GPL valid—as requested by control bit GxT4 in the corresponding word in UPM | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B33a | CLKOUT rising edge to GPL valid—as requested by control bit GxT3 in the corresponding word in UPM | 7.58 | 14.33 | 6.25 | 13.00 | 5.00 | 11.75 | 3.80 | 10.54 | ns | | B34 | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid—as requested by control bit CST4 in the corresponding word in UPM | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B34a | A(0:31), BADDR(28:30), and D(0:31) to CS valid—as requested by control bit CST1 in the corresponding word in UPM | 13.15 | _ | 10.50 | _ | 8.00 | _ | 5.58 | _ | ns | | B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid—as requested by control bit CST2 in the corresponding word in UPM | 20.73 | _ | 16.75 | _ | 13.00 | _ | 9.36 | _ | ns | | B35 | A(0:31), BADDR(28:30) to $\overline{CS}$ valid—as requested by control bit BST4 in the corresponding word in UPM | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | **Table 6. Bus Operation Timings (continued)** | Num | Characteristic | 33 MHz | | 40 MHz | | 50 MHz | | 66 MHz | | 1111 | |------|-------------------------------------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------| | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B35a | A(0:31), BADDR(28:30), and D(0:31) to BS valid—as requested by control bit BST1 in the corresponding word in UPM | 13.15 | _ | 10.50 | _ | 8.00 | _ | 5.58 | _ | ns | | B35b | A(0:31), BADDR(28:30), and D(0:31) to BS valid—as requested by control bit BST2 in the corresponding word in UPM | 20.73 | _ | 16.75 | _ | 13.00 | _ | 9.36 | _ | ns | | B36 | A(0:31), BADDR(28:30), and D(0:31) to GPL valid—as requested by control bit GxT4 in the corresponding word in UPM | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | B37 | UPWAIT valid to CLKOUT falling edge <sup>9</sup> | 6.00 | _ | 6.00 | _ | 6.00 | _ | 6.00 | _ | ns | | B38 | CLKOUT falling edge to UPWAIT valid <sup>9</sup> | 1.00 | _ | 1.00 | _ | 1.00 | _ | 1.00 | _ | ns | | B39 | AS valid to CLKOUT rising edge 10 | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B40 | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B41 | TS valid to CLKOUT rising edge (setup time) | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B42 | CLKOUT rising edge to TS valid (hold time) | 2.00 | | 2.00 | | 2.00 | | 2.00 | _ | ns | | B43 | AS negation to memory controller signals negation | _ | TBD | _ | TBD | _ | TBD | _ | TBD | ns | <sup>1</sup> Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value. <sup>&</sup>lt;sup>2</sup> If the rate of change of the frequency of EXTAL is slow (i.e., it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (i.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%. <sup>&</sup>lt;sup>3</sup> The timings specified in B4 and B5 are based on full strength clock. <sup>&</sup>lt;sup>4</sup> The timing for BR output is relevant when the MPC860 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC860 is selected to work with internal bus arbiter. The timing required for BR input is relevant when the MPC860 is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC860 is selected to work with external bus arbiter. <sup>&</sup>lt;sup>6</sup> The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted. <sup>&</sup>lt;sup>7</sup> The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.) <sup>&</sup>lt;sup>8</sup> The timing B30 refers to $\overline{CS}$ when ACS = 00 and to $\overline{WE}$ (0:3) when CSNT = 0. The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 17. <sup>&</sup>lt;sup>10</sup> The $\overline{\text{AS}}$ signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 20. Figure 2 is the control timing diagram. - С Minimum input setup time specification. - Minimum input hold time specification. Figure 2. Control Timing Figure 3 provides the timing for the external clock. Figure 3. External Clock Timing Figure 4 provides the timing for the synchronous output signals. Figure 4. Synchronous Output Signals Timing Figure 5 provides the timing for the synchronous active pull-up and open-drain output signals. Figure 5. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing Figure 6 provides the timing for the synchronous input signals. Figure 6. Synchronous Input Signals Timing Figure 7 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller. Figure 7. Input Data Timing in Normal Case Figure 8 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.) Figure 8. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1 Figure 9 through Figure 12 provide the timing for the external bus read controlled by various GPCM factors. Figure 9. External Bus Read Timing (GPCM Controlled—ACS = 00) Figure 10. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 10) Figure 11. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11) Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0 or 1, ACS = 10, ACS = 11) Figure 13 through Figure 15 provide the timing for the external bus write controlled by various GPCM factors. Figure 13. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0) Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1) Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 1) Figure 16. External Bus Timing (UPM Controlled Signals) Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM. Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM. Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing Figure 19 provides the timing for the synchronous external master access controlled by the GPCM. Figure 19. Synchronous External Master Access Timing (GPCM Handled ACS = 00) Figure 20 provides the timing for the asynchronous external master memory access controlled by the GPCM. Figure 20. Asynchronous External Master Memory Access Timing (GPCM Controlled—ACS = 00) Figure 21 provides the timing for the asynchronous external master control signals negation. Figure 21. Asynchronous External Master—Control Signals Negation Timing Table 7 provides interrupt timing for the MPC860. **Table 7. Interrupt Timing** | Num | Characteristic <sup>1</sup> | All Freq | Unit | | |-----|-----------------------------------------------|-------------------------|------|-------| | Num | Characteristic | Min | Max | Offic | | 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00 | _ | ns | | 140 | IRQx hold time after CLKOUT | 2.00 | _ | ns | | 141 | IRQx pulse width low | 3.00 | _ | ns | | 142 | IRQx pulse width high | 3.00 | _ | ns | | 143 | ĪRQx edge-to-edge time | 4×T <sub>CLOCKOUT</sub> | _ | _ | The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT. The timings I41, I42, and I43 are specified to allow the correct function of the $\overline{IRQ}$ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC860 is able to support. Figure 22 provides the interrupt detection timing for the external level-sensitive lines. Figure 22. Interrupt Detection Timing for External Level Sensitive Lines Figure 23 provides the interrupt detection timing for the external edge-sensitive lines. Figure 23. Interrupt Detection Timing for External Edge Sensitive Lines Table 8 shows the PCMCIA timing for the MPC860. **Table 8. PCMCIA Timing** | Num | Characteristic | 33 MHz | | 40 MHz | | 50 MHz | | 66 MHz | | Unit | |-----|--------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------| | | | Min | Max | Min | Max | Min | Max | Min | Max | Jill | | P44 | A(0:31), REG valid to PCMCIA<br>Strobe asserted <sup>1</sup> | 20.73 | _ | 16.75 | _ | 13.00 | _ | 9.36 | _ | ns | | P45 | A(0:31), REG valid to ALE negation 1 | 28.30 | _ | 23.00 | _ | 18.00 | _ | 13.15 | _ | ns | | P46 | CLKOUT to REG valid | 7.58 | 15.58 | 6.25 | 14.25 | 5.00 | 13.00 | 3.79 | 11.84 | ns | | P47 | CLKOUT to REG invalid | 8.58 | _ | 7.25 | _ | 6.00 | _ | 4.84 | _ | ns | | P48 | CLKOUT to CE1, CE2 asserted | 7.58 | 15.58 | 6.25 | 14.25 | 5.00 | 13.00 | 3.79 | 11.84 | ns | | P49 | CLKOUT to CE1, CE2 negated | 7.58 | 15.58 | 6.25 | 14.25 | 5.00 | 13.00 | 3.79 | 11.84 | ns | | P50 | CLKOUT to PCOE, IORD, PCWE, IOWR assert time | _ | 11.00 | | 11.00 | _ | 11.00 | _ | 11.00 | ns | | P51 | CLKOUT to PCOE, IORD, PCWE, IOWR negate time | 2.00 | 11.00 | 2.00 | 11.00 | 2.00 | 11.00 | 2.00 | 11.00 | ns | | P52 | CLKOUT to ALE assert time | 7.58 | 15.58 | 6.25 | 14.25 | 5.00 | 13.00 | 3.79 | 10.04 | ns | | P53 | CLKOUT to ALE negate time | _ | 15.58 | | 14.25 | _ | 13.00 | _ | 11.84 | ns | | P54 | PCWE, IOWR negated to D(0:31) invalid <sup>1</sup> | 5.58 | _ | 4.25 | _ | 3.00 | _ | 1.79 | _ | ns | | P55 | WAITA and WAITB valid to CLKOUT rising edge <sup>1</sup> | 8.00 | _ | 8.00 | _ | 8.00 | _ | 8.00 | _ | ns | | P56 | CLKOUT rising edge to WAITA and WAITB invalid 1 | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | PSST = 1. Otherwise add PSST times cycle time. These synchronous timings define when the $\overline{\text{WAITx}}$ signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The $\overline{\text{WAITx}}$ assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See PCMCIA Interface in the MPC860 PowerQUICC User's Manual. PSHT = 0. Otherwise add PSHT times cycle time. Figure 24 provides the PCMCIA access cycle timing for the external bus read. Figure 24. PCMCIA Access Cycles Timing External Bus Read Figure 25 provides the PCMCIA access cycle timing for the external bus write. Figure 25. PCMCIA Access Cycles Timing External Bus Write Figure 26 provides the PCMCIA WAIT signals detection timing. Figure 26. PCMCIA WAIT Signals Detection Timing Table 9 shows the PCMCIA port timing for the MPC860. **Table 9. PCMCIA Port Timing** | Num | Characteristic | 33 MHz | | 40 MHz | | 50 MHz | | 66 MHz | | Unit | |-----|------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------| | | | Min | Max | Min | Max | Min | Max | Min | Max | | | P57 | CLKOUT to OPx valid | _ | 19.00 | _ | 19.00 | _ | 19.00 | _ | 19.00 | ns | | P58 | HRESET negated to OPx drive <sup>1</sup> | 25.73 | _ | 21.75 | _ | 18.00 | _ | 14.36 | _ | ns | | P59 | IP_Xx valid to CLKOUT rising edge | 5.00 | _ | 5.00 | _ | 5.00 | _ | 5.00 | _ | ns | | P60 | CLKOUT rising edge to IP_Xx invalid | 1.00 | _ | 1.00 | _ | 1.00 | _ | 1.00 | - | ns | <sup>&</sup>lt;sup>1</sup> OP2 and OP3 only. Figure 27 provides the PCMCIA output port timing for the MPC860. Figure 27. PCMCIA Output Port Timing Figure 28 provides the PCMCIA output port timing for the MPC860. Figure 28. PCMCIA Input Port Timing Table 10 shows the debug port timing for the MPC860. **Table 10. Debug Port Timing** | Num | Characteristic | All Freq | Unit | | |-----|-----------------------------|------------------------------|-------|----| | | | Min | Max | | | P61 | DSCK cycle time | 3×T <sub>CLOCKOUT</sub> | _ | _ | | P62 | DSCK clock pulse width | 1.25 × T <sub>CLOCKOUT</sub> | _ | _ | | P63 | DSCK rise and fall times | 0.00 | 3.00 | ns | | P64 | DSDI input data setup time | 8.00 | _ | ns | | P65 | DSDI data hold time | 5.00 | _ | ns | | P66 | DSCK low to DSDO data valid | 0.00 | 15.00 | ns | | P67 | DSCK low to DSDO invalid | 0.00 | 2.00 | ns | Figure 29 provides the input timing for the debug port clock. Figure 29. Debug Port Clock Input Timing Figure 30 provides the timing for the debug port. Figure 30. Debug Port Timings ## **Bus Signal Timing** Table 11 shows the reset timing for the MPC860. Table 11. Reset Timing | | 01 | 33 1 | ИНz | 40 I | ИНz | 50 I | ИНz | 66 1 | ИНz | | |-----|--------------------------------------------------------------------------------------|------------|-------|------------|-------|------------|-------|------------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | R69 | CLKOUT to HRESET high impedance | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R70 | CLKOUT to SRESET high impedance | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R71 | RSTCONF pulse width | 515.1<br>5 | _ | 425.0<br>0 | | 340.0<br>0 | _ | 257.5<br>8 | _ | ns | | R72 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R73 | Configuration data to HRESET rising edge setup time | 504.5<br>5 | _ | 425.0<br>0 | _ | 350.0<br>0 | _ | 277.2<br>7 | _ | ns | | R74 | Configuration data to RSTCONF rising edge setup time | 350.0<br>0 | _ | 350.0<br>0 | _ | 350.0<br>0 | _ | 350.0<br>0 | _ | ns | | R75 | Configuration data hold time after RSTCONF negation | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R76 | Configuration data hold time after HRESET negation | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R77 | HRESET and RSTCONF asserted to data out drive | _ | 25.00 | | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R78 | RSTCONF negated to data out high impedance | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R79 | CLKOUT of last rising edge before chip three-state HRESET to data out high impedance | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R80 | DSDI, DSCK setup | 90.91 | _ | 75.00 | _ | 60.00 | _ | 45.45 | _ | ns | | R81 | DSDI, DSCK hold time | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample | 242.4<br>2 | _ | 200.0 | _ | 160.0<br>0 | _ | 121.2<br>1 | _ | ns | Figure 31 shows the reset timing for the data bus configuration. Figure 31. Reset Timing—Configuration from Data Bus Figure 32 provides the reset timing for the data bus weak drive during configuration. Figure 32. Reset Timing—Data Bus Weak Drive During Configuration Figure 33 provides the reset timing for the debug port configuration. Figure 33. Reset Timing—Debug Port Configuration # 10 IEEE 1149.1 Electrical Specifications Table 12 provides the JTAG timings for the MPC860 shown in Figure 34 through Figure 37. **Table 12. JTAG Timing** | | | All Freq | uencies | Unit | |-----|--------------------------------------------------------|----------|---------|------| | Num | Characteristic | Min | Max | Unit | | J82 | TCK cycle time | 100.00 | _ | ns | | J83 | TCK clock pulse width measured at 1.5 V | 40.00 | _ | ns | | J84 | TCK rise and fall times | 0.00 | 10.00 | ns | | J85 | TMS, TDI data setup time | 5.00 | _ | ns | | J86 | TMS, TDI data hold time | 25.00 | _ | ns | | J87 | TCK low to TDO data valid | _ | 27.00 | ns | | J88 | TCK low to TDO data invalid | 0.00 | _ | ns | | J89 | TCK low to TDO high impedance | _ | 20.00 | ns | | J90 | TRST assert time | 100.00 | _ | ns | | J91 | TRST setup time to TCK low | 40.00 | _ | ns | | J92 | TCK falling edge to output valid | _ | 50.00 | ns | | J93 | TCK falling edge to output valid out of high impedance | _ | 50.00 | ns | | J94 | TCK falling edge to output high impedance | _ | 50.00 | ns | | J95 | Boundary scan input valid to TCK rising edge | 50.00 | | ns | | J96 | TCK rising edge to boundary scan input invalid | 50.00 | _ | ns | Figure 34. JTAG Test Clock Input Timing Figure 35. JTAG Test Access Port Timing Diagram Figure 36. JTAG TRST Timing Diagram Figure 37. Boundary Scan (JTAG) Timing Diagram ## 11 CPM Electrical Characteristics This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC860. # 11.1 PIP/PIO AC Electrical Specifications Table 13 provides the PIP/PIO AC timings as shown in Figure 38 through Figure 42. Table 13. PIP/PIO Timing | Num | Characteristic | All Freq | uencies | Unit | |-------|----------------------------------------------------------------------|-----------------------|---------|-------| | Nulli | Characteristic | Min | Max | Offic | | 21 | Data-in setup time to STBI low | 0 | | ns | | 22 | Data-In hold time to STBI high | 2.5 – t3 <sup>1</sup> | _ | CLK | | 23 | STBI pulse width | 1.5 | _ | CLK | | 24 | STBO pulse width | 1 CLK – 5 ns | _ | ns | | 25 | Data-out setup time to STBO low | 2 | _ | CLK | | 26 | Data-out hold time from STBO high | 5 | _ | CLK | | 27 | STBI low to STBO low (Rx interlock) | _ | 2 | CLK | | 28 | STBI low to STBO high (Tx interlock) | 2 | _ | CLK | | 29 | Data-in setup time to clock high | 15 | _ | ns | | 30 | Data-in hold time from clock high | 7.5 | _ | ns | | 31 | Clock low to data-out valid (CPU writes data, control, or direction) | _ | 25 | ns | $<sup>\</sup>frac{1}{1}$ t3 = Specification 23. Figure 38. PIP Rx (Interlock Mode) Timing Diagram Figure 39. PIP Tx (Interlock Mode) Timing Diagram Figure 40. PIP Rx (Pulse Mode) Timing Diagram Figure 41. PIP TX (Pulse Mode) Timing Diagram Figure 42. Parallel I/O Data-In/Data-Out Timing Diagram # 11.2 IDMA Controller AC Electrical Specifications Table 14 provides the IDMA controller timings as shown in Figure 43 through Figure 46. | Num | Characteristic | All Freq | Unit | | |-----|-------------------------------------------------------------------------------|----------|------|------| | Num | | Min | Max | Unit | | 40 | DREQ setup time to clock high | 7 | _ | ns | | 41 | DREQ hold time from clock high | 3 | _ | ns | | 42 | SDACK assertion delay from clock high | _ | 12 | ns | | 43 | SDACK negation delay from clock low | _ | 12 | ns | | 44 | SDACK negation delay from TA low | _ | 20 | ns | | 45 | SDACK negation delay from clock high | _ | 15 | ns | | 46 | TA assertion to falling edge of the clock setup time (applies to external TA) | 7 | _ | ns | **Table 14. IDMA Controller Timing** Figure 43. IDMA External Requests Timing Diagram Figure 44. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA Figure 45. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA Figure 46. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA # 11.3 Baud Rate Generator AC Electrical Specifications Table 15 provides the baud rate generator timings as shown in Figure 47. **Table 15. Baud Rate Generator Timing** | Num | Characteristic | All Freq | Unit | | |-----|-------------------------|----------|------|----| | Num | Characteristic | Min | Max | | | 50 | BRGO rise and fall time | _ | 10 | ns | | 51 | BRGO duty cycle | 40 | 60 | % | | 52 | BRGO cycle | 40 | _ | ns | Figure 47. Baud Rate Generator Timing Diagram # 11.4 Timer AC Electrical Specifications Table 16 provides the general-purpose timer timings as shown in Figure 48. **Table 16. Timer Timing** | Num | Characteristic | All Freq | Unit | | |-----|------------------------------|----------|------|------| | | | Min | Max | Onit | | 61 | TIN/TGATE rise and fall time | 10 | _ | ns | | 62 | TIN/TGATE low time | 1 | _ | CLK | | 63 | TIN/TGATE high time | 2 | _ | CLK | | 64 | TIN/TGATE cycle time | 3 | _ | CLK | | 65 | CLKO low to TOUT valid | 3 | 25 | ns | Figure 48. CPM General-Purpose Timers Timing Diagram # 11.5 Serial Interface AC Electrical Specifications Table 17 provides the serial interface timings as shown in Figure 49 through Figure 53. **Table 17. SI Timing** | Num | Characteristic | All Freq | l locit | | |-----|----------------------------------------------------------|----------|-------------|------| | Num | | Min | Max | Unit | | 70 | L1RCLK, L1TCLK frequency (DSC = 0) 1, 2 | _ | SYNCCLK/2.5 | MHz | | 71 | L1RCLK, L1TCLK width low (DSC = 0) <sup>2</sup> | P + 10 | _ | ns | | 71a | L1RCLK, L1TCLK width high (DSC = 0) <sup>3</sup> | P + 10 | _ | ns | | 72 | L1TXD, L1ST(1-4), L1RQ, L1CLKO rise/fall time | _ | 15.00 | ns | | 73 | L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time) | 20.00 | _ | ns | | 74 | L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) | 35.00 | _ | ns | | 75 | L1RSYNC, L1TSYNC rise/fall time | _ | 15.00 | ns | ### **CPM Electrical Characteristics** **Table 17. SI Timing (continued)** | | Characteristic | All Freq | uencies | l lmit | |-----|---------------------------------------------------------------------|----------|-----------------------|------------| | Num | Characteristic | Min | Max | Unit | | 76 | L1RXD valid to L1CLK edge (L1RXD setup time) | 17.00 | _ | ns | | 77 | L1CLK edge to L1RXD invalid (L1RXD hold time) | 13.00 | _ | ns | | 78 | L1CLK edge to L1ST(1-4) valid <sup>4</sup> | 10.00 | 45.00 | ns | | 78A | L1SYNC valid to L1ST(1-4) valid | 10.00 | 45.00 | ns | | 79 | L1CLK edge to L1ST(1-4) invalid | 10.00 | 45.00 | ns | | 80 | L1CLK edge to L1TXD valid | 10.00 | 55.00 | ns | | 80A | L1TSYNC valid to L1TXD valid <sup>4</sup> | 10.00 | 55.00 | ns | | 81 | L1CLK edge to L1TXD high impedance | 0.00 | 42.00 | ns | | 82 | L1RCLK, L1TCLK frequency (DSC =1) | _ | 16.00 or<br>SYNCCLK/2 | MHz | | 83 | L1RCLK, L1TCLK width low (DSC =1) | P + 10 | _ | ns | | 83a | L1RCLK, L1TCLK width high (DSC = 1) <sup>3</sup> | P + 10 | _ | ns | | 84 | L1CLK edge to L1CLKO valid (DSC = 1) | _ | 30.00 | ns | | 85 | LTRQ valid before falling edge of L1TSYNC <sup>4</sup> | 1.00 | _ | L1TCL<br>K | | 86 | L1GR setup time <sup>2</sup> | 42.00 | _ | ns | | 87 | L1GR hold time | 42.00 | _ | ns | | 88 | L1CLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0) | _ | 0.00 | ns | The ratio SYNCCLK/L1RCLK must be greater than 2.5/1. <sup>&</sup>lt;sup>2</sup> These specs are valid for IDL mode only. $<sup>^3</sup>$ Where P = 1/CLKOUT. Thus, for a 25-MHz CLKO1 rate, P = 40 ns. <sup>&</sup>lt;sup>4</sup> These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later. Figure 49. SI Receive Timing Diagram with Normal Clocking (DSC = 0) Figure 50. SI Receive Timing with Double-Speed Clocking (DSC = 1) Figure 51. SI Transmit Timing Diagram (DSC = 0) ## **CPM Electrical Characteristics** Figure 52. SI Transmit Timing with Double Speed Clocking (DSC = 1) Figure 53. IDL Timing ## 11.6 SCC in NMSI Mode Electrical Specifications Table 18 provides the NMSI external clock timing. **Table 18. NMSI External Clock Timing** | Missee | Charactaristic | All Freq | I I m i t | | |--------|------------------------------------------------------|---------------|-----------|------| | Num | Characteristic | Min | Max | Unit | | 100 | RCLK1 and TCLK1 width high <sup>1</sup> | 1/SYNCCLK | _ | ns | | 101 | RCLK1 and TCLK1 width low | 1/SYNCCLK + 5 | _ | ns | | 102 | RCLK1 and TCLK1 rise/fall time | _ | 15.00 | ns | | 103 | TXD1 active delay (from TCLK1 falling edge) | 0.00 | 50.00 | ns | | 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00 | 50.00 | ns | | 105 | CTS1 setup time to TCLK1 rising edge | 5.00 | _ | ns | | 106 | RXD1 setup time to RCLK1 rising edge | 5.00 | _ | ns | | 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup> | 5.00 | _ | ns | | 108 | CD1 setup Time to RCLK1 rising edge | 5.00 | <u> </u> | ns | <sup>&</sup>lt;sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2.25/1. Table 19 provides the NMSI internal clock timing. **Table 19. NMSI Internal Clock Timing** | Nivers | Characteristic | All Freq | l lmit | | |--------|------------------------------------------------------|----------|-----------|------| | Num | | Min | Max | Unit | | 100 | RCLK1 and TCLK1 frequency <sup>1</sup> | 0.00 | SYNCCLK/3 | MHz | | 102 | RCLK1 and TCLK1 rise/fall time | _ | _ | ns | | 103 | TXD1 active delay (from TCLK1 falling edge) | 0.00 | 30.00 | ns | | 104 | RTS1 active/inactive delay (from TCLK1 falling edge) | 0.00 | 30.00 | ns | | 105 | CTS1 setup time to TCLK1 rising edge | 40.00 | _ | ns | | 106 | RXD1 setup time to RCLK1 rising edge | 40.00 | _ | ns | | 107 | RXD1 hold time from RCLK1 rising edge <sup>2</sup> | 0.00 | _ | ns | | 108 | CD1 setup time to RCLK1 rising edge | 40.00 | _ | ns | <sup>&</sup>lt;sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater or equal to 3/1. $<sup>^2</sup>$ Also applies to $\overline{\rm CD}$ and $\overline{\rm CTS}$ hold time when they are used as an external sync signal. $<sup>^2~</sup>$ Also applies to $\overline{\text{CD}}$ and $\overline{\text{CTS}}$ hold time when they are used as an external sync signals. Figure 54 through Figure 56 show the NMSI timings. Figure 54. SCC NMSI Receive Timing Diagram Figure 55. SCC NMSI Transmit Timing Diagram Figure 56. HDLC Bus Timing Diagram # 11.7 Ethernet Electrical Specifications Table 20 provides the Ethernet timings as shown in Figure 57 through Figure 61. **Table 20. Ethernet Timing** | Num | Characteristic | All Freq | uencies | Unit | |-----|-----------------------------------------------------------------|----------|---------|------| | Num | Characteristic | Min | Max | Unit | | 120 | CLSN width high | 40 | _ | ns | | 121 | RCLK1 rise/fall time | _ | 15 | ns | | 122 | RCLK1 width low | 40 | _ | ns | | 123 | RCLK1 clock period <sup>1</sup> | 80 | 120 | ns | | 124 | RXD1 setup time | 20 | _ | ns | | 125 | RXD1 hold time | 5 | _ | ns | | 126 | RENA active delay (from RCLK1 rising edge of the last data bit) | 10 | _ | ns | | 127 | RENA width low | 100 | _ | ns | | 128 | TCLK1 rise/fall time | | 15 | ns | | 129 | TCLK1 width low | 40 | _ | ns | | 130 | TCLK1 clock period <sup>1</sup> | 99 | 101 | ns | | 131 | TXD1 active delay (from TCLK1 rising edge) | 10 | 50 | ns | | 132 | TXD1 inactive delay (from TCLK1 rising edge) | 10 | 50 | ns | | 133 | TENA active delay (from TCLK1 rising edge) | 10 | 50 | ns | | 134 | TENA inactive delay (from TCLK1 rising edge) | 10 | 50 | ns | **Table 20. Ethernet Timing (continued)** | Num | Characteristic | All Freq | uencies | Unit | |-----|------------------------------------------------|----------|---------|------| | | Characteristic | Min | Max | Unit | | 135 | RSTRT active delay (from TCLK1 falling edge) | 10 | 50 | ns | | 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10 | 50 | ns | | 137 | REJECT width low | 1 | _ | CLK | | 138 | CLKO1 low to SDACK asserted <sup>2</sup> | _ | 20 | ns | | 139 | CLKO1 low to SDACK negated <sup>2</sup> | _ | 20 | ns | <sup>&</sup>lt;sup>1</sup> The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater or equal to 2/1. $<sup>^2 \;\; \</sup>overline{\text{SDACK}}$ is asserted whenever the SDMA writes the incoming frame DA into memory. Figure 57. Ethernet Collision Timing Diagram Figure 58. Ethernet Receive Timing Diagram ### NOTES: - 1. Transmit clock invert (TCI) bit in GSMR is set. - 2. If RENA is deasserted before TENA, or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission. Figure 59. Ethernet Transmit Timing Diagram Figure 60. CAM Interface Receive Start Timing Diagram Figure 61. CAM Interface REJECT Timing Diagram # 11.8 SMC Transparent AC Electrical Specifications Table 21 provides the SMC transparent timings as shown in Figure 62. **Table 21. SMC Transparent Timing** | Muum | Observatoristis | All Frequencies | | 11 | |------|----------------------------------------------|-----------------|-----|------| | Num | Characteristic | Min | Max | Unit | | 150 | SMCLK clock period <sup>1</sup> | 100 | _ | ns | | 151 | SMCLK width low | 50 | _ | ns | | 151A | SMCLK width high | 50 | _ | ns | | 152 | SMCLK rise/fall time | _ | 15 | ns | | 153 | SMTXD active delay (from SMCLK falling edge) | 10 | 50 | ns | | 154 | SMRXD/SMSYNC setup time | 20 | _ | ns | | 155 | RXD1/SMSYNC hold time | 5 | _ | ns | SYNCCLK must be at least twice as fast as SMCLK. NOTE: Figure 62. SMC Transparent Timing Diagram <sup>1.</sup> This delay is equal to an integer number of character-length clocks. # 11.9 SPI Master AC Electrical Specifications Table 22 provides the SPI master timings as shown in Figure 63 and Figure 64. **Table 22. SPI Master Timing** | Num | Characteristic | All Frequencies | | Unit | |-------|-------------------------------------|-----------------|------|------------------| | Nulli | Characteristic | Min | Max | Onit | | 160 | MASTER cycle time | 4 | 1024 | t <sub>cyc</sub> | | 161 | MASTER clock (SCK) high or low time | 2 | 512 | t <sub>cyc</sub> | | 162 | MASTER data setup time (inputs) | 50 | _ | ns | | 163 | Master data hold time (inputs) | 0 | _ | ns | | 164 | Master data valid (after SCK edge) | _ | 20 | ns | | 165 | Master data hold time (outputs) | 0 | _ | ns | | 166 | Rise time output | _ | 15 | ns | | 167 | Fall time output | _ | 15 | ns | Figure 63. SPI Master (CP = 0) Timing Diagram Figure 64. SPI Master (CP = 1) Timing Diagram # 11.10 SPI Slave AC Electrical Specifications Table 23 provides the SPI slave timings as shown in Figure 65 and Figure 66. **Table 23. SPI Slave Timing** | Num | Characteristic | All Frequencies | | Unit | |-------|-------------------------------------------------------------|-----------------|-----|------------------| | Nulli | Characteristic | Min | Max | Oill | | 170 | Slave cycle time | 2 | _ | t <sub>cyc</sub> | | 171 | Slave enable lead time | 15 | _ | ns | | 172 | Slave enable lag time | 15 | _ | ns | | 173 | Slave clock (SPICLK) high or low time | 1 | _ | t <sub>cyc</sub> | | 174 | Slave sequential transfer delay (does not require deselect) | 1 | _ | t <sub>cyc</sub> | | 175 | Slave data setup time (inputs) | 20 | _ | ns | | 176 | Slave data hold time (inputs) | 20 | _ | ns | | 177 | Slave access time | _ | 50 | ns | Figure 65. SPI Slave (CP = 0) Timing Diagram Figure 66. SPI Slave (CP = 1) Timing Diagram # 11.11 I<sup>2</sup>C AC Electrical Specifications Table 24 provides the $I^2C$ (SCL < 100 kHz) timings. Table 24. I<sup>2</sup>C Timing (SCL < 100 kHz) | Num | Characteristic | All Frequencies | | Unit | |-----|-------------------------------------------|-----------------|-----|------| | Num | Characteristic | Min Max | Max | Unit | | 200 | SCL clock frequency (slave) | 0 | 100 | kHz | | 200 | SCL clock frequency (master) <sup>1</sup> | 1.5 | 100 | kHz | | 202 | Bus free time between transmissions | 4.7 | _ | μs | | 203 | Low period of SCL | 4.7 | _ | μs | | 204 | High period of SCL | 4.0 | _ | μs | | 205 | Start condition setup time | 4.7 | _ | μs | | 206 | Start condition hold time | 4.0 | _ | μs | | 207 | Data hold time | 0 | _ | μs | | 208 | Data setup time | 250 | _ | ns | | 209 | SDL/SCL rise time | _ | 1 | μs | | 210 | SDL/SCL fall time | _ | 300 | ns | | 211 | Stop condition setup time | 4.7 | _ | μs | <sup>&</sup>lt;sup>1</sup> SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3 × pre\_scaler × 2). The ratio SYNCCLK/(BRGCLK / pre\_scaler) must be greater or equal to 4/1. Table 25 provides the $I^2C$ (SCL > 100 kHz) timings. Table 25. $I^2C$ Timing (SCL > 100 kHz) | Num | Characteristic | Everossion | All Freq | uencies | Unit | |-----|-------------------------------------------|------------|-----------------|---------------|------| | Num | Characteristic | Expression | Min | Max | Unit | | 200 | SCL clock frequency (slave) | fSCL | 0 | BRGCLK/48 | Hz | | 200 | SCL clock frequency (master) <sup>1</sup> | fSCL | BRGCLK/16512 | BRGCLK/48 | Hz | | 202 | Bus free time between transmissions | | 1/(2.2 * fSCL) | _ | S | | 203 | Low period of SCL | | 1/(2.2 * fSCL) | _ | S | | 204 | High period of SCL | | 1/(2.2 * fSCL) | _ | S | | 205 | Start condition setup time | | 1/(2.2 * fSCL) | _ | S | | 206 | Start condition hold time | | 1/(2.2 * fSCL) | _ | S | | 207 | Data hold time | | 0 | _ | S | | 208 | Data setup time | | 1/(40 * fSCL) | _ | S | | 209 | SDL/SCL rise time | | _ | 1/(10 * fSCL) | S | | 210 | SDL/SCL fall time | | _ | 1/(33 * fSCL) | S | | 211 | Stop condition setup time | | 1/2(2.2 * fSCL) | _ | S | SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) $\times$ pre\_scaler $\times$ 2). The ratio SYNCCLK/(BRGCLK / pre\_scaler) must be greater or equal to 4/1. Figure 67 shows the I<sup>2</sup>C bus timing. Figure 67. I<sup>2</sup>C Bus Timing Diagram # 12 UTOPIA AC Electrical Specifications Table 26 shows the AC electrical specifications for the UTOPIA interface. **Table 26. UTOPIA AC Electrical Specifications** | Num | Signal Characteristic | Direction | Min | Max | Unit | |-----|-----------------------------------------------|-----------|-----|-----|------| | U1 | UtpClk rise/fall time (Internal clock option) | Output | _ | 3.5 | ns | | | Duty cycle | | 50 | 50 | % | | | Frequency | | | 50 | MHz | Table 26. UTOPIA AC Electrical Specifications (continued) | Num | Signal Characteristic | Direction | Min | Max | Unit | |-----|------------------------------------------------------------------------|-----------|-----|-----|------| | U1a | UtpClk rise/fall time (external clock option) | Input | _ | 3.5 | ns | | | Duty cycle | | 40 | 60 | % | | | Frequency | | _ | 50 | MHz | | U2 | RxEnb and TxEnb active delay | Output | 2 | 16 | ns | | U3 | UTPB, SOC, Rxclav and Txclav setup time | Input | 8 | _ | ns | | U4 | UTPB, SOC, Rxclav and Txclav hold time | Input | 1 | _ | ns | | U5 | UTPB, SOC active delay (and PHREQ and PHSEL active delay in MPHY mode) | Output | 2 | 16 | ns | Figure 68 shows signal timings during UTOPIA receive operations. Figure 68. UTOPIA Receive Timing Figure 69 shows signal timings during UTOPIA transmit operations. Figure 69. UTOPIA Transmit Timing ## 13 FEC Electrical Characteristics This section provides the AC electrical specifications for the Fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Also, MII signals use TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V. # 13.1 MII Receive Signal Timing (MII\_RXD[3:0], MII\_RX\_DV, MII\_RX\_ER, MII\_RX\_CLK) The receiver functions correctly up to a MII\_RX\_CLK maximum frequency of 25 MHz $\pm$ 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_RX\_CLK frequency $\pm$ 1%. Table 27 provides information on the MII receive signal timing. Table 27. MII Receive Signal Timing | Num | Characteristic | Min | Max | Unit | |-----|--------------------------------------------------------|-----|-----|-----------------------| | M1 | MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup | 5 | _ | ns | | M2 | MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold | 5 | _ | ns | | МЗ | MII_RX_CLK pulse width high | 35% | 65% | MII_RX_CL<br>K period | | M4 | MII_RX_CLK pulse width low | 35% | 65% | MII_RX_CL<br>K period | Figure 70 shows MII receive signal timing. Figure 70. MII Receive Signal Timing Diagram # 13.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK) The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%. Table 28 provides information on the MII transmit signal timing. **Table 28. MII Transmit Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|----------------------------------------------------------|-----|-----|-------------------| | M5 | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5 | _ | ns | | M6 | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid | _ | 25 | | | M7 | MII_TX_CLK pulse width high | 35 | 65% | MII_TX_CLK period | | M8 | MII_TX_CLK pulse width low | 35% | 65% | MII_TX_CLK period | ### **FEC Electrical Characteristics** Figure 71 shows the MII transmit signal timing diagram. Figure 71. MII Transmit Signal Timing Diagram # 13.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL) Table 29 provides information on the MII async inputs signal timing. **Table 29. MII Async Inputs Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|--------------------------------------|-----|-----|-------------------| | M9 | MII_CRS, MII_COL minimum pulse width | 1.5 | _ | MII_TX_CLK period | Figure 72 shows the MII asynchronous inputs signal timing diagram. Figure 72. MII Async Inputs Timing Diagram # 13.4 MII Serial Management Channel Timing (MII\_MDIO, MII\_MDC) Table 30 provides information on the MII serial management channel signal timing. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation. | Num | Characteristic | Min | Max | Unit | |-----|-----------------------------------------------------------------------------|-----|-----|-------------------| | M10 | MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) | 0 | _ | ns | | M11 | MII_MDC falling edge to MII_MDIO output valid (max prop delay) | _ | 25 | ns | | M12 | MII_MDIO (input) to MII_MDC rising edge setup | 10 | _ | ns | | M13 | MII_MDIO (input) to MII_MDC rising edge hold | 0 | _ | ns | | M14 | MII_MDC pulse width high | 40% | 60% | MII_MDC<br>period | | M15 | MII_MDC pulse width low | 40% | 60% | MII_MDC<br>period | Figure 73 shows the MII serial management channel timing diagram. Figure 73. MII Serial Management Channel Timing Diagram # 14 Mechanical Data and Ordering Information Table 31 provides information on the MPC860 revision D.3 and D.4 derivative devices. Table 31. MPC860 Family Revision D.3 and D.4 Derivatives | Device | Number of SCCs <sup>1</sup> | Ethernet Support <sup>2</sup> (Mbps) | Multi-Channel<br>HDLC Support | ATM<br>Support | |----------|-----------------------------|--------------------------------------|-------------------------------|----------------| | MPC855T | 1 | 10/100 | yes | yes | | MPC860DE | 2 | 10 | N/A | N/A | | MPC860DT | | 10/100 | Yes | Yes | | MPC860DP | | 10/100 | Yes | Yes | | MPC860EN | 4 | 10 | N/A | N/A | | MPC860SR | | 10 | Yes | Yes | | MPC860T | | 10/100 | Yes | Yes | | MPC860P | | 10/100 | Yes | Yes | <sup>1</sup> Serial communications controller (SCC). <sup>&</sup>lt;sup>2</sup> Up to 4 channels at 40 MHz or 2 channels at 25 MHz. Table 32 identifies the packages and operating frequencies available for the MPC860. Table 32. MPC860 Family Package/Frequency Availability | Package Type | Frequency<br>(MHz) | Temperature<br>(Tj) | Order Number | |---------------------------------|--------------------|---------------------|---------------------------------------------------------------------------------------------------------------------| | Ball grid array<br>(ZP suffix) | 50 | 0° to 95°C | XPC860DEZP50nn <sup>1</sup><br>XPC860DTZP50nn<br>XPC860ENZP50nn<br>XPC860SRZP50nn<br>XPC860TZP50nn<br>XPC855TZP50D4 | | | 66 | 0° to 95°C | XPC860DEZP66nn<br>XPC860DTZP66nn<br>XPC860ENZP66nn<br>XPC860SRZP66nn<br>XPC860TZP66nn<br>XPC855TZP66D4 | | | 80 | 0° to 95°C | XPC860DEZP80nn<br>XPC860DTZP80nn<br>XPC860ENZP80nn<br>XPC860SRZP80nn<br>XPC860TZP80nn<br>XPC855TZP80D4 | | Ball grid array<br>(CZP suffix) | 50 | –40° to 95°C | XPC860DECZP50nn<br>XPC860DTCZP50nn<br>XPC860ENCZP50nn<br>XPC860SRCZP50nn<br>XPC860TCZP50nn<br>XPC855TCZP50D4 | | | 66 | –40° to 95°C | XPC860DECZP66nn<br>XPC860DTCZP66nn<br>XPC860ENCZP66nn<br>XPC860SRCZP66nn<br>XPC860TCZP66nn<br>XPC855TCZP66D4 | Where nn specifies version D.3 (as D3) or D.4 (as D4). Table 33 identifies the packages and operating frequencies available for the MPC860P. **Table 33. MPC860P Package/Frequency Availability** | Package Type | Frequency<br>(MHz) | Temperature<br>(Tj) | Order Number | |--------------------------------|--------------------|---------------------|----------------------------------------------| | Ball grid array<br>(ZP suffix) | 50 | 0° to 95°C | XPC860DPZP50nn <sup>1</sup><br>XPC860PZP50nn | | | 66 | 0° to 95°C | XPC860DPZP66nn<br>XPC860PZP66nn | | | 80 | 0° to 95°C | XPC860DPZP80nn<br>XPC860PZP80nn | ## **Mechanical Data and Ordering Information** Table 33. MPC860P Package/Frequency Availability (continued) | Ball grid array<br>(CZP suffix) | 50 | –40° to 95°C | XPC860DPCZP50nn<br>XPC860PCZP50nn | |---------------------------------|----|--------------|-----------------------------------| | | 66 | –40° to 95°C | XPC860DPCZP66nn<br>XPC860PCZP66nn | <sup>&</sup>lt;sup>1</sup> Where nn specifies version D.3 (as D3) or D.4 (as D4). ## 14.1 Pin Assignments Figure 74 shows the top view pinout of the PBGA package. For additional information, see the MPC860 PowerQUICC User's Manual, or the MPC855T User's Manual. NOTE: This is the top view of the device. Figure 74. Pinout of the PBGA Package ## 14.2 Mechanical Dimensions of the PBGA Package For more information on the printed circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to Motorola Application Note, *Plastic Ball Grid Array* (order number: AN1231/D), available from your local Motorola sales office. Figure 75 shows the mechanical dimensions of the PBGA package. Case No. 1103-01 Figure 75. Mechanical Dimensions and Bottom Surface Nomenclature of the PBGA Package # 15 Document Revision History Table 34 lists significant changes between revisions of this document. **Table 34. Document Revision History** | Revision | Date | Change | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5.1 | 11/2001 | Revised template format, removed references to MAC functionality, changed Table 6 B23 max value @ 66 Mhz from 2ns to 8ns, added this revision history table | | 6 | 10/2002 | Added the MPC855T. Corrected Figure 25 on page 35. | | 6.1 | 11/2002 | <ul> <li>Corrected UTOPIA RXenb* and TXenb* timing values.</li> <li>Changed incorrect usage of Vcc to Vdd.</li> <li>Corrected dual port RAM to 8Kbytes.</li> </ul> | | 6.2 | 8/2003 | Changed B28a through B28d and B29d to show that TRLX can be 0 or 1. Changed reference documentation to reflect the Rev 2 MPC860 PowerQUICC Family Users Manual. Nontechnical reformatting | ### **HOW TO REACH US:** ### **USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-480-768-2130 (800) 521-6274 #### JAPAN: Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569 ### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre, 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 ### TECHNICAL INFORMATION CENTER: (800) 521-6274 #### HOME PAGE: www.motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2003