September 2001 Revised July 2002 # GTLP36T612 36-Bit LVTTL/GTLP Universal Bus Transceiver ## **General Description** The GTLP36T612 is an 36-bit universal bus transceiver which provides LVTTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data transfer. The device provides a high speed interface for cards operating at LVTTL logic levels and a backplane operating at GTLP logic levels. High speed backplane operation is a direct result of GTLP's reduced output swing (<1V), reduced input threshold levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transistor logic (GTL) JEDEC standard JESD8-3. Fairchild's GTLP has internal edge-rate control and is Process, Voltage, and Temperature (PVT) compensated. Its function is similar to BTL or GTL but with different output levels and receiver thresholds. GTLP output LOW level is less than 0.5V, the output HIGH is 1.5V and the receiver threshold is 1.0V. #### **Features** - Bidirectional interface between GTLP and LVTTL logic levels - Designed with edge rate control circuitry to reduce output noise on the GTLP port - Partitioned as two 18-Bit transceivers with individual latch timing and output control - V<sub>REF</sub> pin provides external supply reference voltage for receiver threshold adjustibility - Special PVT compensation circuitry to provide consistent performance over variations of process, supply voltage and temperature - TTL compatible driver and control inputs - Designed using Fairchild advanced BiCMOS technology - Bushold data inputs on A port to eliminate the need for external pull-up resistors for unused inputs - Power up/down and power off high impedance for live insertion - Open drain on GTLP to support wired-or connection - Flow through pinout optimizes PCB layout - D-type flip-flop, latch and transparent data paths - A Port source/sink -24mA/+24mA - B Port sink +50mA - For more information see AN-5026, Using BGA Packages ## **Ordering Code:** | Order Number | Package Number | Package Description | |---------------------------------|----------------|----------------------------------------------------------------------| | GTLP36T612G<br>(Note 1)(Note 2) | BGA114A | 114-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide | Note 1: Ordering code "G" indicates Trays. Note 2: Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code # **Truth Table** (Note 3) | Inputs | | | | | Output | Mode | |--------|------|------|------------|---|-------------------------|---------------| | CEAB | OEAB | LEAB | CLKAB | Α | В | | | Х | Н | Х | Х | Χ | Z | Latched | | L | L | L | Н | Χ | B <sub>0</sub> (Note 4) | storage | | L | L | L | L | Χ | B <sub>0</sub> (Note 5) | of A data | | Х | L | Н | Χ | L | L | Transparent | | Х | L | Н | Χ | Н | Н | | | L | L | L | 1 | L | L | Clocked | | L | L | L | $\uparrow$ | Н | Н | storage | | | | | | | | of A data | | Н | L | L | Х | Χ | B <sub>0</sub> (Note 5) | Clock inhibit | Note 3: A-to-B data flow is shown. B-to-A data flow is similar but uses $\overline{\text{OEBA}}$ , LEBA, CLKBA, and $\overline{\text{CEBA}}$ . Note 4: Output level before the indicated steady state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW. Note 5: Output level before the indicated steady-state input conditions # **Pin Descriptions** | Pin Names | Description | |---------------------------------|---------------------------------------------------------| | OEAB | A-to-B Output Enable<br>(Active LOW) (LVTTL Level) | | OEBA | B-to-A Output Enable<br>(Active LOW) (LVTTL Level) | | CEAB | A-to-B Clock/LE Enable<br>(Active LOW) (LVTTL Level) | | CEBA | B-to-A Clock/LE Enable<br>(Active LOW) (LVTTL Level) | | LEAB | A-to-B Latch Enable<br>(Transparent HIGH) (LVTTL Level) | | LEBA | B-to-A Latch Enable<br>(Transparent HIGH) (LVTTL Level) | | $V_{REF}$ | GTLP Input Threshold<br>Reference Voltage | | CLKAB | A-to-B Clock (LVTTL Level) | | CLKBA | B-to-A Clock (LVTTL Level) | | A <sub>1</sub> -A <sub>18</sub> | A-to-B Data Inputs or<br>B-to-A 3-STATE Outputs | | B <sub>1</sub> –B <sub>18</sub> | B-to-A Data Inputs or<br>A-to-B Open Drain Outputs | # **Connection Diagram** Pin Assignment for FBGA | | 1 2 3 4 5 6 | |---|-------------| | ٧ | 000000 | | В | 000000 | | ပ | 000000 | | O | 000000 | | Ш | 000000 | | щ | 000000 | | Ō | 000000 | | Ι | 000000 | | 7 | 000000 | | ¥ | 000000 | | ٦ | 000000 | | Σ | 000000 | | z | 000000 | | Д | 000000 | | Я | 000000 | | _ | 000000 | | П | 000000 | | > | 000000 | | Χ | 000000 | (Top Thru View) # FBGA Pin Assignments Number in front of each pin indicates word. | | 1 | 2 | 3 | 4 | 5 | 6 | |---|------------------|------------------|-----------------|------------------|------------------|------------------| | Α | 1A <sub>2</sub> | 1A <sub>1</sub> | 10EAB | 1CLKAB | 1B <sub>2</sub> | 1B <sub>1</sub> | | В | 1A <sub>4</sub> | 1A <sub>3</sub> | 1LEAB | 1CEAB | 1B <sub>4</sub> | 1B <sub>3</sub> | | С | 1A <sub>6</sub> | 1A <sub>5</sub> | V <sub>CC</sub> | V <sub>CC</sub> | 1B <sub>6</sub> | 1B <sub>5</sub> | | D | 1A <sub>8</sub> | 1A <sub>7</sub> | GND | GND | 1B <sub>8</sub> | 1B <sub>7</sub> | | E | 1A <sub>10</sub> | 1A <sub>9</sub> | GND | GND | 1B <sub>10</sub> | 1B <sub>9</sub> | | F | 1A <sub>12</sub> | 1A <sub>11</sub> | GND | GND | 1B <sub>12</sub> | 1B <sub>11</sub> | | G | 1A <sub>14</sub> | 1A <sub>13</sub> | V <sub>CC</sub> | $V_{REF}$ | 1B <sub>14</sub> | 1B <sub>13</sub> | | Н | 1A <sub>16</sub> | 1A <sub>15</sub> | 10EBA | 1CEBA | 1B <sub>16</sub> | 1B <sub>15</sub> | | J | 1A <sub>18</sub> | 1A <sub>17</sub> | 1LEBA | 1CLKBA | 1B <sub>18</sub> | 1B <sub>17</sub> | | K | | | | | | | | L | 2A <sub>2</sub> | 2A <sub>1</sub> | 20EAB | 2CLKAB | 2B <sub>2</sub> | 2B <sub>1</sub> | | М | 2A <sub>4</sub> | 2A <sub>3</sub> | 2LEAB | 2CEAB | 2B <sub>4</sub> | 2B <sub>3</sub> | | N | 2A <sub>6</sub> | 2A <sub>5</sub> | V <sub>CC</sub> | $V_{CC}$ | 2B <sub>6</sub> | 2B <sub>5</sub> | | Р | 2A <sub>8</sub> | 2A <sub>7</sub> | GND | GND | 2B <sub>8</sub> | 2B <sub>7</sub> | | R | 2A <sub>10</sub> | 2A <sub>9</sub> | GND | GND | 2B <sub>10</sub> | 2B <sub>9</sub> | | Т | 2A <sub>12</sub> | 2A <sub>11</sub> | GND | GND | 2B <sub>12</sub> | 2B <sub>11</sub> | | U | 2A <sub>14</sub> | 2A <sub>13</sub> | V <sub>CC</sub> | V <sub>REF</sub> | 2B <sub>14</sub> | 2B <sub>13</sub> | | V | 2A <sub>16</sub> | 2A <sub>15</sub> | 20EBA | 2CEBA | 2B <sub>16</sub> | 2B <sub>15</sub> | | W | 2A <sub>18</sub> | 2A <sub>17</sub> | 2LEBA | 2CLKBA | 2B <sub>18</sub> | 2B <sub>17</sub> | # **Functional Description** The GTLP36T612 is an 36-bit registered transceiver containing D-type flip-flop, latch and transparent modes of operation for the data path. Data flow in each direction is controlled by the clock enables (CEAB and CEBA), latch enables (LEAB and LEBA), clock (CLKAB and CLKBA) and output enables (OEAB and OEBA). The clock enables (CEAB and CEBA) and the output enables (OEAB and OEBA) control the 18 bits of data for the A-to-B and B-to-A directions respectively. For A-to-B data flow, when $\overline{\text{CEAB}}$ is LOW, the device operates on the LOW-to-HIGH transition of CLKAB for the flip-flop and on the HIGH-to-LOW transition of LEAB for the latch path. That is, if $\overline{\text{CEAB}}$ is LOW and LEAB is LOW the A data is latched regardless as to the state of CLKAB (HIGH or LOW) and if LEAB is HIGH the device is in transparent mode. When $\overline{\text{OEAB}}$ is LOW the outputs are active. When $\overline{\text{OEAB}}$ is HIGH the outputs are HIGH impedance. The data flow of B-to-A is similar except that $\overline{\text{CEBA}}$ , $\overline{\text{OEBA}}$ , LEBA, and CLKBA are used. # **Logic Diagram** ## Absolute Maximum Ratings(Note 6) # **Recommended Operating** -0.5V to +4.6V Supply Voltage (V<sub>CC</sub>) -0.5V to +4.6V DC Input Voltage (V<sub>I</sub>) DC Output Voltage (V<sub>O</sub>) Outputs 3-STATE -0.5V to +4.6VOutputs Active (Note 7) -0.5V to $V_{CC} + 0.5V$ DC Output Sink Current into A Port I<sub>OL</sub> 48 mA DC Output Source Current from A Port I<sub>OH</sub> DC Output Sink Current into B Port in the LOW State, $I_{OL}$ 100 mA DC Input Diode Current (I<sub>IK</sub>) $V_{I} < 0V$ -50 mA DC Output Diode Current ( $I_{OK}$ ) $V_O < 0V$ -50 mA $V_O > V_{CC}$ +50 mA **ESD** Performance >2000V Storage Temperature (T<sub>STG</sub>) -65°C to +150°C Conditions (Note 8) Supply Voltage $V_{CC}/V_{CCQ}$ 3.15V to 3.45V Bus Termination Voltage (V<sub>TT</sub>) **GTLP** 1.47V to 1.53V 0.98V to 1.02V $V_{\mathsf{REF}}$ Input Voltage (V<sub>I</sub>) -48 mA on A Port and Control Pins 0.0V to 3.45V on B Port 0.0V to 3.45V HIGH Level Output Current (IOH) A Port -24 mA LOW Level Output Current (IOL) A Port +24 mA B Port +50 mA -40°C to +85°C Operating Temperature (T<sub>A</sub>) Note 6: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions in not Note 7: $I_{\rm O}$ Absolute Maximum Rating must be observed. Note 8: Unused inputs must be held HIGH or LOW. ## **DC Electrical Characteristics** Over Recommended Operating Free-Air Temperature Range, $V_{\mbox{REF}} = 1.0 \mbox{V}$ (unless otherwise noted). | Symbol | | Test Conditions | | Min | Typ<br>(Note 9) | Max | Units | | |--------------------------------------|-------------------------|-----------------------------------------------------------|---------------------------------|------------------------|-----------------|-------------------------|-------|--| | V <sub>IH</sub> | B Port | | | V <sub>REF</sub> +0.05 | | $V_{TT}$ | V | | | | Others | | | 2.0 | | | V | | | V <sub>IL</sub> | B Port | | | 0.0 | | V <sub>REF</sub> - 0.05 | V | | | | Others | | | | | 0.8 | V | | | V <sub>REF</sub> | GTLP (Note 10) | | | | 1.0 | | V | | | V <sub>IK</sub> | | V <sub>CC</sub> = 3.15V | $I_I = -18 \text{ mA}$ | | | -1.2 | V | | | V <sub>OH</sub> | A Port | V <sub>CC</sub> , V <sub>CCQ</sub> = Min to Max (Note 11) | $I_{OH} = -100 \mu A$ | V <sub>CC</sub> -0.2 | | | | | | | | V <sub>CC</sub> = 3.15V | $I_{OH} = -8 \text{ mA}$ | 2.4 | | | V | | | | | | I <sub>OH</sub> = -24mA | 2.0 | | | | | | V <sub>OL</sub> | A Port | V <sub>CC</sub> , V <sub>CCQ</sub> = Min to Max (Note 11) | $I_{OL} = 100 \mu A$ | | | 0.2 | V | | | | | V <sub>CC</sub> = 3.15V | I <sub>OL</sub> = 24mA | | | 0.5 | V | | | | B Port | V <sub>CC</sub> = 3.15V | I <sub>OL</sub> = 40 mA | | | 0.40 | V | | | | | | I <sub>OL</sub> = 50 mA | | | 0.55 | | | | I | Control Pins | V <sub>CC</sub> = Min to Max (Note 11) | V <sub>I</sub> = 3.45V or 0V | | | ±5 | μΑ | | | | A Port | V <sub>CC</sub> = 3.45V | $V_I = 0V$ | | | -10 | | | | | | | $V_{I} = 3.45$ | | | 10 | μА | | | | B Port | V <sub>CC</sub> = 3.45V | $V_I = V_{CC}$ | | | 5 | | | | | | | $V_I = 0$ | | | -5 | μΑ | | | l <sub>OFF</sub> | A Port and Control Pins | V <sub>CC</sub> = 0 | $V_{I}$ or $V_{O} = 0$ to 3.45V | | | 30 | μΑ | | | I <sub>I(hold)</sub> | A Port | V <sub>CC</sub> = 3.15V | $V_{I} = 0.8V$ | 75 | | | μА | | | | | | V <sub>I</sub> = 2.0V | | | -75 | μА | | | l <sub>OZH</sub> | A Port | V <sub>CC</sub> = 3.45V | V <sub>O</sub> = 3.45 | | | 10 | | | | | B Port | | V <sub>O</sub> = 3.45V | | | 5 | μΑ | | | l <sub>OZL</sub> | A Port | V <sub>CC</sub> = 3.45V | $V_O = 0V$ | | | -10 | μА | | | | B Port | | $V_0 = 0V$ | | | -5 | | | | Icc | A or B Ports | V <sub>CC</sub> = 3.45V | Outputs HIGH | | 60 | 80 | | | | (V <sub>CC</sub> /V <sub>CCQ</sub> ) | | $I_O = 0$ | Outputs LOW | | 60 | 80 | mA | | | | | V <sub>I</sub> = V <sub>CC</sub> or GND | Outputs Disabled | | 60 | 90 | | | # DC Electrical Characteristics (Continued) | | Symbol | Test Condition | าร | Min | Typ<br>(Note 9) | Max | Units | |-------------------------------|----------------------------|-----------------------------------------------------------|---------------------|-----|-----------------|-----|-------| | ΔI <sub>CC</sub><br>(Note 12) | A Port and<br>Control Pins | $V_{CC} = 3.45V$ , A or Control Inputs at $V_{CC}$ or GND | One Input at 2.7V | | | 2 | mA | | Ci | Control Pins | | $V_I = V_{CC}$ or 0 | | 6 | | | | | A Port | | $V_I = V_{CC}$ or 0 | | 7.5 | | pF | | | B Port | | $V_I = V_{CC}$ or 0 | | 9.0 | | | Note 9: All typical values are at V<sub>CC</sub> = 3.3V, V<sub>CCQ</sub> = 3.3V, and T<sub>A</sub> = 25°C. Note 10: GTLP $V_{REF}$ and $V_{TT}$ are specified to 2% tolerance since signal integrity and noise margin can be significantly degraded if these supplies are noisy. In addition, $V_{TT}$ and Rterm can be adjusted beyond the recommended operating conditions to accommodate backplane impedances other than 50 $\Omega$ , but must remain within the boundaries of the DC Absolute Maximum ratings. Similarly $V_{REF}$ can be adjusted to optimize noise margin. Note 11: For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions. Note 12: This is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{CC}$ or GND. # **AC Operating Requirements** Over recommended ranges of supply voltage and operating free-air temperature, $V_{REF} = 1.0V$ (unless otherwise noted). | Symbol | | Test Conditions | Min | Max | Unit | |--------------------|-------------------------|----------------------------|-----|-----|------| | f <sub>MAX</sub> | Maximum Clock Frequency | | 175 | | MHz | | t <sub>WIDTH</sub> | Pulse Duration | LEAB or LEBA HIGH | 3.0 | | | | | | CLKAB or CLKBA HIGH or LOW | 3.0 | | ns | | t <sub>SU</sub> | Setup Time | A before CLKAB↑ | 1.1 | | | | | | B before CLKBA↑ | 3.0 | | | | | | A before LEAB | 1.1 | | | | | | B before LEBA | 2.7 | | ns | | | | CEAB before CLKAB↑ | 1.2 | | | | | | CEBA before CLKBA↑ | 1.4 | | | | t <sub>HOLD</sub> | Hold Time | A after CLKAB↑ | 0.0 | | | | | | B after CLKBA↑ | 0.0 | | | | | | A after LEAB | 0.8 | | | | | | B after LEBA | 0.0 | | ns | | | | CEAB after CLKAB↑ | 1.0 | | 1 | | | | CEBA after CLKBA↑ | 1.9 | | 1 | # **AC Electrical Characteristics** Over recommended range of supply voltage and operating free-air temperature, $V_{REF} = 1.0V$ (unless otherwise noted). $C_L = 30$ pF for B Port and $C_L = 50$ pF for A Port. | Symbol | From | То | Min | Тур | Max | Unit | |-------------------------------------|-------------------------|------------------|-----|-----------|-----|------| | Symbol | (Input) | (Output) | | (Note 13) | | Unit | | t <sub>PLH</sub> | A | В | 2.1 | 4.1 | 6.3 | ns | | t <sub>PHL</sub> | | | 1.0 | 2.7 | 4.4 | 115 | | t <sub>PLH</sub> | LEAB | В | 2.2 | 4.2 | 6.3 | ns | | t <sub>PHL</sub> | | | 1.0 | 2.4 | 4.2 | 115 | | t <sub>PLH</sub> | CLKAB | В | 2.2 | 4.4 | 6.5 | ns | | t <sub>PHL</sub> | | | 1.0 | 2.5 | 4.4 | 115 | | t <sub>PLH</sub> | OEAB | В | 2.0 | 3.8 | 5.6 | | | t <sub>PHL</sub> | | | 1.0 | 2.6 | 4.3 | ns | | t <sub>RISE</sub> | Transition Time, B Outp | uts (20% to 80%) | | 3.1 | | ns | | t <sub>FALL</sub> | Transition Time, B Outp | uts (20% to 80%) | | 2.1 | | 115 | | t <sub>PLH</sub> | В | Α | 1.8 | 3.8 | 5.8 | ns | | t <sub>PHL</sub> | | | 1.8 | 3.8 | 5.8 | 115 | | t <sub>PLH</sub> | LEBA | Α | 0.3 | 2.2 | 4.6 | ns | | t <sub>PHL</sub> | | | 0.4 | 2.4 | 4.6 | 115 | | t <sub>PLH</sub> | CLKBA | Α | 0.5 | 2.4 | 4.6 | ns | | t <sub>PHL</sub> | | | 0.6 | 2.6 | 4.6 | 115 | | t <sub>PZH</sub> , t <sub>PZL</sub> | OEBA | Α | 0.3 | 2.7 | 5.2 | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | | | 0.3 | 2.5 | 5.2 | ns | Note 13: All typical values are at $V_{CC} = 3.3V$ , and $T_A = 25^{\circ}C$ . # **Test Circuits and Timing Waveforms** #### **Test Circuit for B Outputs** Note B: For B Port, $C_L = 30 \text{ pF}$ is used for worst case. #### **Voltage Waveform - Propagation Delay Times** ### Voltage Waveform - Pulse Width Output Waveform 1 is for an output with internal conditions such that the output is LOW except when disabled by the control output. Output Waveform 2 is for an output with internal conditions such that the output is HIGH except when disabled by the control output. #### **Input and Measure Conditions** | | A or LVTTL<br>Pins | B or GTLP<br>Pins | |--------------------|------------------------|-------------------| | $V_{inHIGH}$ | 3.0 | 1.5 | | V <sub>inLOW</sub> | 0.0 | 0.0 | | V <sub>M</sub> | 1.5 | 1.0 | | V <sub>X</sub> | V <sub>OL</sub> + 0.3V | N/A | | V <sub>Y</sub> | V <sub>OH</sub> – 0.3V | N/A | All input pulses have the following characteristics: Frequency = 10MHz, $t_{RISE} = t_{FALL} = 2$ ns (10% to 90%), $Z_{O} = 50\Omega$ . The outputs are measured one at a time with one transition per measurement. ## Physical Dimensions inches (millimeters) unless otherwise noted ### NOTES: - A. THIS PACKAGE CONFORMS TO JEDEC M0-205 B. ALL DIMENSIONS IN MILLIMETERS - B. ALE DIMENSIONS IN MILEUMETERS C. LAND PATTERN RECOMMEDIATION: NSMD (Non Solder Mask Defined) .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS - D. DRAWING CONFORMS TO ASME Y14.5M-1994 BGA114ArevE 114-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA114A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ## LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com