## 36V, 3A, Synchronous Buck Infrared Radiation LED Driver ### DESCRIPTION The MP7235 is a high-frequency, synchronous, rectified, step-down, switch-mode LED driver with integrated power MOSFETs. It offers a very compact solution to achieve 1.5A of continuous output current (ILED) and 3A of peak LED current (I<sub>PEAK</sub>), with excellent load and line regulation across a wide input supply range. The MP7235 also offers synchronous mode operation to achieve high efficiency. MP7235 supports low pulse-width modulation (PWM) dimming frequencies at small dimming duty cycles. The device can support PWM dimming frequencies as low as 10Hz to adjust infrared radiation (IR) in LED driver applications. It is compatible with 30fps, 60fps, and 120fps dimming. Current-mode operation provides fast transient response and eases loop stabilization. Full protection features include over-current protection (OCP) and thermal shutdown. The MP7235 requires a minimal number of readily available, standard external components. It is available in a space-saving QFN-13 (2.5mmx3mm) package. #### **FEATURES** ## **Built for a Wide Range of IR LED** Applications: - Wide 4V to 36V Operating Input Voltage (V<sub>IN</sub>) Range - Up to 1.5A of Continuous LED Current $(I_{IED})$ - Up to 3A of Peak LED Current (IPEAK) with Low Dimming Frequencies at Small **Duty Cycles** - PWM Dimming Frequency: 10Hz to 2kHz - Compatible with 30fps, 60fps, and 120fps Dimming ## **High Performance for Improved** Thermals: - $\circ$ 85mΩ/50mΩ Low R<sub>DS(ON)</sub> Internal Power **MOSFETs** - 0.2V Reference Voltage (V<sub>RFF</sub>) - High-Efficiency Synchronous Mode Operation ## **Optimized for EMC and EMI:** - Default 2.2MHz Switching Frequency $(f_{SW})$ - **EMI Reduction Techniques** #### **Full Protection Features:** - LED Short and Open Fault Indication - **OCP** with Valley Current Detection - Thermal Shutdown #### **Additional Features:** - **FCCM** - Internal Soft Start (SS) - Available in a QFN-13 (2.5mmx3mm) Package - Available in a Wettable Flank Package - CISPR25 Class 5 Compliant #### **APPLICATIONS** - Infrared (IR) LED Drivers for Driver Monitoring Systems (DMS) - IR Illumination for Cameras - Surveillance Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. © 2022 MPS. All Rights Reserved. ## **TYPICAL APPLICATION** ## **ORDERING INFORMATION** | Part Number* | Package | Top Marking | MSL Rating** | | |---------------|--------------------|-------------|--------------|--| | MP7235GQBE*** | QFN-13 (2.5mmx3mm) | See Below | 1 | | \* For Tape & Reel, add suffix -Z (e.g. MP7235GQBE-Z). \*\* Moisture Sensitivity Level Rating \*\*\* Wettable Flank ## **TOP MARKING** BRE YWW LLL BRE: Product code Y: Year code WW: Week code LLL: Lot number ## **PACKAGE REFERENCE** ## **PIN FUNCTIONS** | Pin# | Name | Description | |---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | IN | <b>Supply voltage.</b> The MP7235 operates from a 4V to 36V input rail. An input capacitor (C <sub>IN</sub> ) is required to decouple the input rail. Connect VIN to the input rail using a wide PCB trace. | | 3 | NC | Not connected. | | 4 | /FAULT | <b>Fault indicator.</b> /FAULT is an open-drain output. Pull /FAULT to VCC or an external source with a resistor to indicate a fault condition. Pull this pin low if any of the following occurs: an LED short, open fault, or thermal shutdown. | | 5 | DIM | <b>Dimming control.</b> Apply a 10Hz to 2kHz external clock to the DIM pin for pulse-width modulation (PWM) dimming. Pull DIM low with an internal resistor; dimming is off if the pin is floating. | | 6 | FB | LED current feedback input. | | 7 | VCC | Internal bias supply. Decouple VCC with a $0.1\mu F$ to $0.22\mu F$ capacitor. The capacitance should not exceed $0.22\mu F$ . | | 8 | AGND | <b>Analog ground.</b> AGND is the logic circuit's reference ground. Connect AGND to PGND internally. An external connection on board between AGND and PGND is not required, but is recommended for better ground connection. | | 9 | SW | Switch output. Connect SW using a wide PCB trace. | | 10 | BST | <b>Bootstrap.</b> Connect a capacitor between the SW and BST pins to form a floating supply across the high-side MOSFET (HS-FET) driver. A $20\Omega$ resistor placed between SW and the BST capacitor (C <sub>BST</sub> ) is strongly recommended to reduce the SW spike voltage. | | 11, 12,<br>13 | PGND | <b>Power ground.</b> PGND is the power device's reference ground, and requires careful consideration during PCB layout. For the best results, connect PGND with copper pours and vias. | ## **ABSOLUTE MAXIMUM RATINGS (1)** Supply voltage (V<sub>IN</sub>) .....--0.3V to +40V Switch voltage ( $V_{SW}$ ).....-0.3V to $V_{IN}$ + 0.3V BST voltage (V<sub>BST</sub>).....V<sub>SW</sub> + 6V All other pins......-0.3V to +6V (2) Continuous power dissipation ( $T_A = 25^{\circ}C$ ) (3) (8) Junction temperature ...... 150°C Storage temperature.....-65°C to +150°C ESD Ratings Human body model (HBM) ...... Class 2 (4) Charged device model (CDM)......Class C2b (5) **Recommended Operating Conditions** Continuous LED current (I<sub>LED</sub>)......1.5A LED peak current (I<sub>PEAK</sub>) ...... Up to 3A Operating junction temp (T<sub>J</sub>) <sup>(6)</sup>..... .....-40°C to +125°C | Thermal Resistance | $oldsymbol{ heta}_{JA}$ | $\boldsymbol{\theta}$ JC | | |-------------------------|-------------------------|--------------------------|------| | QFN-13 (2.5mmx3mm) | | | | | JESD51-7 <sup>(7)</sup> | 60 | 13 | °C/W | | EVQ7235-QB-00A (8) | 42 | 2.5 | °C/W | #### Notes: - Absolute maximum ratings are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device. - See the PWM Dimming section on page 22 for details about the DIM pin's absolute maximum rating. - 3) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation can generate an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 4) Per ANSI/ESDA/JEDEC JS-001. - 5) Per ANSI/ESDA/JEDEC JS-002. - Operating devices at junction temperatures up to 150°C is possible. Contact MPS for details. - 7) Measured on JESD51-7, 4-layer PCB. The value of θ<sub>JA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7 and simulated on a specified JEDEC board. They do not represent the performance obtain in an actual application. - Measured on MPS's standard EVB for the MP7235: a 4-layer, 2-oz PCB (83mmx83mm). ## **ELECTRICAL CHARACTERISTICS** $V_{IN} = 12V$ , $V_{DIM} = 2V$ , $T_J = -40$ °C to +125°C (9), typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | | |---------------------------------------------------------------|--------------------------|-----------------------------------------------------------|------|------|------|-----------------|--| | Quiescent supply current | ΙQ | V <sub>DIM</sub> = 2V, V <sub>FB</sub> = 1V, no switching | | 0.6 | 0.8 | mA | | | High-side MOSFET (HS-FET) on resistance | HS <sub>RDS-ON</sub> | V <sub>BST-SW</sub> = 5V | | 85 | 150 | mΩ | | | Low-side MOSFET (LS-FET) on resistance | LS <sub>RDS-ON</sub> | V <sub>CC</sub> = 5V | | 50 | 105 | mΩ | | | Switch leakage | SW <sub>LKG</sub> | $V_{DIM} = 0V$ , $V_{SW} = 12V$ | | | 1 | μA | | | Current limit (10) | ILIMIT | Below 40% duty cycle | 4.5 | 6 | 8 | Α | | | Reverse current limit | ILIMIT_REVERSE | | | 1.2 | | Α | | | Switching frequency | f <sub>SW</sub> | V <sub>FB</sub> = 100mV | 1800 | 2200 | 2600 | kHz | | | Maximum duty cycle | D <sub>MAX</sub> | V <sub>FB</sub> = 100mV | 80 | 87 | | % | | | Minimum on time (10) | ton_min | | | 46 | | ns | | | Foodbook (FD) voltage | \/ | T <sub>J</sub> = 25°C | 192 | 200 | 208 | ms\/ | | | Feedback (FB) voltage | V <sub>FB</sub> | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 184 | 200 | 216 | mV | | | FB current | I <sub>FB</sub> | V <sub>FB</sub> = 250mV | | 30 | 100 | nA | | | DIM rising threshold | V <sub>DIM_RISING</sub> | | 0.65 | 0.98 | 1.35 | V | | | DIM falling threshold | V <sub>DIM_FALLING</sub> | | 0.5 | 0.8 | 1.1 | V | | | DIM threshold hysteresis | V <sub>DIM_HYS</sub> | | | 175 | | mV | | | DIM input current | | V <sub>DIM</sub> = 2V | | 4 | 6 | μA | | | DIM input current | I <sub>DIM</sub> | V <sub>DIM</sub> = 0 | | 0.9 | 1.5 | μA | | | DIM to first SW delay after soft start | t <sub>DIM-SW</sub> | I <sub>VCC</sub> = 10mA | | 1.3 | | μs | | | V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold | INUV <sub>VTH_R</sub> | | 3.2 | 3.5 | 3.8 | V | | | V <sub>IN</sub> UVLO falling threshold | INUV <sub>VTH_F</sub> | | 2.8 | 3.1 | 3.5 | V | | | V <sub>IN</sub> UVLO hysteresis threshold | INUV <sub>HYS</sub> | | | 400 | | mV | | | Over-voltage (OV)<br>detection<br>(/FAULT pulled low) | FT <sub>VTH-HI</sub> | | | 140% | | V <sub>FB</sub> | | | OV detection hysteresis | | | | 20% | | V <sub>FB</sub> | | | /FAULT delay | t <sub>FT-TD</sub> | | | 10 | | μs | | | /FAULT sink current capability | V <sub>FT</sub> | Sink 4mA | | | 0.4 | V | | | /FAULT leakage current | I <sub>FT-LEAK</sub> | | | | 100 | nA | | | VCC regulator | Vcc | Icc = 0mA | 4.6 | 4.9 | 5.2 | V | | | VCC load regulation | | Icc = 10mA | | 1.5 | 8 | % | | | VCC source current ability | | Vcc = Vcc_uvlo + 100mV,<br>switching | | 10 | | mA | | © 2022 MPS. All Rights Reserved. ## **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 12V$ , $V_{DIM} = 2V$ , $T_J = -40$ °C to +125°C (9), typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | ameter Symbol Condition | | Min | Тур | Max | Units | |-------------------------|-------------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|-------| | Soft-start time (10) | t <sub>SS</sub> | I <sub>LED</sub> = 3A, L = 2.2μH,<br>load = 2 series LED,<br>I <sub>LED</sub> from 10% to 90% | | 2 | | ms | | Thermal shutdown (10) | T <sub>SD</sub> | | 150 | 170 | | °C | | Thermal hysteresis (10) | T <sub>SD_HYS</sub> | | | 30 | | °C | #### Notes: - 9) Not tested in production. Guaranteed by over-temperature correlation. - 10) Not tested in production. Guaranteed by design and characterization. ## TYPICAL CHARACTERISTICS $V_{IN} = 12V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. ## TYPICAL CHARACTERISTICS (continued) $V_{IN} = 12V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 12V, $V_{LED+}$ - $V_{LED-}$ = 2 x 3.2V at $I_{LED}$ = 1.5A, L = 2.2 $\mu$ H, $f_{SW}$ = 2.2MHz, $T_A$ = 25°C, unless otherwise noted. (11) ## Efficiency vs. Input Voltage vs. Power Loss ## Efficiency vs. Input Voltage vs. Power Loss # Case Temperature Rise vs. Input Voltage ## Efficiency vs. Input Voltage vs. Power Loss ## Efficiency vs. Input Voltage vs. Power Loss ## Case Temperature Rise vs. Input Voltage $V_{IN} = 12V$ , $V_{LED+} - V_{LED-} = 2 \times 3.2V$ at $I_{LED} = 1.5A$ , $L = 2.2\mu H$ , $f_{SW} = 2.2MHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. (11) #### Note: 11) The efficiency and thermal curves are based on Figure 8 on page 28 when $R_{BST} = 0\Omega$ , and the output and input filters have been removed. $L = 2.2 \mu H \text{ (VCHA042A-2R2MS6)}.$ $V_{\text{IN}} = 12 V, \ V_{\text{LED+}} - V_{\text{LED-}} = 2 \ x \ 3.2 V \ \text{at I}_{\text{LED}} = 3 A, \ L = 2.2 \mu H, \ f_{\text{SW}} = 2.2 MHz, \ \text{with EMI filters}, \ T_{\text{A}} = 25 ^{\circ} C, C,$ unless otherwise noted. (12) # **CISPR25 Class 5 Peak Conducted** 150kHz to 108MHz ## **CISPR25 Class 5 Peak Radiated Emissions** 150kHz to 30MHz ## CISPR25 Class 5 Peak Radiated **Emissions** Horizontal, 30MHz to 200MHz ## **CISPR25 Class 5 Average Conducted Emissions** 150kHz to 108MHz ### CISPR25 Class 5 Average Radiated **Emissions** 150kHz to 30MHz ### CISPR25 Class 5 Average Radiated **Emissions** Horizontal, 30MHz to 200MHz $V_{IN}$ = 12V, $V_{LED+}$ - $V_{LED-}$ = 2 x 3.2V at $I_{LED}$ = 3A, L = 2.2 $\mu$ H, $f_{SW}$ = 2.2MHz, with EMI filters, $T_A$ = 25°C, unless otherwise noted. (12) # CISPR25 Class 5 Peak Radiated Emissions Vertical, 30MHz to 200MHz # CISPR25 Class 5 Average Radiated Emissions Vertical, 30MHz to 200MHz # **CISPR25 Class 5 Peak Radiated Emissions** Horizontal, 200MHz to 1GHz # **CISPR25 Class 5 Average Radiated Emissions** Horizontal, 200MHz to 1GHz ## CISPR25 Class 5 Peak Radiated Emissions Vertical, 200MHz to 1GHz # CISPR25 Class 5 Average Radiated Emissions Vertical, 200MHz to 1GHz #### Note: 12) The MP7235 EMI test results are based on the typical application circuit with EMI filters (see Figure 9 on page 28). $V_{IN} = 12V$ , $V_{LED+} - V_{LED-} = 2 \times 3.2V$ at $I_{LED} = 1.5A$ , $L = 2.2\mu H$ , $f_{SW} = 2.2MHz$ , $T_A = 25^{\circ}C$ , unless otherwise noted. © 2022 MPS. All Rights Reserved. ## **FUNCTIONAL BLOCK DIAGRAM** Figure 1: Functional Block Diagram #### **OPERATION** The MP7235 is a high-frequency, synchronous, rectified, step-down, switch-mode LED driver with integrated power MOSFETs. It offers a very compact solution to achieve 1.5A of continuous output current (I<sub>LED</sub>) and 3A of peak LED current (I<sub>PEAK</sub>), with excellent load and line regulation across a 4V to 36V input supply range. The MP7235 supports low pulse-width modulation (PWM) dimming frequencies at small dimming duty cycles. The MP7235 operates in a fixed-frequency, peak current control mode to regulate I<sub>LED</sub>. An internal clock initiates a PWM cycle. The integrated high-side MOSFET (HS-FET) turns on and remains on until its current reaches the value set by the COMP voltage (V<sub>COMP</sub>). When the HS-FET turns off, it remains off until the next clock cycle starts. If the HS-FET current does not reach the current value set by V<sub>COMP</sub> within 87% of one PWM period, the HS-FET is forced off. #### **Internal Regulator** The 4.9V internal regulator (VCC) powers most of the internal circuitries. VCC uses the input voltage (V<sub>IN</sub>) and operates in the full V<sub>IN</sub> range. When V<sub>IN</sub> exceeds 4.9V, the regulator output is fully regulated; when V<sub>IN</sub> falls below 4.9V, the output decreases following V<sub>IN</sub>. A 0.1 $\mu$ F decoupling ceramic capacitor is required at the pin. The 4.9V VCC can also bias other circuitries up to a 10mA load. # Forced Continuous Conduction Mode (FCCM) Operation The MP7235 uses forced continuous conduction mode (FCCM) to ensure that the part works with a fixed frequency across a no load to full-load range. The advantages of FCCM are its controllable frequency and lower output ripple under light loads. #### Frequency Foldback The MP7235 enters frequency foldback when $V_{\text{IN}}$ exceeds about 21V. The frequency decreases to half of the nominal value and changes to 1.1MHz. Frequency foldback also occurs during soft start (SS) and short-circuit protection (SCP). ## **Error Amplifier (EA)** The error amplifier (EA) compares the FB voltage ( $V_{FB}$ ) to the internal 0.2V reference voltage ( $V_{REF}$ ) and outputs a current proportional to the difference between the two. This $I_{LED}$ then charges or discharges the internal compensation network to form $V_{COMP}$ , which controls the power MOSFET current. The optimized internal compensation network minimizes the required external components and simplifies control loop design. ## **PWM Dimming** An external 10Hz to 2kHz PWM waveform can be applied to the DIM pin to implement PWM dimming. The average LED current is proportional to the PWM duty. The minimum amplitude of the PWM signal is 1.35V. If the dimming signal is applied before start-up, the first dimming signal's on time must exceed 5ms to ensure SS finishes, which generates I<sub>LED</sub>. After the first pulse, the dimming on time can be shorter (see Figure 2). If the dimming signal is applied after SS finishes, the 5ms limit is not required. Figure 2: Timing with Active PWM Dimming DIM is clamped internally using a 6.5V series Zener diode (see Figure 3 on page 23). Connect the DIM input through a pull-up resistor to the voltage on $V_{IN}$ , which limits the DIM input current below 100µA. For example, with 36V connected to $V_{IN}$ , $R_{PULL-UP} \ge (36V - 6.5V) / 100µA = 295k\Omega$ . To directly connect DIM to a voltage source without a pull-up resistor, the voltage source amplitude must be limited to ≤6V to prevent damage to the Zener diode. Figure 3: 6.5V Zener Diode Connection #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The UVLO comparator monitors VCC's output voltage (V<sub>OUT</sub>). #### Internal Soft Start (SS) Soft start (SS) prevents the converter's $V_{\text{OUT}}$ from overshooting during start-up. When SS begins, the internal circuitry generates a soft-start voltage (V<sub>SS</sub>). If V<sub>SS</sub> is below the internal V<sub>REF</sub>, then V<sub>SS</sub> overrides V<sub>REF</sub> and the EA uses V<sub>SS</sub> as the reference. If V<sub>SS</sub> exceeds V<sub>REF</sub>, then the EA uses V<sub>REF</sub> as the reference. During SS, the part has no fault detection, which means the /FAULT pin is pulled low. #### Fault Indicator The MP7235 provides fault indication. The /FAULT pin is the open drain of a MOSFET. /FAULT should be connected to VCC or another voltage source through a resistor (e.g. $100k\Omega$ ). Pull /FAULT low when the part is disabled or during thermal shutdown. When the DIM pin remains high (no dimming), to indicate a fault status, pull /FAULT high during normal operation; pull it low during LED short/open. For PWM dimming single input (PWM dimming), pull /FAULT high during normal operation. During LED short/open, pull /FAULT low when DIM is high; pulled it high when DIM is low. #### **Over-Current Protection (OCP)** The MP7235 supports cycle-by-cycle peak current-limit protection with valley current detection. The inductor current ( $I_L$ ) is monitored while the HS-FET is on. If $I_L$ exceeds the peak current limit value (typically 6A) set by the COMP high-clamp voltage, the HS-FET turns off immediately. Then the low-side MOSFET (LS-FET) turns on to discharge the energy and $I_L$ decreases. The HS-FET remains off unless the inductor valley current falls below a certain current threshold (typically 3.5A), even though the internal clock pulses high. If $I_L$ does not drop below the valley current limit when the internal clock pulses high, then the HS-FET misses the clock and the switching frequency ( $f_{SW}$ ) decreases to half of the nominal value. Both the peak and valley current limits help prevent $I_L$ from running away during an overload or short-circuit condition. #### **Reverse Current Protection** The MP7235 has a 1.2A reverse current limit. Once $I_L$ reaches the reverse current limit, the LS-FET immediately turns off and the HS-FET turns on. The current limit prevents the negative current from dropping too low and damaging the components. #### Thermal Shutdown Thermal shutdown prevents the chip from operating at exceedingly high temperatures. If the die temperature exceeds 170°C, the entire chip shuts down. Once the temperature drops below its lower threshold (typically 140°C), the chip is enabled again and resumes normal operation. ## Floating Driver and Bootstrap Charging An external bootstrap (BST) capacitor (CBST) powers the floating power MOSFET driver. This floating driver has its own UVLO protection, with a rising threshold of 2.2V and hysteresis of 150mV. The C<sub>BST</sub> voltage is regulated internally by V<sub>IN</sub> through D1, M1, C3, L1, and C4 (see Figure 4 on page 24). If (V<sub>IN</sub> - V<sub>SW</sub>) exceeds 5V, then U1 regulates M1 to maintain a 5V BST voltage (V<sub>BST</sub>) across C4. As long as V<sub>IN</sub> sufficiently exceeds SW, CBST can be charged. When the HS-FET is on, $V_{IN} \approx V_{SW}$ and $C_{BST}$ cannot be charged. When the LS-FET is on, VIN - V<sub>SW</sub> reaches its maximum for fast charging. When there is no inductor current, $V_{SW} = V_{OUT}$ , and the difference between V<sub>IN</sub> and V<sub>OUT</sub> charges C<sub>BST</sub>. A 20Ω resistor placed between SW and C<sub>BST</sub> is strongly recommended to reduce SW spike voltage. Figure 4: Internal Bootstrap Charging Circuit #### Start-Up and Shutdown If V<sub>IN</sub> exceeds its appropriate threshold, the chip starts up and VCC is enabled, which provides a stable supply for the internal circuitries. Once the first DIM pulse is high, the reference block starts, followed by SS. Once SS finishes, DIM low cannot shut down the part, including the VCC regulator, and a ~380µA current flows into the part. Two events can shut down the chip: VIN low and thermal shutdown. During the shutdown procedure, the signaling path is blocked to avoid any fault triggering. V<sub>COMP</sub> and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command. ## APPLICATION INFORMATION #### **Setting the Output Current** The output current ( $I_{LED}$ ) is set by the external resistor $R_{FB}$ (see Figure 5). $I_{LED}$ can be calculated using Equation (1): $$I_{LED} = \frac{0.2V}{R_{EB}} \tag{1}$$ Where the feedback reference voltage is 0.2V. Figure 5: Feedback Network $R_{\rm T}$ sets the loop bandwidth. A lower $R_{\rm T}$ means a higher bandwidth. However, high bandwidth may cause insufficient phase margin, resulting in loop instability. A proper $R_{\rm T}$ value must make a tradeoff between bandwidth and phase margin. Table 1 shows the recommended feedback resistor and $R_{\rm T}$ values for common output currents with 1 or 2 series LEDs. Table 1: Resistor Selection for Common Output Currents | I <sub>LED</sub> (A) | R <sub>FB</sub> (mΩ) | R <sub>T</sub> (kΩ) | |----------------------|----------------------|---------------------| | 0.5 | 400 (1%) | 200 | | 1 | 200 (1%) | 150 | | 1.5 | 133 (1%) | 100 | | 3 | 66.5 (1%) | 100 | #### **Selecting the Input Capacitor** The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC $V_{\text{IN}}$ . For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, use a $4.7\mu\text{F}$ to $10\mu\text{F}$ capacitor. It is strongly recommended to use another, lower-value capacitor (e.g. $0.1\mu\text{F}$ ) with a small package size (0603) to absorb high-frequency switching noise. Place the small-size capacitor as close to the IN and GND pins as possible. Since the input capacitor ( $C_{IN}$ ) absorbs the input switching current, it requires an adequate ripple current rating. $C_{IN}$ 's RMS current ( $I_{CIN}$ ) can be estimated using Equation (2): $$I_{CIN} = I_{LED} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (2) The worst-case condition occurs at $V_{IN} = 2 x V_{OUT}$ . $I_{CIN}$ can be calculated using Equation (3): $$I_{CIN} = \frac{I_{LED}}{2} \tag{3}$$ For simplification, choose an input capacitor with an RMS current rating that exceeds half of the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g. $0.1\mu F$ ) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge, which prevents excessive voltage ripple at input. The input voltage ripple ( $\Delta V_{IN}$ ) caused by the capacitance can be estimated using Equation (4): $$\Delta V_{IN} = \frac{I_{LED}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (4) #### Selecting the Output Capacitor The output capacitor ( $C_{OUT}$ ) maintains the DC $V_{OUT}$ . Use ceramic, tantalum, or low-ESR electrolytic capacitors. For the best results, use low-ESR capacitors to keep the output voltage ripple ( $\Delta V_{OUT}$ ) low. $\Delta V_{OUT}$ can be estimated using Equation (5): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}) (5)$$ Where L is the inductance, and $R_{\text{ESR}}$ is the equivalent series resistance (ESR) value of $C_{\text{OUT}}$ . For ceramic capacitors, the capacitance dominates the impedance at $f_{SW}$ and causes the majority of $\Delta V_{OUT}$ . For simplification, $\Delta V_{OUT}$ can be estimated using Equation (6): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (6)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at $f_{SW}$ . For simplification, $\Delta V_{OUT}$ can be estimated using Equation (7): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$ (7) The $C_{\text{OUT}}$ characteristics also affect the stability of the regulation system. The MP7235 can be optimized for a wide range of capacitances and ESR values. ### Selecting the Inductor A 1µH to 10µH inductor with a DC current rating at least 25% above the maximum load current is recommended for most applications. For higher efficiency, choose an inductor with lower DC resistance. A larger-value inductor results in reduced ripple current and a lower $\Delta V_{\text{OUT}}$ ; however, it also has a larger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductance is to allow the inductor ripple current to be approximately 30% of the maximum load current. The inductance (L) can then be calculated using Equation (8): $$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{L}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (8) Where $\Delta I_{L}$ is the peak-to-peak inductor ripple current. Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current ( $I_{LP}$ ) can be calculated using Equation (9): $$I_{LP} = I_{LED} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (9) For the typical application circuit design (see Figure 9 on page 28), a $2.2\mu H$ inductor is sufficient, and the VCHA042A-2R2MS6-89 is recommended. ## Selecting the BST Resistor and External BST Diode A $20\Omega$ resistor in series with $C_{\text{BST}}$ is recommended to reduce the SW spike voltage. Higher resistance is better for reducing the SW spike, with the tradeoff of compromising efficiency. An external BST diode can enhance the regulator's efficiency when the duty cycle is high (>65%). A power supply between 2.5V and 5V can power the external BST diode, such as VCC or V<sub>OUT</sub> (see Figure 6). Figure 6: Optional External BST Diode to Enhance Efficiency The recommended external BST diode is 1N4148, and the recommended $C_{\text{BST}}$ range is 0.1 $\mu F$ to 1 $\mu F$ . ## **Low Dimming Frequency Application** For applications with low PWM dimming frequencies at small dimming duty cycles, the $V_{\text{COMP}}$ (the EA's $V_{\text{OUT}}$ ) may be discharged by the leakage if the dimming off time is too long. The minimum dimming frequency should be at least 10Hz. #### **PCB Layout Guidelines** (13) Efficient PCB layout is critical for stable operation. The small board size of the MP7235 makes it suitable for IR applications. A 4-layer layout is strongly recommended to improve thermal performance. For the best results, refer to Figure 7 and follow the guidelines below: - 1. Use a large ground plane to connect directly to PGND. If the bottom layer is a ground plane, add vias near PGND. - 2. Ensure that the high-current paths at PGND and IN have short, direct, and wide traces. - Place the ceramic input capacitor, especially the small package (0603) input bypass capacitor, as close to the IN and PGND pins as possible to minimize high-frequency noise. Keep the connection between the input capacitor and IN as short and wide as possible. - 4. Place the VCC capacitor as close to the VCC and GND pins as possible. - 5. Route SW and BST away from sensitive analog areas, such as FB. - Place the feedback resistors close to the chip to ensure the trace connected to FB is as short as possible. - Use multiple vias to connect the power planes to the internal layers. #### Note: 13) The recommended PCB layout is based on the Typical Application Circuit (see Figure 8 on page 28). **Top Layer** Mid-Layer 1 Mid-Layer 2 Bottom Layer Figure 7: Recommended PCB Layout (13) ## TYPICAL APPLICATION CIRCUITS Figure 8: Typical Application Circuit (I<sub>LED</sub> = 3A) Figure 9: Typical Application Circuit with EMI Filters (I<sub>LED</sub> = 3A) ## **PACKAGE INFORMATION** ## QFN-13 (2.5mmx3mm) Wettable Flank TOP VIEW **BOTTOM VIEW** **SIDE VIEW** **SECTION A-A** #### **RECOMMENDED LAND PATTERN** #### **NOTE:** - 1) THE LEAD SIDE IS WETTABLE. - 2) ALL DIMENSIONS ARE IN MILLIMETERS. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. ## **CARRIER INFORMATION** | Part Number | Package | Quantity | Quantity | Quantity | Reel | Carrier | Carrier | |--------------|-----------------------|----------|----------|----------|----------|------------|------------| | | Description | /Reel | /Tube | /Tray | Diameter | Tape Width | Tape Pitch | | MP7235GQBE-Z | QFN-13<br>(2.5mmx3mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | ## **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 1/4/2022 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.