# MP86920 # Intelli-Phase<sup>™</sup> Solution with Integrated HS-/LS-FETs and Driver in LGA (4mmx5mm) Package #### DESCRIPTION The MP86920 is a monolithic half-bridge driver with built-in internal power MOSFETs and gate drivers. It achieves 20A of continuous output current across a wide input supply range. The integrated driver and MOSFETS result in high efficiency due to an optimal dead time and reduced parasitic inductance. This device works with tri-state output controllers, and can operate between 100kHz and 2MHz. It also comes with a general-purpose current sense and temperature sense. The MP86920 is well-suited for server and telecom applications where efficiency and small size are a premium. It is available in an LGA-27 (4mmx5mm) package. ## **FEATURES** - Wide 4.5V to 16V Operating Input Range - 20A Output Current - Accepts Tri-State PWM Signals - Built-In Switch for Bootstrap - Current Sense - Temperature Sense - Current Limit Protection - Over-Temperature Protection (OTP) - Fault Reporting - Used for Multi-Phase Operation - Available in an LGA-27 (4mmx5mm) Package ## **APPLICATIONS** - Server and Telecom Voltage Regulators - Graphics Card Core Regulators - Power Modules All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ## TYPICAL APPLICATION # **ORDERING INFORMATION** | Part Number* Package | | Top Marking | MSL Rating | | |----------------------|------------------|-------------|------------|--| | MP86920GLV | LGA-27 (4mmx5mm) | See Below | 3 | | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP86920GLV-Z). MPSYWW M86920 LLLLLL MPS: MPS prefix Y: Year code WW: Week code M86920: Part number LLLLL: Lot number # **PACKAGE REFERENCE** # **PIN FUNCTIONS** | Pin # | Name | Description | |-------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TMON/FLT | Single-pin temperature sense and fault reporting. | | 2, 23 | AGND | <b>Analog ground.</b> Connect AGND to the PGND plane at the VDD decoupling capacitor. | | 3 | VDD | 3.3V supply for internal circuitry. Decouple VDD with $1\mu F$ (or higher) ceramic capacitor connected to AGND. | | 4 | VDRV | <b>Driver voltage.</b> Connect VDRV to a 3.3V supply. Decouple this pin with a $1\mu F$ to $4.7\mu F$ ceramic capacitor. | | 5, 24, 27 | NC | No connection. | | 6, 7, 13, 14,<br>15, 26 | PGND | <b>Power ground.</b> Place multiple vias on the inner solid ground layers to minimize parasitic impedance and thermal resistance. | | 8, 9, 10, 11,<br>12 | SW | Switch output. | | 16, 17, 18 | VIN | <b>Supply voltage.</b> Place an input capacitor (C <sub>IN</sub> ) on VIN. Place the capacitor close to the device to support the switching current and reduce voltage spikes at the input. | | 19 | PHASE | <b>Switching node for bootstrap capacitor connection.</b> The PHASE pin is internally connected to SW. | | 20 | BST | <b>Bootstrap.</b> BST requires a 0.1µF to 1µF capacitor to drive the power switch's gate above the supply voltage. Connect the capacitor between the PHASE and BST pins to form a floating supply across the power switch driver. | | 21 | PWM | <b>Pulse-width modulation input.</b> Float the PWM pin or drive it to a middle-state voltage to enable diode emulation mode. | | 22 | EN | <b>Enable.</b> Pull EN low to disable the device and place SW in a high-impedance state. | | 25 | CS | <b>Current-sense output.</b> Connect an external resistor to the CS pin to adjust the voltage proportional to the inductor current. | # **ABSOLUTE MAXIMUM RATINGS (1)** | Supply voltage (VIN) | 18V | |----------------------------------------------|-------------------------| | V <sub>SW (DC)</sub> | 0.3V to VIN + 0.3V | | V <sub>SW</sub> (25ns) | | | VIN - V <sub>PHASE (DC)</sub> | 0.3V to +25V | | VIN - V <sub>PHASE (10ns)</sub> | 5V to +32V | | V <sub>BST</sub> - V <sub>PHASE</sub> (25ns) | 5V | | V <sub>BST</sub> | V <sub>PHASE</sub> + 4V | | VDD, VDRV | 0.3V to +4V | | All other pins | 0.3V to VDD + 0.3V | | Instantaneous current | 45A | | Junction temperature | 150°C | | Lead temperature | 260°C | | Storage temperature | | # **ESD Ratings** | Human body model (HE | 3M) | Cl | ass 1 | |------------------------|------|--------|-------| | Charged device model ( | (CDM | )Class | C2B | # Recommended Operating Conditions (2) | Supply voltage (VIN) | 4.5V to 16V | |--------------------------------------------|----------------| | Driver voltage (VDRV) | | | Logic voltage (VDD) | 3.0V to 3.6V | | Operating junction temp (T <sub>J</sub> ). | 40°C to +125°C | #### #### Notes: - 1) Exceeding these ratings may damage the device. - The device is not guaranteed to function outside of its operating conditions. - 3) $\dot{\theta_{JB}}$ is the thermal resistance from the junction to board around the PGND soldering point. - $\theta_{\text{JC\_TOP}}$ is the thermal resistance from the junction to the top of the package. # **ELECTRICAL CHARACTERISTICS** VIN = 12V, VDRV = VDD = EN = 3.3V, $T_A$ = 25°C for typical values, $T_J$ = -40°C to +125°C for maximum and minimum values, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------------|---------------------------------|--------------------------------------------|------|-----|------|-------| | VIN under-voltage lockout rising threshold | | | | 4.1 | 4.5 | V | | VIN under-voltage lockout threshold hysteresis | | | | 380 | | mV | | VIN quiescent current in standby mode | I <sub>IN</sub> STBY | PWM = Hi-Z, EN = low,<br>VIN = 4.5V to 16V | | | 5 | μA | | I <sub>VDRV</sub> quiescent current in active mode | I <sub>DRV</sub> _<br>QUIESCENT | PWM = low, no switching,<br>EN = high | | | 3.5 | mA | | $I_{\text{VDRV}}$ quiescent current in standby mode | I <sub>DRV_STBY</sub> | EN = low | | | 30 | μA | | VDD voltage UVLO rising threshold | | | 2.4 | 2.7 | 2.95 | V | | VDD voltage UVLO hysteresis | | | | 200 | | mV | | High-side current limit (4) | ILIM_FLT | | | 50 | | Α | | High-side current limit shutdown counter (4) | | | | 4 | | times | | Low-side current limit (4) | | | | -15 | | Α | | Low-side off time with negative current limit (4) | | | | 40 | | ns | | Dead time rising (4) | | | | 3 | | ns | | Dead time falling (4) | | Positive inductor current | | 8 | | ns | | Dead time famility | | Negative inductor current | | 40 | | ns | | EN input high voltage | | | 2.30 | | | V | | EN input low voltage | | | | | 0.8 | V | | PWM high to SW rising delay (4) | trising | | | 20 | | ns | | PWM low to SW falling delay (4) | <b>t</b> FALLING | | | 20 | | ns | | | $t_{LT}$ | | | 50 | | ns | | PWM tri-state to SW Hi-Z delay (4) | $t_{TL}$ | | | 50 | | ns | | VVIVI III State to GVV I II 2 delay | tтн | | | 50 | | ns | | | tнт | | | 50 | | ns | | Minimum SW pulse width (4) | | | | 30 | | ns | | CS sense gain accuracy | | 5A ≤ I <sub>SW</sub> ≤ 20A | -2 | 0 | +2 | % | | CS sense gain | | | | 10 | | μA/A | | CS offset | | Isw = 0A | -7 | 0 | 7 | μA | | | | SW = Hi-Z | -2 | 0 | 2 | μΑ | | CS common mode voltage range | Vcs_com | | 0.8 | | 2 | V | | TMON/FLT sense gain (4) | | | | 8 | | mV/°C | | TMON/FLT sense offset (4) | | T <sub>J</sub> = 25°C | | 800 | | mV | | TMON/FLT sense voltage range | | T <sub>J</sub> = 150°C | | 1.8 | | V | | (4) | | T <sub>J</sub> = 100°C | | 1.4 | | V | | | | $T_J = 25^{\circ}C$ | | 0.8 | | V | # **ELECTRICAL CHARACTERISTICS** (continued) VIN = 12V, VDRV = VDD = EN = 3.3V, $T_A$ = 25°C for typical values, $T_J$ = -40°C to +125°C for maximum and minimum values, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------|--------|--------------------|-----|-----|-----|-------| | Over-temperature shutdown (4) | | | | 160 | | °C | | TMON/FLT if a fault occurs (4) | | | 3.0 | 3.3 | | V | | DWM register | | Pull-up, EN = high | | 6 | | kΩ | | PWM resistor | | Pull-down | | 5 | | kΩ | | PWM logic high voltage | | | 2.4 | | | V | | PWM tri-state region | | | 1.1 | | 1.9 | V | | PWM logic low voltage | | | | | 0.7 | V | #### Note: # **PWM TIMING CHART** <sup>4)</sup> Guaranteed by design. Not tested in production. The parameter is tested during parameters characterization. # TYPICAL PERFORMANCE CHARACTERISTICS 7 # TYPICAL PERFORMANCE CHARACTERISTICS (continued) # **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** #### **OPERATION** The MP86920 is a 20A, monolithic half-bridge driver with MOSFETs. It is well-suited for multiphase buck regulators. When the VIN, VDD signals are sufficiently high, operation begins. #### **PWM** The PWM input pin is capable of tri-state input. When the PWM input signal is within the tristate threshold window for about 50ns ( $t_{\text{HT}}$ or $t_{\text{LT}}$ ), the high-side MOSFET (HS-FET) turns off immediately. The low-side MOSFET (LS-FET) enters diode emulation mode, and stays on until zero-current detection (ZCD). The tri-state PWM input is enabled by forcing a middle-voltage PWM signal, or by floating the PWM input. The internal current source charges the signal to a middle voltage. See the PWM Timing Diagram on page 6 to define the propagation delay from PWM to the SW node. #### **Diode Emulation Mode** When PWM is in tri-state input in diode emulation mode, the LS-FET turns on when the inductor current is positive. The LS-FET turns off if the inductor current reaches 0A. Diode emulation mode can be enabled by floating the PWM pin or driving it to a middle state. # **Positive and Negative Inductor Current Limit** If an over-current (OC) condition is detected on the HS-FET for four consecutive cycles, the HS-FET latches off, and TMON/FLT is pulled to 3.3V. The LS-FET turns on, and stays on until ZCD. To release the latch and restart the device, cycle the power on VIN or VDD, or toggle EN. If the LS-FET detects a -15A current, the part turns off the LS-FET for 40ns to limit the negative current. The LS-FET's negative current limit does not trigger a fault report. ## **Over-Temperature Protection (OTP)** If the junction temperature reaches the overtemperature (OT) threshold, the HS-FET latches off, and TMON/FLT is pulled to 3.3V. The LS-FET turns on, and stays on until ZCD. # Temperature-Sense Output with Fault Indicator (TMON/FLT) The TMON/FLT pin can sense the junction temperature or indicate if certain faults have occurred. #### Junction Temperature Sense When VDD exceeds its under-voltage lockout (UVLO) threshold and the part is in active mode, the TMON/FLT pin has an output voltage that is proportional to the junction temperature. The gain is $8mV/^{\circ}C$ , and it has a 800mV offset at $25^{\circ}C$ (e.g. the voltage is 0.8V when $T_{\rm J} = 25^{\circ}C$ , and 1.4V when $T_{\rm J} = 100^{\circ}C$ ). #### **Fault Function** If a fault occurs, the TMON/FLT pin is pulled to VDD to report the fault, regardless of the temperature. TMON/FLT monitors three fault events, described below: - Over-current limit: The current limit fault condition must remain for four consecutive cycles to trigger this fault. If this fault occurs, the part latches off to turn off the HS-FET. The LS-FET turns on and stays on until the current reaches 0A. - Over-temperature fault when T<sub>J</sub> > 160°C: If an over-temperature fault occurs, the part latches off, and the HS-FET turns off. The LS-FET turns on and stays on until the current reaches 0A. - 3. <u>SW-to-PGND short</u>: If a short fault occurs, the part latches off to turn off the HS-FET. The fault latch is not reset by entering standby mode. The fault latch is released by cycling the power on VIN or VDD. #### Current Sense (CS) The CS pin is a bidirectional current source that is proportional to the inductor current. The current-sense gain is $10\mu\text{A/A}$ . If required, a resistor can be used to configure the voltage gain proportional to the inductor current The CS voltage must range between 0.8V and 2.0V to keep CS's output current linearly proportional to the inductor current. In general, there is a resistor (R<sub>CS</sub>) connected from the CS pin to an external voltage that is capable of sinking small currents. This provides a sufficient voltage level to meet the required operating voltage range. Figure 2 shows the typical circuit diagram for the CS pin connection to achieve a differential voltage source proportional to the inductor current. Figure 2: Typical Circuit Diagram for CS Pin Connection Choose a value for $R_{CS}$ such that $V_{CS}$ stays within its operating range. This relationship can be calculated with Equation (1): $$0.8V < I_{CS} \times R_{CS} + V_{CM} < 2.0V$$ (1) Where $V_{CM}$ is the reference voltage connected to $R_{CS}$ , and $I_{CS}$ is the current on the CS pin, estimated with Equation (2): $$I_{CS} = I_{L} \times G_{CS} \tag{2}$$ The Intelli-Phase's<sup>TM</sup> current-sense output can be used by the controller to accurately monitor the output current. The cycle-by-cycle current information from the CS pin can be used for phase current balancing, over-current protection, and active voltage positioning (output voltage droop). # APPLICATION INFORMATION # **PCB Layout Guidelines** An efficient layout is critical for stable operation. For the best results, refer to Figure 3 and follow the guidelines below: - 1. Place the MLCC input capacitors as close to VIN and PGND as possible. - Place as many VIN and PGND vias underneath the package as possible. Place these vias between the VIN or PGND long pads. - Place a VIN copper plane on the second inner layer to form the PCB stack (positive/negative/positive) to reduce parasitic impedance from the MLCC input capacitor to the MP86950. Ensure that the - copper plane on the inner layer covers the VIN vias and MLCC input capacitors. - 4. Place more PGND vias close to the PGND pin/pad to minimize parasitic resistance, parasitic impedance, and thermal resistance. - Place the BST capacitor, BST resistor, and VDRV capacitor as close to the MP86950's pins as possible. For BST routing, use a trace width greater than 20mils. Avoid placing vias on the BST driving path. - Place the VDD decoupling capacitor close to the device. - Route the CS signal trace away from high voltages and current slew rate nodes (such as SW, PWM, the VIN vias, and the PGND vias). Figure 3: Recommended PCB Layout Input Capacitor: 0402 Package (Top Side) and 0805 Package (Bottom Sides) BST/VDRV/VDD Capacitor/Resistor: 0402 Package Via Size: 10/20mils # **PACKAGE INFORMATION** # **LGA-27 (4mmx5mm)** #### **TOP VIEW** #### **SIDE VIEW** **RECOMMENDED STENCIL DESIGN** #### **BOTTOM VIEW** #### **RECOMMENDED LAND PATTERN** #### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-303. - 4) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |--------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | MP86920GLV-Z | LGA-27<br>(4mmx5mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 12/22/2020 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.