# Am25S05 Four-Bit by Two-Bit Two's Complement Multiplier ## DISTINCTIVE CHARACTERISTICS - Provides 2's complement multiplication at high speed without correction. - Can be used in a combinatorial array or in a time sequenced mode. - Multiplies two 12-bit signed numbers in typically 115ns. - Multiplies in active HIGH (positive logic) or active LOW (negative logic) representations. - Reduced input loading as compared to Am2505. ### **GENERAL DESCRIPTION** The Am25S05 is a high-speed digital multiplier that can multiply numbers represented in the 2's complement notation and produce a 2's complement product without correction. The device consists of a 4x2 multiplier that can be connected to form iterative arrays able to multiply numbers either directly, or in a time sequenced arrangement. The device assumes that the most significant digit in a word carries a negative weight, and can therefore be used in arrays where the multiplicand and multiplier have different word lengths. The multiplier uses the quaternary algorithm and performs the function S = XY + K where K is the input field used to add partial products generated in the array. At the beginning of the array the K inputs are available to add a signed constant to the least significant part of the product. Multiplication of an m bit number by an n bit number in an array results in a product having m+n bits so that all possible combinations of product are accounted for. If a conventional 2's complement product is required the most significant bit can be ignored, and overflow conditions can be detected by comparing the last two product digits. A number of connection schemes are possible. Figure 1 shows the connection scheme that results in the fastest multiply. If higher speed is required an array can be split into several parts, and the parts added with high-speed look-ahead carry adders. Provision is made in the design for multiplication in the active high (positive logic) or active low (negative logic) representations simply by reinterpreting the active level of the input operands, the product, and a polarity control $\overline{P}$ . #### **BLOCK DIAGRAM** BD001580 ## **RELATED PRODUCTS** | Part No. | Description | | | |-------------|----------------------------------|--|--| | Am25LS14A | 8-Bit Serial/Parallel Multiplier | | | | Am25LS557/8 | 8-Bit by 8-Bit Multiplier | | | | Am29516/7 | 16-Bit by 16-Bit Multiplier | | | 03610B # CONNECTION DIAGRAM Top View Note: Pin 1 is marked for orientation ## LOGIC SYMBOL ## **METALLIZATION AND PAD LAYOUT** #### ORDERING INFORMATION AMD products are available in several packages and operating ranges. The order number is formed by a combination of the following: Device number, speed option (if applicable), package type, operating range and screening option (if desired). | Valid Co | Valid Combinations | | | | | |----------|------------------------------|--|--|--|--| | Am25S05 | PC<br>DC, DM<br>FM<br>XC, XM | | | | | #### Valid Combinations Consult the AMD sales office in your area to determine if a device is currently available in the combination you wish. #### SWITCHING TIME TEST TARLE | Input | Outputs | Inputs at 0V (remaining Inputs at 4.5V) | |-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cn | Cn + 4, S0123, S45 | P, Y-1, Y1, All X | | k0<br>k1<br>k2<br>k3<br>k3 | C <sub>n+4</sub> , S <sub>0123</sub> , S <sub>45</sub><br>C <sub>n+4</sub> , S <sub>123</sub> , S <sub>45</sub><br>C <sub>n+4</sub> , S <sub>23</sub> , S <sub>45</sub><br>S <sub>3</sub><br>S <sub>45</sub> | P, Y <sub>-1</sub> , Y <sub>1</sub> , All X<br>P, Y <sub>-1</sub> , Y <sub>1</sub> , All X<br>P, Y <sub>-1</sub> , Y <sub>1</sub> , All X<br>P, Y <sub>-1</sub> , Y <sub>1</sub> , All X<br>P, Y <sub>-1</sub> , Y <sub>1</sub> , All X, C <sub>n</sub> | | X-1<br>X0<br>X1<br>X2<br>X3<br>X3<br>X4 | Cn + 4. S0123. S45<br>Cn + 4. S0123. S45<br>Cn + 4. S123. S45<br>Cn + 4. S123. S45<br>S3<br>S45<br>S45<br>S45 | P. Y <sub>1</sub> , All k P, Y <sub>-1</sub> , Y <sub>1</sub> , All k P, Y <sub>-1</sub> , Y <sub>1</sub> , All k P, Y <sub>-1</sub> , Y <sub>1</sub> , All k P, Y <sub>-1</sub> , Y <sub>1</sub> , All k P, Y <sub>-1</sub> , Y <sub>1</sub> , All k P, Y <sub>-1</sub> , Y <sub>1</sub> , All k, C <sub>n</sub> P, Y <sub>1</sub> , All k, C <sub>n</sub> | | У-1<br>УО<br>У1 | C <sub>n + 4</sub> , S <sub>0123</sub> , S <sub>45</sub><br>C <sub>n + 4</sub> , S <sub>0123</sub> , S <sub>45</sub><br>C <sub>n + 4</sub> , S <sub>0123</sub> , S <sub>45</sub> | P, X <sub>1</sub> , X <sub>2</sub> , X <sub>3</sub> , X <sub>4</sub> , All k<br>P, X <sub>1</sub> , X <sub>2</sub> , X <sub>3</sub> , X <sub>4</sub> , All k<br>X <sub>0</sub> , X <sub>1</sub> , X <sub>2</sub> , X <sub>3</sub> , X <sub>4</sub> , All k | #### **DEFINITION OF TERMS** #### SUBSCRIPT TERMS: H HIGH, applying to a HIGH logic level or when used with $V_{CC}$ to indicate high $V_{CC}$ value. i Input. L LOW, applying to LOW logic level or when used with $V_{CC}$ to indicate low $V_{CC}$ value. O Output. representation. #### **FUNCTIONAL TERMS:** $C_n$ The carry input to the high-speed adder. $C_{n+4}$ The carry output from the high-speed adder. $K_i$ The constant field used for accumulating partial products. $i=0,\ 1,\ 2,\ 3$ . At the beginning of the array the K field can be used to add a 2's complement number to the least significant half of the double length product. F The polarity control input. This input must be at a low-logic level for numbers in the active high logic representation, and held high for numbers in the active low logic **S**<sub>i</sub> The product outputs. i = 0, 1, 2, 3, 4, 5. $x_i$ The multiplicand inputs. i = -1, 0, 1, 2, 3, 4. At the first column of the array $x_{i-1}$ must be held at logic '0', and at the last column of the array $x_4$ is connected to $x_2$ $Y_i$ The multiplier inputs. i = -1, 0, 1. At the first row of the array $Y_{-1}$ must be held at logic #### **OPERATIONAL TERMS:** In Forward input load current. IOH Output HIGH current, forced out of output in VOH test. IoL Output LOW current, forced into the output in $\textbf{V}_{OL}$ test. ICC The current drawn by the device from V<sub>CC</sub> power supply with input and output terminals open. IH Reverse input load current. Negative Current Current flowing out of the device. Positive Current Current flowing into the device. VIH Minimum logic HIGH input voltage. VIL Maximum logic LOW input voltage. Vin Input voltage applied in III, IH tests. VOH Minimum logic HIGH output voltage with output HIGH current IOH flowing out of output. Vol. Maximum logic LOW output voltage with output LOW current log flowing into output. #### MSI INTERFACING RULES | Interfacing | Equivalent<br>Input Unit Load | | | |--------------------------------------------|-------------------------------|------|--| | Digital Family | HIGH | LOW | | | Advanced Micro Devices 54/7400<br>Series | 1.25 | 1.25 | | | Advanced Micro Devices 9300/2500<br>Series | 1.25 | 1.25 | | | FSC Series 9300 | 1.25 | 1.25 | | | TI Series 54/7400 | 1.25 | 1.25 | | | Signetics Series 8200 | 2.5 | 2.5 | | | National Series DM 75/85 | 1.25 | 1.25 | | | DTL Series 930 | 15 | 1.25 | | #### **OPERATION TABLE** | Y | Multipli | er | Operation | |-----------------|----------|----------------|----------------| | Y <sub>-1</sub> | Yo | Y <sub>1</sub> | X Multiplicand | | 0 | 0 | 0 | K+0 | | 1 | 0 | 0 | K + X | | 0 | 1 | 0 | K + X | | 1 1 | 1 | 0 | K + 2X | | 0 | 0 | 1 | K – 2X | | 1 | 0 | 1 | K-X | | 0 | 1 | 1 | K-X | | 1 | 1 | 1 | K-0 | Active Low Inputs and Outputs '1' = Low, '0' = High, P = High Active High Inputs and Outputs '1' = High, '0' = Low, P = Low #### Am25S05 LOADING RULES IN UNIT LOADS | | | | out<br>Load | Fan | -out | |------------------|-------------|---------------|--------------|--------------------------|------| | Input/Output | Pin<br>Nos. | input<br>HIGH | Input<br>LOW | Output Outpu<br>HIGH LOW | | | X4 | 1 | 0.2 | 0.2 | - | - | | Cn | 2 | 0.2 | 0.2 | - | - | | ×з | 3 | 0.2 | 0.2 | - | - | | x <sub>2</sub> | 4 | 0.4 | 0.4 | - | - | | x <sub>1</sub> | 5 | 0.4 | 0.4 | - | - | | x <sub>O</sub> | 6 | 0.4 | 0.4 | - | _ | | X-1 | . 7 | 0.2 | 0.2 | - | - | | S <sub>0</sub> | 8 | • | - | 20 | 10 | | S <sub>1</sub> | 9 | - | _ | 20 | 10 | | S <sub>2</sub> | 10 | - | _ | 20 | 10 | | S <sub>3</sub> | 11 | - | - | 20 | 10 | | GND | 12 | - | - | - | - | | C <sub>n+4</sub> | 13 | - | - | 20 | 10 | | S <sub>4</sub> | 14 | _ | - | 20 | 10 | | S <sub>5</sub> | 15 | - | - | 20 | 10 | | k <sub>3</sub> | 16 | 2 | 2 | - | _ | | k <sub>2</sub> | 17 | 2 | 2 | - | - | | k <sub>1</sub> | 18 | 2 | 2 | - | _ | | k <sub>0</sub> | 19 | 2 | 2 | • | - | | ř | 20 | 1 | 1 | - | - | | У1 | 21 | 0.6 | 0.6 | - | - | | УО | 22 | 0.6 | 0.6 | - | - | | У-1 | 23 | 0.6 | 0.6 | - | - | | Vcc | 24 | _ | _ | - | _ | A Schottky TTL Unit Load is defined as $50\mu A$ at 2.7V at the HIGH Logic Level and -2.0mA at 0.5V at the LOW Logic Level. ## USER NOTES - Arithmetic in the multiplier is performed in the 2's complement notation, which requires a carry in at the first stage. This is accomplished by connecting the Y<sub>i</sub> multiplier bit to the appropriate carry input terminal i = 1, 3, 5... - The multiplier can perform multiplication in either the active high (positive logic) or active low (negative logic) representations by reinterpreting the active logic level and by grounding or leaving the polarity control pin P open circuit respectively. - Multiplication can be performed in number representations other than 2's complement by either correcting the 2's complement product or adding in a correction at the beginning of the multiplication at the K inputs. 2's complement numbers are represented as: X<sub>2</sub> = x - x<sub>8</sub>2<sup>n-1</sup>. | Number<br>Representation | Correction | |-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2's complement<br>1's complement<br>Unsigned<br>(Magnitude) | None Add x <sub>8</sub> Y <sub>2</sub> + y <sub>8</sub> X <sub>2</sub> + x <sub>8</sub> Y <sub>8</sub> at K inputs Extended multiplier and multiplicand one bit at the least significant end. Form x <sub>0</sub> y <sub>0</sub> + y <sub>0</sub> x + x <sub>0</sub> y with conditional adder and add to array shifted two places up at k in- | | Sign magnitude | puts. Force $k_8$ , $y_8$ , $x_8 = 0$ .<br>$x_8 = 0$ , $y_8 = 0$ None<br>$x_8 = 1$ , $y_8 = 0$ Form $(XY)_2 + 2^{n-1}y$ ]<br>$x_8 = 0$ , $y_8 = 1$ Form $(XY)_2 + 2^{n-1}x$ ]<br>$x_8 = 1$ , $y_8 = 1$ Add $2^{n-1}(x + y) - 2^{2n-2}$ | - 4. For the highest speed array with the multipliers arranged in a parallelogram structure carries between certain multipliers are exchanged with the y carry-ins needed for 2's complement subtract. The delays in the array are then equalized as best possible as shown in Figure 1. - For higher speed multiplication the array can be split into several parts that can be added together with high-speed adders. - 6. Rounding off to a single length product can be achieved by adding a '1' to the array at the most significant positive k input of the array, ignoring the most significant product digit, and using the remainder of the most significant part of the product. - Truncation of a product without round off enables some of the multipliers in the array to be removed. ## **CONNECTION SCHEMES** Figure 1 # TYPICAL MULTIPLICATION TIMES | Array<br>Size | Total<br>Multiplication | Package Count | | |---------------|-------------------------|---------------|--------------| | Bits | Time (ns) | Am25805 | Am54S/74S181 | | 4 x 4 | 35 | 2 | | | 8 x 8 | 75 | 8 | | | 12 x 12 | 115 | 18 | | | 12 x 12 | 82 | 18 | 5 | | 16 x 16 | 155 | 32 | | | 16 x 16 | 111 | 32 | 7 | | 16 x 16 | 98 | 32 | 16 | | 20 x 20 | 195 | 50 | | | 20 x 20 | 130 | 50 | 9 | | 24 x 24 | 235 | 72 | | | 24 x 24 | 149 | 72 | 11 | | 24 x 24 | 125 | 72 | 24 | | 28 x 28 | 275 | 98 | | | 28 x 28 | 168 | 98 | 13 | | 32 x 32 | 315 | 128 | | | 32 x 32 | 187 | 128 | 15 | | 32 x 32 | 152 | 128 | 32 | Am25S05 $$Y = (y_{-1} y_0 y_1) 2^A$$ $X = (x_{-1} x_0 y_1) 2^A$ $X = (x_{-1} x_0 y_1) 2^A$ AF001170 Figure 2 ## **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature | 65°C to +150°C | |------------------------------------|-------------------------------| | Temperature(Ambient) Under Bias | 55°C to +125°C | | Supply Voltage to Ground Potential | | | (Pin 24 to Pin 12) Continuous | 0.5V to +7.0V | | DC Voltage Applied to Outputs For | | | High Output State | -0.5V to +V <sub>CC</sub> max | | DC input Voltage | | | DC Output Current, Into Outputs | 30mA | | DC Input Current | | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ## **OPERATING RANGES** | Commercial (C) Devices | | |-------------------------------------------------------------------------|--------------------| | Temperature | 0°C to +70°C | | Supply Voltage | + 4.75V to + 5.25V | | Military (M) Devices | | | Temperature | 55°C to +125°C | | Supply Voltage | + 4.5V to + 5.5V | | Operating ranges define those lim-<br>ality of the device is guaranteed | | ## DC CHARACTERISTICS over operating range unless otherwise specified | Parameters | Description | Test Conditions | | Min | Typ<br>(Note 1) | Max | Units | |-----------------------------------------|---------------------------------|------------------------------------------------------|----|-----|-----------------|------|-------| | | | V <sub>CC</sub> = MIN., I <sub>OH</sub> = -1.0mA | XM | 2.5 | 3.3 | | | | Voн | Output HIGH Voltage | VIN = VIH OF VIL | XC | 2.7 | 3.3 | | Volts | | VOL | Output LOW Voltage | VCC = MIN., IOL = 20mA<br>VIN = VIH or VIL | | | 0.3 | 0.5 | Volts | | VIH | Input HIGH Level | Guaranteed input logical HIGH voltage for all inputs | | 2.0 | | | Volts | | VIL | Input LOW Level | Guaranteed input logical LOW voltage for all inputs | • | | | 0.8 | Volts | | I <sub>IL</sub> (Note 2) | Unit Load<br>Input LOW Current | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 0.5V | | | | -2.0 | mA | | I <sub>IH</sub> (Note 2) | Unit Load<br>Input HIGH Current | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 2.7V | | | | 50 | μА | | ·III (· · · · · · · · · · · · · · · · · | Input HIGH Current | V <sub>CC</sub> = MAX., V <sub>IN</sub> = 5.5V | | | | 1.0 | mA | | lsc lsc | Output Short Circuit Current | V <sub>CC</sub> = MAX., V <sub>OUT</sub> = 0.0V | | -40 | | -100 | mA | | loc | Power Supply Current | V <sub>CC</sub> = MAX., Y <sub>1</sub> = .0V | | | 120 | 175 | mA | Note 1. Typical Limits are at $V_{CC} = 5.0V$ , 25°C ambient and maximum loading. Note 2. Actual input currents are obtained by multiplying unit load current by the input load factor (See loading rules). | Parameters | From (input) | To (Output) | Test Conditions | Min | Тур | Max | Units | |--------------------------------------|----------------|----------------------|-----------------|----------|--------------|----------|-------| | tpLH<br>tpHL | Cn | C <sub>n+4</sub> | | 4 | 8<br>9 | 12<br>14 | ns | | tpLH<br>tpHL | C <sub>n</sub> | S <sub>0,1,2,3</sub> | | 6<br>5 | 12<br>10 | 18<br>15 | ns | | tpLH<br>tpHL | Cn | S <sub>4,5</sub> | | 7<br>6 | 15<br>13 | 22<br>20 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Any k | Cn+4 | | 3<br>5 | 6.5<br>10 | 12<br>15 | ns | | tpLH<br>tpHL | Any k | S <sub>0,1,2,3</sub> | | 6 | 13.5<br>9.5 | 20<br>14 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Any k | S <sub>4,5</sub> | | 3 | 15.5<br>12.5 | 23<br>19 | ns | | tpLH<br>tpHL | Any x | C <sub>n + 4</sub> | See Test Table | 8 9 | 17<br>18 | 26<br>27 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Any x | S <sub>0,1,2,3</sub> | | 10<br>10 | 21<br>21 | 32<br>32 | ns | | tplH<br>tpHL | Any x | S <sub>4,5</sub> | | 6<br>5 | 23.5<br>21.5 | 35<br>32 | ,ns | | tpLH<br>tpHL | Any y | C <sub>n + 4</sub> | | 11<br>10 | 23<br>20 | 34<br>30 | ns | | tplH<br>tpHL | Any y | S <sub>0,1,2,3</sub> | 1 | 11<br>11 | 23<br>23 | 34<br>34 | ns | | tpLH<br>tpHL | Any y | S <sub>4,5</sub> | | 12<br>12 | 25<br>25 | 37<br>37 | ns |