www.ti.com # LM4845 Boomer™ Audio Power Amplifier Series Output Capacitor-less Audio Subsystem with Programmable National 3D Check for Samples: LM4845 #### **FEATURES** - I<sup>2</sup>C/SPI Control Interface - I<sup>2</sup>C/SPI Programmable National 3D Audio - I<sup>2</sup>C/SPI Controlled 32 Step Digital Volume Control (-54dB to +18dB) - Three Independent Volume Channels (Left, Right, Mono) - Eight Distinct Output Modes - DSBGA Surface Mount Packaging - "Click and Pop" Suppression Circuitry - Thermal Shutdown Protection - Low Shutdown Current (0.1uA, typ) ### **APPLICATIONS** - Moblie Phones - PDAs ### **KEY SPECIFICATIONS** - THD+N at 1kHz, 500mW - into 8Ω BTL (3.3V): 1.0% (typ) - THD+N at 1kHz, 30mW - into 32Ω SE (3.3V): 1.0% (typ) - Single Supply Operation (V<sub>DD</sub>): 2.7 to 5.5V - I<sup>2</sup>C/SPI Single Supply Operation, 2.2 to 5.5V #### DESCRIPTION The LM4845 is an audio power amplifier capable of delivering 500mW of continuous average power into a mono $8\Omega$ bridged-tied load (BTL) with 1% THD+N, 25mW per channel of continuous average power into stereo $32\Omega$ single-ended (SE) loads with 1% THD+N, or an output capacitor-less (OCL) configuration with identical specification as the SE configuration, from a 3.3V power supply. The LM4845 features a 32-step digital volume control and eight distinct output modes. The digital volume control, 3D enhancement, and output modes (mono/SE/OCL) are programmed through a two-wire I<sup>2</sup>C or a three-wire SPI compatible interface that allows flexibility in routing and mixing audio channels. The LM4845 has three input channels: one pair for a two-channel stereo signal and the third for a single-channel mono input. The LM4845 is designed for cellular phone, PDA, and other portable handheld applications. It delivers high quality output power from a surface-mount package and requires only seven external components in the OCL mode (two additional components in SE mode). M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Boomer is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### **Typical Application** Figure 1. Typical Audio Amplifier Application Circuit-Output Capacitor-less Figure 2. Typical Audio Amplifier Application Circuit-Single Ended ### **Connection Diagrams** Figure 3. 25-Bump DSBGA (Top View) See Package Number TLA25CBA Figure 4. Top View XY - Date Code TT - Die Traceability G - Boomer Family E5 - LM4845ITL #### **PIN DESCRIPTIONS** | | Bump | Name | Description | |----|------|------------------------------------|---------------------------------------------------| | 1 | A1 | SDA | I <sup>2</sup> C or SPI Data | | 2 | A2 | I <sup>2</sup> CSPIV <sub>DD</sub> | I <sup>2</sup> C or SPI Interface Power<br>Supply | | 3 | А3 | R <sub>HP3D2</sub> | Right Headphone 3D Input 2 | | 4 | A4 | R <sub>HP3D1</sub> | Right Headphone 3D Input 1 | | 5 | A5 | VOC | Center Amplifier Output | | 6 | B1 | MONO- | Loudspeaker Negative Output | | 7 | B2 | SCL | I <sup>2</sup> C or SPI Clock | | 8 | В3 | ID_ENB | Address Identification/Enable Bar | | 9 | B4 | Phone_In | Mono Input | | 10 | B5 | NC | No Connect | | 11 | C1 | GND | Ground | | 12 | C2 | $V_{DD}$ | Power Supply | | 13 | C3 | $V_{DD}$ | Power Supply | | 14 | C4 | $V_{DD}$ | Power Supply | | 15 | C5 | GND | GND | | 16 | D1 | MONO+ | Loudspeaker Positive Output | | 17 | D2 | NC | No Connect | | 18 | D3 | L <sub>HP3D1</sub> | Left Headphone 3D Input 1 | | 19 | D4 | R <sub>IN</sub> | Right Input Channel | | 20 | D5 | R <sub>OUT</sub> | Right Headphone Output | | 21 | E1 | I <sup>2</sup> C SPI_SEL | I <sup>2</sup> C or SPI Select | | 22 | E2 | C <sub>BYPASS</sub> | Half-Supply Bypass | | 23 | E3 | L <sub>HP3D2</sub> | Left Headphone 3D Input 2 | | 24 | E4 | L <sub>IN</sub> | Left Input Channel | | 25 | E5 | L <sub>OUT</sub> | Left Headphone Output | These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### SNAS255L-MARCH 2005-REVISED MAY 2013 ### Absolute Maximum Ratings(1) | Supply Voltage | | 6.0V | |----------------------------------------|---------------------------------|-----------------------| | Storage Temperature | | −65°C to +150°C | | Input Voltage | -0.3 to V <sub>DD</sub> +0.3 | | | ESD Susceptibility <sup>(2)</sup> | | 2.0kV | | ESD Machine model (3) | 200V | | | Junction Temperature (T <sub>J</sub> ) | | 150°C | | Colder Information | Vapor Phase (60 sec.) | 215°C | | Solder Information | Infrared (15 sec.) | 220°C | | Thermal Resistance | θ <sub>JA</sub> (typ) - YZR0025 | 65°C/W <sup>(4)</sup> | - (1) Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. - (2) Human body model, 100pF discharged through a 1.5kΩ resistor. - (3) Machine Model ESD test is covered by specification EIAJ IC-121-1981. A 200pF cap is charged to the specified voltage, then discharged directly into the IC with no external series resistor (resistance of discharge path must be under 50Ω). - (4) The given θ<sub>JA</sub> for an LM4845ITL mounted on a demonstration board with a 9in<sup>2</sup> area of 1oz printed circuit board copper ground plane. ### Operating Ratings<sup>(1)</sup> | Temperature Range | -40°C to 85°C | |---------------------------------------|-------------------------------| | Supply Voltage (V <sub>DD</sub> ) | 2.7V ≤ V <sub>DD</sub> ≤ 5.5V | | Supply Voltage (I <sup>2</sup> C/SPI) | $2.2V \le V_{DD} \le 5.5V$ | (1) Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Product Folder Links: LM4845 ### Electrical Characteristics 3.3V<sup>(1)(2)</sup> The following specifications apply for $V_{DD} = 3.3V$ , $T_A = 25$ °C unless otherwise specified. [ $A_V = 2$ (BTL), $A_V = 1$ (SE)] | Symbol | Parameter | Conditions | LM4 | 1845 | Units | |-------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|---------------------------------| | | | | Typical <sup>(3)</sup> | Limits (4) | (Limits) | | 1 | Supply Current | Output Modes 2, 4, 6<br>V <sub>IN</sub> = 0V; No load,<br>OCL = 0 (Table 2) | 3.3 | 6.5 | mA (max) | | I <sub>DD</sub> S | Зирріу Сипені | Output Modes 1, 3, 5, 7<br>V <sub>IN</sub> = 0V; No load, BTL,<br>OCL = 0 (Table 2) | 6 | 11 | mA (max) | | I <sub>SD</sub> | Shutdown Current | Output Mode 0 | 0.1 | 1 | μA (max) | | Vos | Output Offset Voltage | V <sub>IN</sub> = 0V, Mode 5 <sup>(5)</sup> | 10 | 50 | mV (max) | | P <sub>O</sub> | Output Power | MONO $_{OUT}$ ; $R_L = 8\Omega$<br>THD+N = 1%; $f$ = 1kHz, BTL, Mode 1 | 500 | 400 | mW (min) | | r <sub>0</sub> | Output Fower | $R_{OUT}$ and $L_{OUT}$ ; $R_L = 32\Omega$<br>THD+N = 1%; $f$ = 1kHz, SE, Mode 4 | 42 | 20 | mW (min) | | THD+N | Total Harmonic Distortion Plus Noise | $\begin{array}{l} \text{MONO}_{\text{OUT}} \\ \text{f} = 20 \text{Hz to } 20 \text{kHz} \\ \text{P}_{\text{OUT}} = 250 \text{mW}; \ \text{R}_{\text{L}} = 8 \Omega, \ \text{BTL, Mode 1} \end{array}$ | 0.5 | | % | | THE IN | Total Hamionic Distortion Fits Noise | $R_{OUT}$ and $L_{OUT}$<br>f = 20Hz to 20kHz<br>$P_{OUT}$ = 12mW; $R_L$ = 32 $\Omega$ , SE, Mode 4 | 0.5 | | % | | N <sub>OUT</sub> | Output Noise | A-weighted <sup>(6)</sup> , Mode 5, BTL input referred | 26 | | μV | | | Power Supply Rejection Ratio | $V_{RIPPLE}$ = 200m $V_{PP}$ ; f = 217Hz,<br>$C_B$ = 2.2 $\mu$ F, BTL<br>All audio inputs terminated into 50 $\Omega$ ;<br>output referred gain = 6dB (BTL) | | | | | | MONO <sub>OUT</sub> | Output Mode 1,7 | 71 | | dB | | | | Output Mode 3 | 68 | | dB | | | | Output Mode 5 | 63 | | dB | | PSRR | Power Supply Rejection Ratio | $V_{RIPPLE} = 200 m V_{PP}; f = 217 Hz$<br>$C_B = 2.2 \mu F, SE, C_O = 100 \mu F$<br>All audio inputs terminated into $50 \Omega$ ;<br>output referred gain,<br>OCL = 0 (Table 2) | | | | | | R <sub>OUT</sub> and L <sub>OUT</sub> | Output Mode 2 | 88 | | dB | | | | Output Mode 4 | 76 | | dB | | | | Output Mode 6, 7 | 76 | | dB | | | Digital Volume Range | Input referred maximum attenuation | -54 | -53.25<br>-54.75 | dB (min)<br>dB (max) | | | (R <sub>IN</sub> and L <sub>IN</sub> ) | Input referred maximum gain | 18 | 17.25<br>18.75 | dB (min)<br>dB (max) | | | Mute Attenuation | Output Mode 1, 3, 5 | 80 | | dB | | | MONO_IN Input Impedance | Maximum gain setting | 11 | 8<br>14 | $k\Omega$ (min) $k\Omega$ (max) | | | R <sub>IN</sub> and L <sub>IN</sub> Input Impedance | Maximum attenuation setting | 100 | 75<br>125 | kΩ (min)<br>kΩ (max) | | T <sub>WU</sub> | Wake-Up Time from Shutdown | $C_B = 2.2\mu F$ , OCL<br>$C_B = 2.2\mu F$ , SE | 90<br>138 | | ms | <sup>(1)</sup> Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. <sup>(2)</sup> All voltages are measured with respect to the ground pin, unless otherwise specified. <sup>(3)</sup> Typical specifications are specified at +25°C and represent the most likely parametric norm. <sup>(4)</sup> Tested limits are specified to Texas Instruments' AOQL (Average Outgoing Quality Level). <sup>(5)</sup> Potentially worse case: All three input stages are DC coupled to the BTL output stage. <sup>(6)</sup> Datasheet min/max specifications are specified by design, test, or statistical analysis. ### Electrical Characteristics 5.0V<sup>(1)(2)</sup> The following specifications apply for $V_{DD} = 5.0V$ , $T_A = 25^{\circ}C$ unless otherwise specified. $[A_V = 2 \text{ (BTL)}, A_V = 1 \text{ (SE)}]$ | Symbol | Parameter | Conditions | LM <sup>4</sup> | Units | | |------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------|----------| | | | | Typical <sup>(3)</sup> | Limits <sup>(4)(5)</sup> | (Limits) | | | Supply Current | Output Modes 2, 4, 6<br>V <sub>IN</sub> = 0V; No load,<br>OCL = 0 (Table 2) | 3.6 | | mA | | I <sub>DD</sub> Supply | Зирру Сипен | Output Modes 1, 3, 5, 7<br>$V_{IN} = 0V$ ; No Load,<br>OCL = 0 (Table 2) | 6.8 | | mA | | SD | Shutdown Current | Output Mode 0 | 0.1 | | μΑ | | Vos | Output Offset Voltage | V <sub>IN</sub> = 0V, Mode 5 <sup>(5)</sup> | 10 | | mV | | 5 | Output Power | MONO <sub>OUT</sub> ; $R_L = 8\Omega$<br>THD+N = 1%; f = 1kHz, BTL, Mode 1 | 1.15 | | W | | Po | Output Fower | $R_{OUT}$ and $L_{OUT}$ ; $R_L = 32\Omega$<br>THD+N = 1%; $f$ = 1kHz, SE, Mode 4 | 75 | | mW | | THD+N | Total Harmonic Distortion Plus Noise | $\begin{aligned} &\text{MONO}_{\text{OUT}} \\ &\text{f} = 20\text{Hz to } 20\text{kHz} \\ &\text{P}_{\text{OUT}} = 500\text{mW}; \text{ R}_{\text{L}} = 8\Omega, \text{ BTL, Mode 1} \end{aligned}$ | 0.5 | | % | | THD+N TO | Total Hamiltonia Bistoria in Trac Noise | $R_{OUT}$ and $L_{OUT}$<br>f = 20Hz to 20kHz<br>$P_{OUT}$ = 30mW; $R_{L}$ = 32 $\Omega$ ,SE, Mode 4 | 0.5 | | % | | N <sub>OUT</sub> | Output Noise | A-weighted <sup>(6)</sup> , Mode 5, BTL input referred | 26 | | μV | | | Power Supply Rejection Ratio | $V_{RIPPLE} = 200 m V_{PP}; f = 217 Hz,$ $C_B = 2.2 \mu F, BTL$ All audio inputs terminated into $50\Omega;$ output referred gain = 6dB (BTL) | | | | | | MONO <sub>OUT</sub> Power Supply Rejection Ratio | Output Mode 1, 7 | 71 | | dB | | | | Output Mode 3 | 68 | | dB | | | | Output Mode 5 | 63 | | dB | | PSRR | | $V_{RIPPLE} = 200 m V_{PP}$ ; $f = 217 Hz$ , $C_B = 2.2 \mu F$ , SE, $C_O = 100 \mu F$ All audio inputs terminated into $50 \Omega$ ; output referred gain, OCL = 0 (Table 2) | | | | | | R <sub>OUT</sub> and L <sub>OUT</sub> | Output Mode 2 | 88 | | dB | | | | Output Mode 4 | 76 | | dB | | | | Output Mode 6, 7 | 76 | | dB | | | Digital Volume Range | Input referred maximum attenuation | -54 | -53.25<br>-54.75 | dB<br>dB | | | (R <sub>IN</sub> and L <sub>IN</sub> ) | Input referred maximum gain | 18 | 17.25<br>18.75 | dB<br>dB | | | Mute Attenuation | Output Mode 1, 3, 5 | 80 | | dB | | | MONO_IN Input Impedance | Maximum gain setting | 11 | | kΩ<br>kΩ | | | R <sub>IN</sub> and L <sub>IN</sub> Input Impedance | Minimum gain setting | 100 | | kΩ<br>kΩ | | T <sub>WU</sub> | Wake-Up Time from Shutdown | $C_B = 2.2\mu\text{F}, \text{ OCL}$<br>$C_B = 2.2\mu, \text{ SE}$ | 122<br>184 | | ms | - (1) Human body model, 100pF discharged through a 1.5kΩ resistor. (2) All voltages are measured with respect to the ground pin, unless otherwise specified. - Typical specifications are specified at +25°C and represent the most likely parametric norm. - Tested limits are specified to Texas Instruments' AOQL (Average Outgoing Quality Level). (4) - Potentially worse case: All three input stages are DC coupled to the BTL output stage. - Datasheet min/max specifications are specified by design, test, or statistical analysis. ### I2C/SPI(1)(2) The following specifications apply for $V_{DD} = 5.0V$ and 3.3V, $T_A = 25^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Conditions | LM4 | Units | | |------------------|-----------------------------------------|------------|------------------------|--------------------------------------------|-----------| | | | | Typical <sup>(3)</sup> | Limits <sup>(4)(5)</sup> | (Limits) | | t <sub>1</sub> | I <sup>2</sup> C Clock Period | | | 2.5 | μs (max) | | t <sub>2</sub> | I <sup>2</sup> C Clock Setup Time | | | 100 | ns (min) | | t <sub>3</sub> | I <sup>2</sup> C Data Hold Time | | | 100 | ns (min) | | t <sub>4</sub> | Start Condition Time | | | 100 | ns (min) | | t <sub>5</sub> | Stop Condition Time | | | 100 | ns (min) | | f <sub>SPI</sub> | Maximum SPI Frequency | | | 1000 | kHz (max) | | t <sub>EL</sub> | SPI ENB Low Time | | | 100 | ns (min) | | t <sub>DS</sub> | SPI Data Setup Time | | | 100 | μs (max) | | t <sub>ES</sub> | SPI ENB Setup Time | | | 100 | ns (min) | | t <sub>DH</sub> | SPI Data Hold Time | | | 100 | ns (min) | | t <sub>EH</sub> | SPI Enable Hold Time | | | 100 | ns (min) | | t <sub>CL</sub> | SPI Clock Low Time | | | 500 | ns (min) | | t <sub>CH</sub> | SPI Clock High Time | | | 500 | ns (min) | | t <sub>CS</sub> | SPI Clock Transition Time | | | 100 | ns (min) | | V <sub>IH</sub> | I <sup>2</sup> C/SPI Input Voltage High | | | 0.7xl <sup>2</sup> CSPI<br>V <sub>DD</sub> | V (min) | | V <sub>IL</sub> | I <sup>2</sup> C/SPI Input Voltage Low | | | 0.3xl <sup>2</sup> CSPI<br>V <sub>DD</sub> | V (max) | - (1) Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. - (2) All voltages are measured with respect to the ground pin, unless otherwise specified. - 3) Typical specifications are specified at +25°C and represent the most likely parametric norm. - 4) Tested limits are specified to Texas Instruments' AOQL (Average Outgoing Quality Level). - (5) Potentially worse case: All three input stages are DC coupled to the BTL output stage. ### **External Components Description** | | Components | Functional Description | |----|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | C <sub>IN</sub> | This is the input coupling capacitor. It blocks the DC voltage and couples the input signal to the amplifier's input terminals. $C_{IN}$ also creates a highpass filter with the internal resistor $R_i$ (Input Impedance) at $f_c = 1/(2\pi R_i C_{IN})$ . | | 2 | C <sub>SUPPLY</sub> | This is the supply bypass capacitor. It filters the supply voltage applied to the $V_{DD}$ pin. | | 3 | C <sub>BYPASS</sub> | This is the BYPASS pin capacitor. It filters the 1/2V <sub>DD</sub> voltage. | | 4 | C <sub>3DL</sub> | This is the left channel 3D capacitor. | | 5 | C <sub>3DR</sub> | This is the right channel 3D capacitor. | | 6 | C <sub>OL</sub> | This is the left channel DC blocking output capacitor. | | 7 | C <sub>OR</sub> | This is the right channel DC blocking output capacitor. | | 8 | C <sub>I2CSPI_SUPPLY</sub> | This is the I <sup>2</sup> C/SPI supply bypass capacitor. It filters the I <sup>2</sup> C/SPI supply voltage applied to the I <sup>2</sup> C/SPI_V <sub>DD</sub> pin. | | 9 | R <sub>3DL</sub> | This is the left channel 3D external resistor. <b>OPTIONAL</b> . | | 10 | R <sub>3DR</sub> | This is the right channel 3D external resistor. <b>OPTIONAL</b> . | Product Folder Links: LM4845 ### **Typical Performance Characteristics** Figure 5. Figure 7. FREQUENCY (Hz) Figure 9. 1k 10k 20k Figure 6. Figure 8. Figure 10. Submit Documentation Feedback 100 0.01 20 Figure 11. Figure 13. FREQUENCY (Hz) Figure 12. Figure 14. Figure 16. OUTPUT POWER (W) Figure 17. Figure 18. OUTPUT POWER (W) Figure 19. Figure 20. ## THD+N vs Output Power $V_{DD}$ = 3.3V, $R_L$ = 32 $\Omega$ , f = 1kHz Mode 6, OCL Figure 21. OUTPUT POWER (W) Figure 22. 10m Figure 23. Figure 24. OUTPUT POWER (W) Figure 25. OUTPUT POWER (W) Figure 26. Figure 28. Product Folder Links: LM4845 FREQUENCY (Hz) Figure 29. Figure 30. FREQUENCY (Hz) Figure 31. ŭ PSRR vs Frequency V<sub>DD</sub> = 3.3V, 6dB Mode 5, BTL FREQUENCY (Hz) Figure 34. Figure 37. Figure 36. Figure 38. Figure 40. Power Dissipation vs Output Power Figure 53. Figure 54. Figure 55. Supply Current vs Supply Voltage $R_L = 32\Omega$ , OCL, Mode 4 90 80 70 Figure 58. #### **APPLICATION INFORMATION** #### I<sup>2</sup>C PIN DESCRIPTION SDA: This is the serial data input pin. SCL: This is the clock input pin. ID\_ENB: This is the address select input pin. I<sup>2</sup>CSPI\_SEL: This is tied LOW for I<sup>2</sup>C mode. #### I<sup>2</sup>C COMPATIBLE INTERFACE The LM4845 uses a serial bus which conforms to the I<sup>2</sup>C protocol to control the chip's functions with two wires: clock (SCL) and data (SDA). The clock line is uni-directional. The data line is bi-directional (open-collector). The maximum clock frequency specified by the I<sup>2</sup>C standard is 400kHz. In this discussion, the master is the controlling microcontroller and the slave is the LM4845. The I<sup>2</sup>C address for the LM4845 is determined using the ID\_ENB pin. The LM4845's two possible I<sup>2</sup>C chip addresses are of the form 111110 $X_1$ 0 (binary), where $X_1 = 0$ , if ID\_ENB is logic LOW; and $X_1 = 1$ , if ID\_ENB is logic HIGH. If the I<sup>2</sup>C interface is used to address a number of chips in a system, the LM4845's chip address can be changed to avoid any possible address conflicts. The bus format for the I<sup>2</sup>C interface is shown in Figure 68. The bus format diagram is broken up into six major sections: The "start" signal is generated by lowering the data signal while the clock signal is HIGH. The start signal will alert all devices attached to the I<sup>2</sup>C bus to check the incoming address against their own address. The 8-bit chip address is sent next, most significant bit first. The data is latched in on the rising edge of the clock. Each address bit must be stable while the clock level is HIGH. For I<sup>2</sup>C interface operation, the I<sup>2</sup>CSPI\_SEL pin needs to be tied LOW (and tied high for SPI operation). After the last bit of the address bit is sent, the master releases the data line HIGH (through a pull-up resistor). Then the master sends an acknowledge clock pulse. If the LM4845 has received the address correctly, then it holds the data line LOW during the clock pulse. If the data line is not held LOW during the acknowledge clock pulse, then the master should abort the rest of the data transfer to the LM4845. The 8 bits of data are sent next, most significant bit first. Each data bit should be valid while the clock level is stable HIGH. After the data byte is sent, the master must check for another acknowledge to see if the LM4845 received the data. If the master has more data bytes to send to the LM4845, then the master can repeat the previous two steps until all data bytes have been sent. The "stop" signal ends the transfer. To signal "stop", the data signal goes HIGH while the clock signal is HIGH. The data line should be held HIGH when not in use. ## I<sup>2</sup>C INTERFACE POWER SUPPLY PIN (I<sup>2</sup>CV<sub>DD</sub>) The LM4845's $I^2C$ interface is powered up through the $I^2CV_{DD}$ pin. The LM4845's $I^2C$ interface operates at a voltage level set by the $I^2CV_{DD}$ pin which can be set independent to that of the main power supply pin $V_{DD}$ . This is ideal whenever logic levels for the $I^2C$ interface are dictated by a microcontroller or microprocessor that is operating at a lower supply voltage than the main battery of a portable system. Product Folder Links: LM4845 Figure 68. I<sup>2</sup>C Bus Format Figure 69. I<sup>2</sup>C Timing Diagram #### **SPI DESCRIPTION** - 0. I<sup>2</sup>CSPI\_SEL: This pin is tied HIGH for SPI mode. - 1. The data bits are transmitted with the MSB first. - 2. The maximum clock rate is 1MHz for the CLK pin. - 3. CLK must remain HIGH for at least 500ns ( $t_{CH}$ ) after the rising edge of CLK, and CLK must remain LOW for at least 500ns ( $t_{CL}$ ) after the falling edge of CLK. - 4. The serial data bits are sampled at the rising edge of CLK. Any transition on DATA must occur at least 100ns (t<sub>DS</sub>) before the rising edge of CLK. Also, any transition on DATA must occur at least 100ns (t<sub>DH</sub>) after the rising edge of CLK and stabilize before the next rising edge of CLK. - 5.ID\_ENB should be LOW only during serial data transmission. - 6. ID\_ENB must be LOW at least 100ns ( $t_{ES}$ ) before the first rising edge of CLK, and ID\_ENB has to remain LOW at least 100ns ( $t_{EH}$ ) after the eighth rising edge of CLK. - 7. If ID\_ENB remains HIGH for more than 100ns before all 8 bits are transmitted then the data latch will be aborted. - 8. If ID\_ENB is LOW for more than 8 CLK pulses then only the first 8 data bits will be latched and activated when ID\_ENB transitions to logic-high. - 9. ID\_ENB must remain HIGH for at least 100ns (t<sub>FI</sub>) to latch in the data. - 10. Coincidental rising or falling edges of CLK and ID\_ENB are not allowed. If CLK is to be held HIGH after the data transmission, the falling edge of CLK must occur at least 100ns (t<sub>CS</sub>) before ID\_ENB transitions to LOW for the next set of data. Figure 70. SPI Timing Diagram ### **Table 1. Chip Address** | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | |--------------|----|----|----|----|----|----|----|----| | Chip Address | 1 | 1 | 1 | 1 | 1 | 0 | EC | 0 | | ID_ENB = 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | ID_ENB = 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | ### Table 2. Control Registers (1) | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------------|----|----|----|------|------|------|------|------| | Mode Control | 0 | 0 | 0 | 0 | OCL | MC2 | MC1 | MC0 | | Programmable 3D | 0 | 1 | 0 | 0 | N3D3 | N3D2 | N3D1 | N3D0 | | Mono Volume Control | 1 | 0 | 0 | MVC4 | MVC3 | MVC2 | MVC1 | MVC0 | | Left Volume Control | 1 | 1 | 0 | LVC4 | LVC3 | LVC2 | LVC1 | LVC0 | | Right Volume Control | 1 | 1 | 1 | RVC4 | RVC3 | RVC2 | RVC1 | RVC0 | - 1. Bits MVC0 MVC4 control 32 step volume control for MONO input - 2. Bits LVC0 LVC4 control 32 step volume control for LEFT input 3. Bits RVC0 RVC4 control 32 step volume control for RIGHT input - 4. Bits MC0 MC2 control 8 distinct modes - 5. Bits N3D3, N3D2, N3D1, N3D0 control programmable 3D function - 6. N3D0 turns the 3D function ON (N3D0 = 1) or OFF (N3D0 = 0), and N3D1 = 0 provides a "wider" aural effect or N3D1 = 1 a "narrower" aural effect - 7. Bit OCL selects between SE with output capacitor (OCL = 0) or SE without output capacitors (OCL = 1). Default is OCL = 0 - 8. N3D1 selects between two different 3D configurations ### Table 3. Programmable National 3D Audio | | N3D3 | N3D2 | |---------|------|------| | Low | 0 | 0 | | Medium | 0 | 1 | | High | 1 | 0 | | Maximum | 1 | 1 | ### Table 4. Output Mode Selection<sup>(1)</sup> | Output Mode<br>Number | MC2 | MC1 | MC0 | Handsfree Speaker Output | Right HP Output | Left HP Output | |-----------------------|-----|-----|-----|--------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------| | 0 | 0 | 0 | 0 | SD | SD | SD | | 1 | 0 | 0 | 1 | 2 x G <sub>P</sub> x P | MUTE | MUTE | | 2 | 0 | 1 | 0 | SD | G <sub>P</sub> x P | G <sub>P</sub> x P | | 3 | 0 | 1 | 1 | 2 x (G <sub>L</sub> x L + G <sub>R</sub> x R) | MUTE | MUTE | | 4 | 1 | 0 | 0 | SD | G <sub>R</sub> x R | G <sub>L</sub> x L | | 5 | 1 | 0 | 1 | 2 x (G <sub>L</sub> x L + G <sub>R</sub> x R + G <sub>P</sub> x P) | $x (G_L \times L + G_R \times R + G_P \times P)$ MUTE | | | 6 | 1 | 1 | 0 | SD | G <sub>R</sub> x R + G <sub>P</sub> x P | G <sub>L</sub> x L + G <sub>P</sub> x P | | 7 | 1 | 1 | 1 | 2 x G <sub>P</sub> x P | G <sub>R</sub> x R + G <sub>P</sub> x P | G <sub>L</sub> x L + G <sub>P</sub> x P | (1) On initial POWER ON, the default mode is 000 P = Phone in $R = R_{IN}$ $K = K_{IN}$ $L = L_{IN}$ SD = Shutdown MUTE = Mute Mode $G_P = Phone In (Mono) volume control gain$ $G_R = Right stereo volume control gain$ $G_L = Left stereo volume control gain$ ### Table 5. Volume Control Table (1) | | | | io oi voidillo | | | | | |-------------|------|------|----------------|------|------|-----------------------|---------------------------| | Volume Step | xVC4 | xVC3 | xVC2 | xVC1 | xVC0 | Headphone<br>Gain, dB | Speaker Gain,<br>dB (BTL) | | 1 | 0 | 0 | 0 | 0 | 0 | -54.00 | -48.00 | | 2 | 0 | 0 | 0 | 0 | 1 | -46.50 | -40.50 | | 3 | 0 | 0 | 0 | 1 | 0 | -40.50 | -34.50 | | 4 | 0 | 0 | 0 | 1 | 1 | -34.50 | -28.50 | | 5 | 0 | 0 | 1 | 0 | 0 | -30.00 | -24.00 | | 6 | 0 | 0 | 1 | 0 | 1 | -27.00 | -21.00 | | 7 | 0 | 0 | 1 | 1 | 0 | -24.00 | -18.00 | | 8 | 0 | 0 | 1 | 1 | 1 | -21.00 | -15.00 | | 9 | 0 | 1 | 0 | 0 | 0 | -18.00 | -12.00 | | 10 | 0 | 1 | 0 | 0 | 1 | -15.00 | -9.00 | | 11 | 0 | 1 | 0 | 1 | 0 | -13.50 | -7.50 | | 12 | 0 | 1 | 0 | 1 | 1 | -12.00 | -6.00 | | 13 | 0 | 1 | 1 | 0 | 0 | -10.50 | -4.50 | | 14 | 0 | 1 | 1 | 0 | 1 | -9.00 | -3.00 | | 15 | 0 | 1 | 1 | 1 | 0 | -7.50 | -1.50 | | 16 | 0 | 1 | 1 | 1 | 1 | -6.00 | 0.00 | | 17 | 1 | 0 | 0 | 0 | 0 | -4.50 | 1.50 | | 18 | 1 | 0 | 0 | 0 | 1 | -3.00 | 3.00 | | 19 | 1 | 0 | 0 | 1 | 0 | -1.50 | 4.50 | | 20 | 1 | 0 | 0 | 1 | 1 | 0.00 | 6.00 | | 21 | 1 | 0 | 1 | 0 | 0 | 1.50 | 7.50 | | 22 | 1 | 0 | 1 | 0 | 1 | 3.00 | 9.00 | | 23 | 1 | 0 | 1 | 1 | 0 | 4.50 | 10.50 | | 24 | 1 | 0 | 1 | 1 | 1 | 6.00 | 12.00 | | 25 | 1 | 1 | 0 | 0 | 0 | 7.50 | 13.50 | | 26 | 1 | 1 | 0 | 0 | 1 | 9.00 | 15.00 | | 27 | 1 | 1 | 0 | 1 | 0 | 10.50 | 16.50 | | 28 | 1 | 1 | 0 | 1 | 1 | 12.00 | 18.00 | | 29 | 1 | 1 | 1 | 0 | 0 | 13.50 | 19.50 | | 30 | 1 | 1 | 1 | 0 | 1 | 15.00 | 21.00 | | 31 | 1 | 1 | 1 | 1 | 0 | 16.50 | 22.50 | | 32 | 1 | 1 | 1 | 1 | 1 | 18.00 | 24.00 | <sup>(1) 1.</sup> x = M, L, or R 2. Gain / Attenuation is from input to output #### **TEXAS INSTRUMENTS 3D ENHANCEMENT** The LM4845 features a stereo headphone, 3D audio enhancement effect that widens the perceived soundstage from a stereo audio signal. The 3D audio enhancement creates a perceived spatial effect optimized for stereo headphone listening. The LM4845 can be programmed for a "narrow" or "wide" soundstage perception. The narrow soundstage has a more focused approaching sound direction, while the wide soundstage has a spatial, theater-like effect. Within each of these two modes, four discrete levels of 3D effect that can be programmed: low, medium, high, and maximum (Table 2), each level with an ever increasing aural effect, respectively. The difference between each level is 3dB. The external capacitors, shown in Figure 71, are required to enable the 3D effect. The value of the capacitors set the cutoff frequency of the 3D effect, as shown by Equation 1 and Equation 2. Note that the internal $20k\Omega$ resistor is nominal ( $\pm 25\%$ ). Figure 71. External 3D Effect Capacitors $$f_{3DL(-3dB)} = 1 / 2\pi * 20k\Omega * C_{3DL}$$ (1) $$f_{3DR(-3dB)} = 1 / 2\pi * 20k\Omega * C_{3DR}$$ (2) Optional resistors R<sub>3DL</sub> and R<sub>3DR</sub> can also be added (Figure 72) to affect the -3dB frequency and 3D magnitude. Figure 72. External RC Network with Optional R<sub>3DL</sub> and R<sub>3DR</sub> Resistors $$f_{3DL(-3dB)} = 1 / 2\pi * (20k\Omega + R_{3DL}) * C_{3DL}$$ (3) $$f_{3DR(-3dB)} = 1 / 2\pi * 20k\Omega + R_{3DR}) * C_{3DR}$$ (4) $\Delta$ AV (change in AC gain) = 1 / 1 + M, where M represents some ratio of the nominal internal resistor, 20k $\Omega$ (see example below). $$f_{3dB}(3D) = 1 / 2\pi (1 + M)(20k\Omega * C_{3D})$$ (5) $$C_{\text{Equivalent}} \text{ (new)} = C_{3D} / 1 + M \tag{6}$$ #### **Table 6. Pole Locations** | R <sub>3D</sub> (kΩ)<br>(optional) | C <sub>3D</sub> (nF) | М | ΔAV (dB) | f-3dB (3D)<br>(Hz) | Value of C <sub>3D</sub><br>to keep same<br>pole location<br>(nF) | new Pole<br>Location<br>(Hz) | |------------------------------------|----------------------|------|----------|--------------------|-------------------------------------------------------------------|------------------------------| | 0 | 68 | 0 | 0 | 117 | | | | 1 | 68 | 0.05 | -0.4 | 111 | 64.8 | 117 | | 5 | 68 | 0.25 | -1.9 | 94 | 54.4 | 117 | | 10 | 68 | 0.50 | -3.5 | 78 | 45.3 | 117 | | 20 | 68 | 1.00 | -6.0 | 59 | 34.0 | 117 | Product Folder Links: LM4845 #### PCB LAYOUT AND SUPPLY REGULATION CONSIDERATIONS FOR DRIVING 8Ω LOAD Power dissipated by a load is a function of the voltage swing across the load and the load's impedance. As load impedance decreases, load dissipation becomes increasingly dependent on the interconnect (PCB trace and wire) resistance between the amplifier output pins and the load's connections. Residual trace resistance causes a voltage drop, which results in power dissipated in the trace and not in the load as desired. For example, $0.1\Omega$ trace resistance reduces the output power dissipated by an $8\Omega$ load from 158.3mW to 156.4mW. The problem of decreased load dissipation is exacerbated as load impedance decreases. Therefore, to maintain the highest load dissipation and widest output voltage swing, PCB traces that connect the output pins to a load must be as wide as possible. Poor power supply regulation adversely affects maximum output power. A poorly regulated supply's output voltage decreases with increasing load current. Reduced supply voltage causes decreased headroom, output signal clipping, and reduced output power. Even with tightly regulated supplies, trace resistance creates the same effects as poor supply regulation. Therefore, making the power supply traces as wide as possible helps maintain full output voltage swing. #### **BRIDGE CONFIGURATION EXPLANATION** The LM4845 drives a load, such as a speaker, connected between outputs, MONO+ and MONO-. This results in both amplifiers producing signals identical in magnitude, but 180° out of phase. Taking advantage of this phase difference, a load is placed between MONO- and MONO+ and driven differentially (commonly referred to as "bridge mode"). This results in a differential or BTL gain of: $$A_{VD} = 2(R_f / R_i) = 2$$ Bridge mode amplifiers are different from single-ended amplifiers that drive loads connected between a single amplifier's output and ground. For a given supply voltage, bridge mode has a distinct advantage over the single-ended configuration: its differential output doubles the voltage swing across the load. Theoretically, this produces four times the output power when compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited and that the output signal is not clipped. Another advantage of the differential bridge output is no net DC voltage across the load. This is accomplished by biasing MONO- and MONO+ outputs at half-supply. This eliminates the coupling capacitor that single supply, single-ended amplifiers require. Eliminating an output coupling capacitor in a typical single-ended configuration forces a single-supply amplifier's half-supply bias voltage across the load. This increases internal IC power dissipation and may permanently damage loads such as speakers. ### **POWER DISSIPATION** Power dissipation is a major concern when designing a successful single-ended or bridged amplifier. A direct consequence of the increased power delivered to the load by a bridge amplifier is higher internal power dissipation. The LM4845 has a pair of bridged-tied amplifiers driving a handsfree speaker, MONO. The maximum internal power dissipation operating in the bridge mode is twice that of a single-ended amplifier. From Equation 8, assuming a 5V power supply and an $8\Omega$ load, the maximum MONO power dissipation is 634mW. $$P_{DMAX-SPKROUT} = 4(V_{DD})^2/(2\pi^2 R_L): Bridge Mode$$ (8) The LM4845 also has a pair of single-ended amplifiers driving stereo headphones, $R_{OUT}$ and $L_{OUT}$ . The maximum internal power dissipation for $R_{OUT}$ and $L_{OUT}$ is given by Equation 9 and Equation 10. From Equation 9 and Equation 10, assuming a 5V power supply and a 32 $\Omega$ load, the maximum power dissipation for $L_{OUT}$ and $R_{OUT}$ is 40mW, or 80mW total. $$P_{DMAX-I,OHT} = (V_{DD})^2 / (2\pi^2 R_I): Single-ended Mode$$ (9) $$P_{DMAX-ROUT} = (V_{DD})^2 / (2\pi^2 R_L): Single-ended Mode$$ (10) The maximum internal power dissipation of the LM4845 occurs when all 3 amplifiers pairs are simultaneously on; and is given by Equation 11. $$P_{DMAX-TOTAL} = P_{DMAX-SPKROUT} + P_{DMAX-LOUT} + P_{DMAX-ROUT}$$ (11) The maximum power dissipation point given by Equation 11 must not exceed the power dissipation given by Equation 12: $$P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$$ (12) The LM4845's $T_{JMAX}$ = 150°C. In the ITL package, the LM4845's $\theta_{JA}$ is 65°C/W. At any given ambient temperature T<sub>A</sub>, use Equation 12 to find the maximum internal power dissipation supported by the IC packaging. Rearranging Equation 12 and substituting P<sub>DMAX-TOTAL</sub> for P<sub>DMAX</sub>' results in Equation 13. This equation gives the maximum ambient temperature that still allows maximum stereo power dissipation without violating the LM4845's maximum junction temperature. $$T_{A} = T_{JMAX} - P_{DMAX-TOTAL} \theta_{JA}$$ (13) For a typical application with a 5V power supply and an 8Ω load, the maximum ambient temperature that allows maximum stereo power dissipation without exceeding the maximum junction temperature is approximately 104°C for the ITL package. $$T_{\text{JMAX}} = P_{\text{DMAX-TOTAL}} \theta_{\text{JA}} + T_{\text{A}} \tag{14}$$ Equation 14 gives the maximum junction temperature $T_{JMAX}$ . If the result violates the LM4845's 150°C, reduce the maximum junction temperature by reducing the power supply voltage or increasing the load resistance. Further allowance should be made for increased ambient temperatures. The above examples assume that a device is a surface mount part operating around the maximum power dissipation point. Since internal power dissipation is a function of output power, higher ambient temperatures are allowed as output power or duty cycle decreases. If the result of Equation 11 is greater than that of Equation 12, then decrease the supply voltage, increase the load impedance, or reduce the ambient temperature. If these measures are insufficient, a heat sink can be added to reduce $\theta_{JA}$ . The heat sink can be created using additional copper area around the package, with connections to the ground pin(s), supply pin and amplifier output pins. External, solder attached SMT heatsinks such as the Thermalloy 7106D can also improve power dissipation. When adding a heat sink, the $\theta_{JA}$ is the sum of $\theta_{JC}$ , $\theta_{CS}$ , and $\theta_{SA}$ . ( $\theta_{JC}$ is the junction-to-case thermal impedance, $\theta_{CS}$ is the case-to-sink thermal impedance, and $\theta_{SA}$ is the sink-to-ambient thermal impedance). Refer to the Typical Performance Characteristics curves for power dissipation information at lower output power levels. #### POWER SUPPLY BYPASSING As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. Applications that employ a 5V regulator typically use a 1µF in parallel with a 0.1µF filter capacitors to stabilize the regulator's output, reduce noise on the supply line, and improve the supply's transient response. However, their presence does not eliminate the need for a local 1.1µF tantalum bypass capacitance connected between the LM4845's supply pins and ground. Keep the length of leads and traces that connect capacitors between the LM4845's power supply pin and ground as short as possible. Connecting a 2.2µF capacitor, CB, between the BYPASS pin and ground improves the internal bias voltage's stability and improves the amplifier's PSRR. The PSRR improvements increase as the bypass pin capacitor value increases. Too large, however, increases turn-on time and can compromise the amplifier's click and pop performance. The selection of bypass capacitor values, especially CB, depends on desired PSRR requirements, click and pop performance (as explained in the section, Proper Selection of External Components), system cost, and size constraints. ### **SELECTING EXTERNAL COMPONENTS** #### Input Capacitor Value Selection Amplifying the lowest audio frequencies requires high value input coupling capacitor (C<sub>i</sub> in Figure 1 & Figure 2). A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150Hz. Applications using speakers with this limited frequency response reap little improvement by using large input capacitor. The internal input resistor (R<sub>i</sub>), nominal 20kΩ, and the input capacitor (C<sub>i</sub>) produce a high pass filter cutoff frequency that is found using Equation 15. $$f_{c} = 1 / (2\pi R_{i}C_{i}) \tag{15}$$ As an example when using a speaker with a low frequency limit of 150Hz, C<sub>i</sub>, using Equation 15 is 0.053µF. The 0.22µF C<sub>i</sub> shown in Figure 1 allows the LM4845 to drive high efficiency, full range speaker whose response extends below 40Hz. #### **Bypass Capacitor Value Selection** Besides minimizing the input capacitor size, careful consideration should be paid to value of $C_B$ , the capacitor connected to the BYPASS bump. Since $C_B$ determines how fast the LM4845 settles to quiescent operation, its value is critical when minimizing turn-on pops. The slower the LM4845's outputs ramp to their quiescent DC voltage (nominally $V_{DD}/2$ ), the smaller the turn-on pop. Choosing $C_B$ equal to $1.0\mu F$ along with a small value of $C_i$ (in the range of $0.1\mu F$ to $0.39\mu F$ ), produces a click-less and pop-less shutdown function. As discussed above, choosing $C_i$ no larger than necessary for the desired bandwidth helps minimize clicks and pops. $C_B$ 's value should be in the range of 5 times to 7 times the value of $C_i$ . This ensures that output transients are eliminated when power is first applied or the LM4845 resumes operation after shutdown. #### LM4845 ITL DEMO BOARD ARTWORK Figure 73. Top Overlay Figure 74. Top Layer Figure 75. Bottom Layer ### **REVISION HISTORY** | Rev | Date | Description | |-----|----------|----------------------------------------------------------------------------------------------------| | 1.0 | 11/08/05 | Fixed some typos, then re-released D/S to the WEB (per Allan). | | 1.1 | 12/21/05 | Edited the X1, X2, and X3 in the mktg outline, then re-released D/S to the WEB. | | 1.2 | 01/10/06 | Fixed typo, then re-released doc to the WEB. | | 1.3 | 01/11/06 | Fixed more typo, then re-released doc to the WEB. | | 1.4 | 07/06/06 | Added the Twu row in the 3.3V and 5.0V EC tables ( per Allan S.), then re-released D/S to the WEB. | | Changes from Revision K (May 2013) to Revision L | | | | | | |--------------------------------------------------|----------------------------------------------------|--|----|--|--| | • | Changed layout of National Data Sheet to TI format | | 30 | | | Copyright © 2005–2013, Texas Instruments Incorporated ### PACKAGE OPTION ADDENDUM 2-May-2013 #### PACKAGING INFORMATION | Orderable Device | | Package Type | • | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | | (1) | | Drawing | | Qty | (2) | | (3) | | (4) | | | LM4845ITL/NOPB | ACTIVE | DSBGA | YZR | 25 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | GE5 | Samples | | LM4845ITLX/NOPB | ACTIVE | DSBGA | YZR | 25 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | GE5 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. ### PACKAGE MATERIALS INFORMATION www.ti.com 8-May-2013 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM4845ITL/NOPB | DSBGA | YZR | 25 | 250 | 178.0 | 8.4 | 2.69 | 2.69 | 0.76 | 4.0 | 8.0 | Q1 | | LM4845ITLX/NOPB | DSBGA | YZR | 25 | 3000 | 178.0 | 8.4 | 2.69 | 2.69 | 0.76 | 4.0 | 8.0 | Q1 | www.ti.com 8-May-2013 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM4845ITL/NOPB | DSBGA | YZR | 25 | 250 | 210.0 | 185.0 | 35.0 | | LM4845ITLX/NOPB | DSBGA | YZR | 25 | 3000 | 210.0 | 185.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>