

# **Power Line Smart AC Switch Controller**

#### **Features**

- Low energizing current 60uA (typical)
- Line to Neutral voltage monitoring
- Line to Load voltage monitoring
- User adjustable maximum load voltage
- 'In-cycle' Over-Voltage load isolation
- Suitable for use with IGBT AC switch
- Zero-volt (Line to Load) AC switch connect
- Zero-volt (Line to Load) AC switch disconnect
- Compatible with 50Hz/240V and 60Hz/110V
- Output gate drive voltage of 16V
- Timing pin for programmable recovery delay
- SOIC 8-pin package

# **Applications**

- White Goods, Home Appliances
- Air conditioners
- Motor Control & Protection
- Servers and Data Routers
- Sensitive Electronics

#### **Product Description**

The SBT3000 is a patented, high voltage AC switch controller device, which monitors incoming line voltage to ensure that the downstream load only operates within its safe maximum continuous voltage ratings. In the event of an over-voltage line conditions, the SBT3000 will disable the AC switch to protect and isolate the load and minimize the potential of catastrophic failure modes.

Once the line voltage has stabilized back within safe operating range for the duration of the recovery timer interval (user adjustable via external timing capacitor), normal load operation will resume in the following cycle and be synchronized to zero Line to Load voltage condition, thereby resulting in minimal in-rush current stress.

Equipped with an output drive of 16V, the SBT3000 is an ideal solution for controlling any type of cost effective IGBT's. In addition, the device is housed in a convenient small form factor SOIC-8 package to suit a wide variety of applications.





(Input Common Mode Filter, Inrush NTC limiter, and XY caps are not shown for simplicity)



# **Pin Configuration**



# **Ordering Information**

| Part Number | Package | Qty/Reel | Marking |  |
|-------------|---------|----------|---------|--|
| SBT3000     | SOIC-8  | 3000     | YYWWS   |  |
| YY: Year    |         |          |         |  |
| WW: Week    |         |          |         |  |
| S: SOIC     |         |          |         |  |



### Pin Table

| Pin | Name | Description                                                                    |
|-----|------|--------------------------------------------------------------------------------|
| 1   | RIN  | Positive sense input for Line to Load monitor (external resistor to Line side) |
| 2   | DRV  | Output to control IGBT gate drive                                              |
| 3   | VCC  | Supply bias voltage input                                                      |
| 4   | COM  | Ground reference point for all voltages (connect to IGBT common emitter point) |
| 5   | СТ   | Restart timing delay control (external capacitor to COM pin)                   |
| 6   | SREF | Sense reference pin for Line-Neutral monitor                                   |
|     |      | (connect with 33uF capacitor to COM pin and 10k resistor to SNS pin)           |
| 7   | SNS  | Sense input voltage for overvoltage monitoring (external resistor to Neutral)  |
| 8   | ROUT | Negative sense input for Line to Load monitor (external resistor to Load side) |

Figure 2: SBT3000 Simplified Block Diagram





### **Table 1: Absolute Maximum Ratings**

Stress levels that exceed the absolute maximum ratings may cause damage to the device. Functional operation at conditions other than the recommended operating conditions is not implied. All electrical parameters are with respect to COM pin.

| Parameters                                                 | Value       | Unit |
|------------------------------------------------------------|-------------|------|
| VCC , DRV                                                  | -0.3 to +20 | V    |
| RIN, ROUT, CT, SNS, SREF                                   | -0.3 to 5.5 | V    |
| Clamping current VCC to COM                                | 0 to +20    | mA   |
| Clamping current RIN, ROUT, SNS                            | -2 to +2    | mA   |
| Operating Junction Temperature                             | -40 to +150 | °C   |
| Storage Junction Temperature                               | -65 to +150 | °C   |
| Package Thermal Resistance (Theta-JA, Junction to Ambient) | 170         | °C/W |

**Table 2: Compliance Ratings** 

| Parameters                                    | Value | Unit |
|-----------------------------------------------|-------|------|
| Human Body Model , ESD immunity , JS-001-2017 | ±2    | kV   |
| Charge Device Model ESD immunity, JS-002-2018 | ±1    | kV   |
| Latch-up Immunity , JESD78E, Class2, +125°C   | ±100  | mA   |
| Moisture Sensitivity Level                    | MSL1  |      |

## **Table 3: Recommended Operating Conditions**

Refer to Figure 1, Typical Application Circuit, for component designators

| Symbol                | Parameters                                     | Value       | Unit |
|-----------------------|------------------------------------------------|-------------|------|
| Icc peak              | Peak bias current into Vcc pin (1)             | 0 to +10    | mA   |
| Rcc                   | VCC bias resistor                              | 100 to 360  | kΩ   |
| Cvcc                  | VCC bypass supply capacitor                    | 2.2 to 3.3  | μF   |
| Rsref                 | SREF resistor                                  | 9 to 11     | kΩ   |
| Csref                 | Sense reference filter capacitor               | 22 to 47    | μF   |
| Rin/Rout              | Line-load sense resistors                      | 2.2 to 3.3  | ΜΩ   |
| DRV <sub>C-LOAD</sub> | DRV <sub>C-LOAD</sub> DRV pin load capacitance |             | nF   |
| Т <sub>АМВ</sub>      | Ambient Operating temperature                  | -40 to +105 | °C   |

Note 1: Icc peak current applies to worst case maximum continuous VAC peak voltage: (VAC peak voltage-18V)/Rcc



#### **Table 4: Electrical Characteristics**

Unless noted otherwise, characteristics apply to Application Circuit component values shown in Figure 1. Typical values are at an ambient temperature of  $25^{\circ}$ C

| Symbol                    | Parameter                | Condition                                       | Min.  | Тур. | Max. | Unit   |
|---------------------------|--------------------------|-------------------------------------------------|-------|------|------|--------|
| VCC <sub>UVLO_R</sub>     | Under-Voltage-Lockout    | Vcc rising.                                     | 13.8  | 14.6 | 15.4 | V      |
| VCC <sub>UVLO_F</sub>     | Under-Voltage-Lockout    | Vcc falling                                     |       | 13.3 |      | V      |
| VCC <sub>UVLO_HYST</sub>  | UVLO Hysteresis          | VCC <sub>UVLO_R</sub> - VCC <sub>UVLO_F</sub>   |       | 1.3  |      | V      |
| VCC <sub>CLAMP1mA</sub>   | 1mA VCC clamp voltage    | I <sub>VCC</sub> = 1mA                          |       | 17.6 |      | V      |
| VCC <sub>CLAMP10mA</sub>  | 10mA VCC clamp voltage   | I <sub>VCC</sub> = 10mA                         |       | 18.2 |      | V      |
| I <sub>ENERGIZE</sub>     | Energizing Current (min) | I <sub>VCC</sub> startup current                | 40    | 60   | 80   | μA rms |
| T <sub>ENERGIZE</sub>     | Energizing Start up time | VAC = 230V RMS 50Hz                             |       | 0.4  |      | sec    |
| $V_{SREF}$                | SREF regulated voltage   | In normal operation                             | -5%   | 2.0  | +5%  | V      |
| V <sub>STARTMAX</sub> (2) | Maximum for load startup | V <sub>SNS</sub> – V <sub>SREF</sub>   absolute | -6%   | 1.5  | +6%  | V      |
| OVP <sub>TRIP</sub> (3)   | Over Voltage detect      | V <sub>SNS</sub> – V <sub>SREF</sub>   absolute | -5%   | 1.6  | +5%  | V      |
| T <sub>CT</sub>           | CT timing delay          | 1nF from CT to COM                              |       | 0.8  |      | sec/nF |
| I <sub>CT</sub>           | CT timing current        | Source/Sink current                             | 6     | 9    | 12   | uA     |
| $T_{DRV	ext{-HI}}$        | DRV high rise time       | 10% to 90%                                      |       | 6    |      | us     |
| $DRV_{LO}$                | DRV low sink current     | IGBT gate discharge                             |       | 20   |      | mA     |
| $DRV_{ROL}$               | DRV off state resistance | DRV < 0.6V                                      |       | 10   |      | Ω      |
| RIN <sub>CL</sub>         | RIN clamp voltage        | I <sub>RIN</sub> = ± 1mA                        | -0.3  |      | 4.4  | V      |
| ROUT <sub>CL</sub>        | ROUT clamp voltage       | I <sub>ROUT</sub> = ± 1mA                       | -0.3  |      | 4.4  | V      |
| SNS <sub>CL</sub>         | SNS clamp voltage        | $I_{SNS} = \pm 1mA$                             | -0.3  |      | 4.4  | V      |
| I <sub>LEAK_RIN</sub>     | RIN leakage current      | -40mV < V <sub>RIN</sub> <+40mV                 | -0.05 | 0    | 0.05 | μΑ     |
| I <sub>LEAK_ROUT</sub>    | ROUT leakage current     | -40mV < V <sub>ROUT</sub> <+40mV                | -0.05 | 0    | 0.05 | μΑ     |
| I <sub>LEAK_SNS</sub>     | SNS leakage current      | +0.2V < V <sub>SNS</sub> <+3.8V                 | -0.05 | 0    | 0.05 | μΑ     |
| TSD <sub>JUNCTION</sub>   | Thermal Shutdown         | Drive pin low                                   |       | 150  |      | °C     |
| TSD <sub>HYST</sub>       | Thermal Hysteresis       |                                                 |       | 25   |      | °C     |

Note 2: VAC peak input voltage for Figure 1 circuit load startup =  $V_{STARTMAX}$  \* (Rsns+Rsref)/(Rsref) peak = ~ 438Vpk = ~310V RMS Note 3: VAC peak input voltage for Figure 1 load isolation =  $OVP_{TRIP}$  \* (Rsns+Rsref)/(Rsref) peak = ~ 467V peak = ~ 330V RMS



## Typical Device Characteristics T<sub>AMB</sub> = 25°C unless otherwise noted









Figure 6: Normalized OVP threshold vs Temperature









Figure 9: Over-Voltage Protection Timing Diagram Example

#### **DETAILED OPERATING DESCRIPTION**

#### Introduction

The SBT3000 is an AC switch controller, which automatically disconnects the incoming AC power whenever unsafe over-voltages are detected that ultimately prevents the load from sustained operation beyond its maximum ratings. Once the incoming AC power voltage has stabilized back to within safe levels, the load is reconnected and normal operation resumes. To avoid any excessive in-rush currents or inductive "kick-back" spikes, the AC switch 'connect/disconnect' is always synchronized to when voltage across the AC switch is zero (i.e. zero volt Line to Load condition). Both, the over-voltage-protection (OVP) level and stabilization timer interval (CT delay), are user adjustable via external component values, CT and RSNS.

Vcc pin of the SBT3000 is the supply bias voltage and contains UVLO (undervoltage lockout) circuitry to prevent operation until adequate voltage is available to drive the external IGBT's (VCC UVLO is nominally 14.6V rising and 13.3V falling). The typical input supply bias current needed to exceed UVLO is only 60uA rms, at which point the device can begin normal operation. Using the component values as shown in the Figure 1 (Rcc of 360k), the UVLO level can be achieved at around 60V<sub>rms</sub> of VAC input.

Selecting alternative, higher or lower, values for Rcc bias resistor will accordingly adjust the nominal VAC input voltage at which the UVLO level is achieved. Any additional Icc current injected into the Vcc pin will be safely clamped once VCC rises to 17.5V. The peak VCC pin current is recommended to be less than 10mA.





**SREF pin** contains an internal 2V regulator to provide an accurate AC reference for sensing overvoltage events. The SREF pin requires an external capacitor (22uf  $\sim$  47uF range) to the COM pin along with and external resistor (9K $\Omega$   $\sim$  11K $\Omega$  range) to the SNS pin.

The 2V bias reference at the SREF pin, does result in a small offset shift from the nominal OVP target setting. Positive OVP events will typically trigger 2V lower than the design target and negative OVP events will trigger 2V higher. For OVP settings of around 330V RMS (267V peak), this equates to less than 0.5% shift from nominal design target.

**RIN/ROUT pins** contain the necessary circuitry to detect the zero-voltage condition across the AC switch, which synchronizes the AC switch turn-on/off events. In addition, both RIN/ROUT pins incorporate active current clamp circuitry to ensure their voltage levels are contained within safe operating levels.

The maximum current clamping level, into either pin, is whenever the AC switch is in the off condition and occurs at VAC peak positive phase for RIN pin and at VAC peak negative phase for ROUT pin.

With current clamping levels in excess of 1mA, the external resistors for RIN/ROUT resistor values should be chosen in the range of  $2.2M\Omega$  to  $3.3M\Omega$ , which allows VAC peak voltages of beyond 2kV to be accommodated. The pin capacitance of RIN and ROUT is around 5pF, which results in a time constant delay of  $\sim$  15us when  $3.3M\Omega$  external resistors are used.

SNS pin is the over-voltage-protection sense input voltage and is referenced back to the SREF pin via a  $10k\Omega$  nominal resistor. For initial start-up, or for over-voltage recovery, the peak voltage difference between SNS and SREF must be within the  $\pm 1.5V$  range, after which the AC-switch turn-on sequence will commence.

When the device is in normal operation, with AC-switch turned-on, an over-voltage event will be detected if the peak voltage difference between SNS and SREF exceeds the range of ±1.6V (i.e. SNS input voltage exceeds 3.6V or falls below 0.4V), at which point the AC switch is turned-off upon the next zero volt Line to Load event. A phase positive over-voltage event, will turn-off the AC-switch on the falling edge of Line to Load zero voltage and a negative phase over-voltage event will turn-off the AC-switch on a rising edge of Line to Load zero voltage.

For the component values as shown in Figure 1, this equates to:

The SNS pin input also contains internal active current clamping circuitry in the event of extreme over-voltage conditions that can safely clamp current level in excess of 1mA.

CT pin allows the user to set a pre-determined timer interval (CT delay) in which the VAC voltage must remain stabilized below the maximum start-up voltage. The timer begins operating after one full cycle of the VAC being within the start-up voltage range. This applies to both initial power up condition and also for OVP recovery. An external capacitor connected from CT pin to COM pin determines the overall duration of the timer.





The CT timing circuitry contains an internal pull-down current of 9uA followed by a pull-up current of 9uA, sequentially ramps the external capacitor between 3.7V and 0.3V and back to 3.7V. This sequence continues for 1024 cycles to produce an overall timer coefficient of 0.8sec/nF. The timer equation is:

Interval (sec) = # cycles x Vramp x 2 x CT (F) / Iramp

 $= 1024 \times 3.4 \times 2 \times CT(F) / 9u = 0.774 \text{ sec/nF}$ 

Once the timer interval has completed, the AC-switch will be synchronized to turn-on at the next zero voltage rising edge of Line to Load voltage.

If, at any point during the timer interval, VAC exceeds its allowed start-up voltage the timer interval will be reset and wait for the next full cycle of VAC being back within its start-up voltage, after which the timer will be reactivated again.

**DRV pin** of the SBT3000 delivers the necessary voltage to adequately drive the external high voltage back-to-back IGBT's which form the AC-switch. The internal circuitry contains an Nfet 'voltage follower', which drives the output to within 0.75V of VCC voltage. Under heavy VCC current clamping conditions, the DRV voltage output will be typically rise 17.5V, and during VCC falling back to UVLO level, the DRV voltage output will be 13V.

Because the AC-switch turn-on/off is always synchronized to its zero-voltage condition, it is not critical to drive the IGBT's extremely fast.

For IGBT turn-on events, the DRV output ramps smoothly over a 6 $\mu$ s time interval, irrespective of the external capacitive load. For IGBT turn-off events, the DRV pin discharges via a 20mA current sink, which safely drives the IGBT's to their 'off' state within 8 $\mu$ s and once the DRV voltage falls below 0.6V,  $10\Omega$  internal pull-down is activated.

Internally, the DRV circuitry also contains a power diode which allows reverse current to flow from DRV pin back to VCC pin. This ensures that during initial power-up of the SBT3000, when VCC is still/near zero volts, the DRV voltage output will always remain low enough to prevent IGBT turn-on conditions.

**THERMAL DISSIPATION** of the SBT3000 is dominated by the VCC clamping current levels involved.

Consider the maximum conditions of Table 3, where the ambient operating temperature is +105°C and the clamping current into VCC is a half-sine wave of 10mA maximum peak. The VCC voltage would typically be 18V and the average clamping current would be 3.75mA (50% x 10mA /  $\sqrt{2}$ ).

The average power dissipation will be:

 $Pdiss = 18V \times 3.75mA = 68mW$ 

Using the SOIC-8 package junction to ambient thermal resistance (ThetaJA) of 170°C /W, the resulting junction temperature with 68mW dissipation at +105°C ambient would be:

*Tjunct = Pdiss x ThetaJA + Tambient* 

 $= 68 \text{mW} \times 170 \, \text{C/W} + 105 \, \text{C}$ 

 $= 12 \, \mathcal{C} + 105 \, \mathcal{C} = 117 \, \mathcal{C}$ 

In the unusual event of thermal overload, where the junction reaches 150°C, the load will be isolated upon the next falling edge of Line to Load zero voltage event. Once the junction temperature falls back below 125°C, the normal start-up sequence will commence.



### SBT3000 SOIC-8 Package Dimensions



### Copyrights, Trademarks and Patents

SiliconBrite, SBT, and SiliconBrite logo are trademarks of SiliconBrite Technologies Inc.

SiliconBrite Technologies has patent applications pending that protect its products.

SILICONBRITE TECHNOLOGIES MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES.

SiliconBrite Technologies products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SiliconBrite product could create a situation where personal injury or death may occur.

SiliconBrite Technologies reserves the right to make changes to or discontinue any product or service described herein without notice.

SiliconBrite Technologies Inc., 5201 Great America Pkwy, Ste 320, Santa Clara, CA 95054, USA 1-510-508-0083