# 80C86/883 June 1989 ## **CMOS 16 Bit Microprocessor** #### Features - This Circuit is Processed in Accordance to Mil-Std-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. - Compatible with NMOS 8086 - 5MHz Operation . . . . . . . . . . . . . . . 80C86/883 - 8MHz Operation . . . . . . . . . . . . . . . . . 80C86-2/883 - Low Power Operation - ► ICCSB ......500µA Max - ► ICCOP ...... 10mA/MHz Max - 1MByte of Direct Memory Addressing Capability - 24 Operand Addressing Modes - . Bit, Byte, Word and Block Move Operations - 8 Bit and 16 Bit Signed/Unsigned Arithmetic - ▶ Binary, or Decimal - Multiply and Divide - Operating Temperature Range . . . . -55°C to +125°C ## Description The Harris 80C86/883 high performance 16 bit CMOS CPU is manufactured using a self-aligned silicon gate CMOS process (Scaled SAJI IV). Two modes of operation, MINimum for small systems and MAXimum for larger applications such as multi-processing, allow user configuration to achieve the highest performance level. Full TTL compatibility (with the exception of CLOCK) and industry standard operation allow use of existing NMOS 8086 hardware and software designs. ## Functional Diagram ## Pin Description The following pin function descriptions are for 80C86/883 systems in either minimum or maximum mode. The "Local Bus" in these descriptions is the direct multiplexed bus interface connection to the 80C86/883 (without regard to additional bus buffers). | SYMBOL | PIN<br>NUMBER | TYPE | | | DES | CRIPTION | | | | | |--------------------------------------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--| | AD15-AD0 | 2-16, 39 | 1/0 | ADDRESS DATA BUS: These lines constitute the time multiplexed memory/IO address (T1) and data (T2, T3, TW, T4) bus. A0 is analogous to BHE for the lower byte of the data bus, pins D7-D0. It is LOW during T1 when a byte is to be transferred on the lower portion of the bus in memory or I/O operations. Eight-bit oriented devices tied to the lower half would normally use A0 to condition chip select functions (See BHE). These lines are active HIGH and are held at high impedance to the last valid logic level during interrupt acknowledge and local bus "hold acknowledge" or "grant sequence". | | | | | | | | | A19/S6<br>A18/S5<br>A17/S4<br>A16/S3 | 35-38 | O | memory operations. Dur<br>operations, status inform | ing t/O op<br>nation is av<br>nterrupt en | erations th<br>ailable on<br>able FLAC | e four most significant add<br>nese lines are LOW. During<br>these lines during T2, T3,<br>5 bit (S5) is updated at the t<br>n. | memory and I/O<br>TW, T4. S6 is always | | | | | | | | This information indicates which segment register is presently being used for data accessing. | | | | | | | | | | | | These lines are held at h<br>acknowledge" or "grant | | | e last valid logic level during | g local bus "hold | | | | | | | | | \$4 | \$3 | CHARACTERISTICS | | | | | | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | Alternate Data<br>Stack<br>Code or None<br>Data | | | | | | | | | devices tied to the upper<br>functions. BHE is LOW of<br>byte is to be transferred<br>during T2, T3 and T4. The<br>valid logic level during in | half of the<br>furing T1 f<br>on the high<br>e signal is<br>sterrupt ac-<br>ring T1 for | bus woul<br>or read, we<br>need portion of<br>active LO<br>knowledge<br>the first in | of the data bus, pins D15-D<br>d normally use BHE to con<br>rite, and interrupt acknowle<br>of the bus. The S7 status inf<br>W, and is held at high impe<br>e and local bus "hold acknowledge cycle | dition chip select<br>adge cycles when a<br>formation is available<br>dance to the last<br>owledge" or "grant | | | | | | | | | BHE | AO | CHARACTERISTICS | | | | | | | | | | 0 | 0<br>1 | Whole word Upper Byte from/to odd address | | | | | | | | | | 1 | 0 | Lower byte from/to<br>even address<br>None | | | | | | RD | 32 | 0 | depending on the state of<br>on the 80C86/883 local | of the M/IC<br>bus. RD is | or S2 pin<br>active LO | ssor is performing a memo<br>. This signal is used to read<br>W during T2, T3 and TW of<br>C86/883 local bus has floa | devices which reside any read cycle, and is | | | | | | | | This line is held at a high sequence". | impedano | ce logic on | ne state during "hold ackno | wledge" or "grant | | | | | READY | 22 | i | plete the data transfer. T<br>Clock Generator to form | he RDY sig<br>READY. T | gnal from i<br>his signal | ddressed memory or I/O domemory or I/O is synchroni<br>is active HIGH. The 80C86<br>unteed if the Setup and Hold | zed by the 82C84A<br>/883 READY input is no | | | | | INTR | 18 | ı | cycle of each instruction edge operation. A subro | to determ<br>utine is ver<br>e internally | ine if the p<br>ctored to v<br>masked | input which is sampled dur<br>processor should enter into<br>ria an interrupt vector looku<br>by software resetting the in<br>sactive HIGH | an interrupt acknowl-<br>p table located in | | | | ## Pin Description (Continued) The following pin function descriptions are for 80C86/883 systems in either minimum or maximum mode. The "Local Bus" in these descriptions is the direct multiplexed bus interface connection to the 80C86/883 (without regard to additional bus buffers). | SYMBOL | PIN<br>NUMBER | TYPE | DESCRIPTION | |--------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TEST | 23 | 1 | TEST: input is examined by the "Wait" instruction. If the TEST input is LOW execution continues, otherwise the processor waits in an "Idle" state. This input is synchronized internally during each clock cycle on the leading edge of CLK. | | NMI | 17 | 1 | NON-MASKABLE INTERRUPT: is an edge triggered input which causes a type 2 interrupt. A subroutine is vectored to via an interrupt vector lookup table located in system memory. NMI is not maskable internally by software. A transition from LOW to HIGH initiates the interrupt at the end of the current instruction. This input is internally synchronized. | | RESET | 21 | ı | RESET: causes the processor to immediately terminate its present activity. The signal must transition LOW to HIGH and remain active HIGH for at least four clock cycles. It restarts execution, as described in the Instruction Set description, when RESET returns LOW. RESET is internally synchronized. | | CLK | 19 | ŧ | CLOCK: provides the basic timing for the processor and bus controller. It is asymmetric with a 33% duty cycle to provide optimized internal timing. | | VCC | 40 | | VCC: +5V power supply pin. A 0.1 μF capacitor between pins 20 and 40 is recommended for decoupling. | | GND | 1, 20 | | GND: Ground. Note: both must be connected. A 0.1 µF capacitor between pins 1 and 20 is recommended for decoupling. | | MN/MX | 33 | ì | MINIMUM/MAXIMUM: Indicates what mode the processor is to operate in. The two modes are discussed in the following sections. | The following pin function descriptions are for the 80C86/883 in minimum mode (i.e. $MN/\overline{MX} = VCC$ ). Only the pin functions which are unique to minimum mode are described; all other pin functions are as described below. #### MINIMUM MODE SYSTEM | SYMBOL | PIN<br>NUMBER | TYPE | DESCRIPTION | |--------|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M/IO | 28 | 0 | STATUS LINE: logically equivalent to \$\overline{52}\$ in the maximum mode. It is used to distinguish a memory access from an I/O access. M/IO becomes valid in the T4 preceding a bus cycle and remains valid until the final T4 of the cycle (M = HIGH, IO = LOW). M/IO is held to a high impedance logic one during local bus "hold acknowledge". | | WR | 29 | 0 | WRITE: indicates that the processor is performing a write memory or write I/O cycle, depending on the state of the M/IO signal. WR is active for T2, T3 and TW of any write cycle. It is active LOW, and is held to high impedance logic one during local bus "hold acknowledge". | | INTA | 24 | 0 | INTERRUPT ACKNOWLEDGE: is used as a read strobe for interrupt acknowledge cycles. It is active LOW during T2, T3 and TW of each interrupt acknowledge cycle. Note that INTA is never floated. | | ALE | 25 | 0 | ADDRESS LATCH ENABLE: is provided by the processor to latch the address into the 82C82/82C83 address latch. It is a HIGH pulse active during clock LOW of T1 of any bus cycle. Note that ALE is never floated. | | DT/R | 27 | 0 | DATA TRANSMIT/RECEIVE: is needed in a minimum system that desires to use a data bus transceiver. It is used to control the direction of data flow through the transceiver. Logically, DT/R is equivalent to \$\overline{S1}\$ in maximum mode, and its timing is the same as for M/IO (T = HIGH, R = LOW). DT/R is held to a high impedance logic one during local bus "hold acknowledge". | | DEN | 26 | 0 | DATA ENABLE: provided as an output enable for a bus transceiver in a minimum system which uses the transceiver. DEN is active LOW during each memory and I/O access and for INTA cycles. For a read or INTA cycle it is active from the middle of T2 until the middle of T4, while for a write cycle it is active from the beginning of T2 until the middle of T4. DEN is held to a high impedance logic one during local bus "hold acknowledge". | ## Pin Description (Continued) The following pin function descriptions are for the 80C86/ functions which are unique to minimum mode are 883 in minimum mode (i.e. $MN/\overline{MX} = VCC$ ). Only the pin described; all other pin functions are as described below. #### MINIMUM MODE SYSTEM (Continued) | SYMBOL | PIN<br>NUMBER | TYPE | DESCRIPTION | |--------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HOLD<br>HLDA | 31,<br>30 | 0 | HOLD: indicates that another master is requesting a local bus "hold". To be a acknowledged, HOLD must be active HIGH. The processor receiving the "hold" will issue a "hold acknowledge" (HLDA) in the middle of a T4 or TI clock cycle. Simultaneously with the issuance of HLDA, the processor will float the local bus and control lines. After HOLD is detected as being LOW, the processor will lower HLDA, and when the processor needs to run another cycle, it will again drive the local bus and control lines. HOLD is not an asynchronous input. External synchronization should be provided if the system cannot otherwise guarantee the setup time. | The following pin function descriptions are for the 80C86/ the pin functions which are unique to maximum mode are 883 system in maximum mode (i.e., $MN/\overline{MX} = GND$ ). Only described below. #### MAXIMUM MODE SYSTEM | SYMBOL | PIN<br>NUMBER | TYPE | | DESCRIPTION | | | | | | | | |---------------------------------------|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SO SO SO SO SO SO SO SO | 26<br>27<br>28 | 0 0 0 | T3 or during TW when<br>generate all memory a<br>used to indicate the be<br>is used to indicate the | FATUS: is active during T4, T1 and T2 and is returned to the passive state (1, 1, 1) during 3 or during TW when READY is HIGH. This status is used by the 82C88 Bus Controller enerate all memory and I/O access control signals. Any change by \$\overline{52}\$, \$\overline{51}\$ or \$\overline{50}\$ during the to indicate the beginning of a bus cycle, and the return to the passive state in T3 or used to indicate the end of a bus cycle. The sees signals are held at a high impedance logic one state during "grant sequence". | | | | | | | | | | | | | 32 | <u>51</u> | so | CHARACTERISTICS | 1 | | | | | | | | | 0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | Interrupt Acknowledge Read I/O Port Write I/O Port Halt Code Access Read Memory Write Memory Passive | | | | | | RQ/GTO<br>RQ/GT1 | 31, 30 | I/O | release the local bus a with RQ/GT0 having he device so it may be lef Sequence Timing) 1. A pulse of 1 CLK we ("hold") to the 800 2. During a T4 or T1 c master (pulse 2) in will enter the "grandisconnected logic 3. A pulse 1 CLK wid the "hold" request next CLK. The CPt | at the enigher of unconvide from 286/8 clock of dicate of the sequential of the from sequ | end of the priority that the uence" statement the look out to end a enters T4 | processo<br>an RQ/G<br>The reque<br>or local buil).<br>Ise 1 CLK<br>80C86/8<br>ute at the r<br>cal bus du<br>esting ma<br>and that t | al bus masters to force the pro r's current bus cycle. Each pin rT. RO/GT has an internal pull est/grant sequence is as follow s master indicates a local bus wide from the 80C86/883 to 1 83 has allowed the local bus to ext CLK. The CPU's bus inter with common grant sequence." ster indicates to the 80C86/88 he 80C86/883 can rectain the bobus cycles pending). bus is a sequence of 3 pulses. | is bi-directional -up bus hold rs (see RQ/GT request the requesting to float and that it face unit is 33 (pulse 3) that a local bus at the | | | | ## Pin Description (Continued) The following pin function descriptions are for the 80C86/883 system in maximum mode (i.e., $MN/\overline{MX} = GND$ ). Only the pin functions which are unique to maximum mode are described below. #### MAXIMUM MODE SYSTEM (Continued) | SYMBOL | PIN<br>NUMBER | TYPE | | DESCRIPTION | | | | | | | | |----------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|--|--| | | | | If the request is made while the CPU is performing a memory cycle, it will release the local bus during T4 of the cycle when all the following conditions are met: | | | | | | | | | | | | | 1. Request occur | 1. Request occurs on or before T2. | | | | | | | | | | | | 2. Current cycle | 2. Current cycle is not the low byte of a word (on an odd address). | | | | | | | | | | | | 3. Current cycle | is not the f | rst acknow | wledge of an interrupt acknow | vledge sequence. | | | | | | | | | 4. A locked instru | uction is no | ot currently | y executing. | | | | | | | | | | If the local bus i | is idle whe | n the requ | est is made the two possible | events will follow: | | | | | | | ' | | 1. Local bus will | be release | d during t | he next cycle. | | | | | | | | | | A memory cycle will start within three clocks. Now the four rules for a currently active memory cycle apply with condition number 1 aiready satisfied. | | | | | | | | | | LOCK | 29 | 0 | bus while LOCK is action and remains acti<br>LOW, and is held at a | ctive LOW.<br>ve until the<br>high impernatically g | The LOCk<br>completion<br>dance log<br>enerated of | n bus masters are not to gain<br>K signal is activated by the "L,<br>on of the next instruction. This<br>cic one state during "grant see<br>during T2 of the first INTA cyc | OCK" prefix instruc-<br>s signal is active<br>quence". In MAX | | | | | | QS1, QS0 | 24, 25 | 0 | which the queue ope<br>QS1 and QS0 provid | ration is po<br>le status to | erformed.<br>allow ext | id during the CLK cycle after<br>ernal tracking of the internal<br>QS1, QS0 never become high | impedance | | | | | | | | | COCCO, COC MISTIGET | QS1 | QSO | 201, QOO HEVER DECOME HIGH | | | | | | | | | | | <b>-</b> | 0 | No Operation | 1 | | | | | | | | | | ŏ | Ĭ | First byte of op code | | | | | | | | İ | | | | _ | from queue | | | | | | | | Į. | L | I. | 1 | 0 | Empty the Queue | | | | | | ## Absolute Maximum Ratings Reliability Information | Supply Voltage | Thermal Resistance | |-----------------------------------------------------------|--------------------| | Input, Output or I/O Voltage Applied GND-0.5V to VCC+0.5V | Ceramic DIP Packa | | Storage Temperature Range65°C to +150°C | Ceramic LCC Pack | | Junction Temperature+175°C | Maximum Package F | | Lead Temperature (Soldering 10 sec)+300°C | Ceramic DIP Packs | | ESD Classification | Ceramic LCC Pack | | Thermal Resistance | $\theta_{ja}$ | $\theta_{jC}$ | |----------------------------------------|---------------|---------------| | Ceramic DIP Package | 27.5°C/W | 5.9°C/W | | Ceramic LCC Package | 62.2°C/W | 8.6°C/W | | Maximum Package Power Dissipation at + | 125°C | | | Ceramic DIP Package | <b></b> | . 620mW | | Ceramic LCC Package | | . 664mW | | Gate Count | 9 | 750 Gates | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### **Operating Conditions** | Operating Supply Voltage+4.5V to +5.5V | Operating Temperature Range55°C to +125°C | |----------------------------------------|-------------------------------------------| | 80C86-2/883 ONLY +4.75V to +5.25V | | #### TABLE 1. 80C86/883 D.C. ELECTRICAL PERFORMANCE CHARACTERISTICS Device Guaranteed and 100% Tested, 80C86/883: VCCL = 4.5V, VCCH = 5.5V, fmax = 5MHz; 80C86-2/883: VCCL = 4.75V, VCCH = 5.25V, fmax = 8MHz | | | (NOTE 1) | GROUP A | | LIM | ITS | | |-----------------------------------|--------|------------------------------------------------------------------|--------------------|-----------------------------------------------------|----------------|-------------------|--------| | PARAMETER | SYMBOL | CONDITIONS | SUBGROUPS | TEMPERATURE | MIN | MAX | UNITS | | Logical One Input<br>Voltage | VIH | VCC = VCCH, Note 2 | 1, 2, 3 | -55°C≤T <sub>A</sub> ≤+125°C | 2.2 | - | ٧ | | Logical Zero Input<br>Voltage | VIL | Note 2 | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 0.8 | ٧ | | CLK Logical One Input<br>Voltage | VIHC | VCC = VCCH | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> ≤+125°C | VCC-0.8 | - | ٧ | | CLK Logical Zero Input<br>Voltage | VILC | | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 0.8 | ٧ | | Output HIGH Voltage | VOH | IOH = -2.5mA, Note 3<br>IOH = -100μA, Note 3 | 1, 2, 3<br>1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 3.0<br>VCC-0.4 | <del>-</del><br>- | V<br>V | | Output LOW Voltage | VOL | IOL = +2.5mA, Note 3 | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 0.4 | ٧ | | Input Leakage Current | II | VCC = VCCH,<br>VIN = GND or VCC<br>DIP Pins: 17-19, 21-23,<br>33 | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | -1.0 | +1.0 | Ац | | Input Current Bus<br>Hold High | ІВНН | VIN = 3.0V, Note 4<br>VCC = VCCL & VCCH | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | -40 | -400 | Αц | | Input Current Bus<br>Hold Low | IBHL | VIN = 0.8V, Note 5<br>VCC = VCCL & VCCH | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 40 | 400 | ДA | | Output Leakage Current | Ю | VCC = VCCH,<br>VOUT = 0V, Note 6 | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 1 | -10 | μΑ | | Standby Power Supply<br>Current | ICCSB | VCC = VCCH, Note 7 | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 500 | μА | | Operating Power Supply<br>Current | ICCOP | VCC = VCCH, f = fmax,<br>VIN = VCC or GND,<br>Outputs Open | 1, 2, 3 | 55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 10 | mA/MHz | NOTES: 1. All voltages referenced to device GND, VCC = VCCL unless otherwise specified. - 2. MN/MX is a strap option and should be held to VCC or GND. - 3. Interchanging of force and sense conditions is permitted. - 4. IBHH should be measured after raising VIN to VCC and then lowering to valid input high level of 3.0V on the following pins: 2-16, 26-32, 34-39. - 5. IBHL should be measured after lowering VIN to GND and then raising to valid input low level of 0.8V on the following pins: 2-16, 34-39. - 6. IO should be measured by putting the pin in a high impedance state and then driving VOUT to GND on the following pins: 26-29, 32. - 7. ICCSB tested during clock high time after HALT instruction execution. VIN = VCC or GND, VCC = VCCH, outputs unloaded. ## TABLE 2. 80C86/883 A.C. ELECTRICAL PERFORMANCE CHARACTERISTICS Device Guaranteed and 100% Tested, 80C86/883: VCCL = 4.5V, VCCH = 5.5V, 80C86-2/883: VCCL = 4.75V, VCCH = 5.25V | | | (NOTE 1) | GROUP A | | 80C86- | 2/883 | 80C86 | /883 | | |---------------------------------------|----------------|-----------------|----------------|-----------------------------------------------------------------------------------------------|-------------------|-------|-------------------|------|-------| | PARAMETER | SYMBOL | CONDI-<br>TIONS | SUB-<br>GROUPS | TEMPERATURE | MIN | MAX | MIN | MAX | UNITS | | MINIMUM COMPLEXI | TY SYSTEM TIMI | NG | | | | | | | | | CLK Cycle Period | (1)TCLCL | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> ≤+125°C | 125 | , , | 200 | • | ns | | CLK Low Time | (2)TCLCH | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> ≤+125°C | ·68 | į | 118 | - | ns | | CLK High Time | (3)TCHCL | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> ≤+125°C | 44 | | 69 | - | ns | | Data In Setup Time | (6)TDVCL | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> ≤+125°C | 20 | - | 30 | - | ns | | Data in Hold Time | (7)TCLDX1 | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | - ' | 10 | - | ns | | READY Setup Time<br>into 80C86/883 | (10)TRYHCH | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 68 | - | 118 | - | ns | | READY Hold Time<br>into 80C86/883 | (11)TCHRYX | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 20 | - | 30 | - | ns | | READY Inactive to CLK | (12)TRYLCL | Note 2 | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | -8 | _ | -8 | - | ns | | HOLD Setup Time | (13)THVCH | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <+125°C | 20 | - | 35 | - | ns | | INTR, NMI, TEST<br>Setup Time | (14)TINVCH | Note 3 | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <+125°C | 15 | - | 30 | - | ns | | Address Valid Delay | (17)TCLAV | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <+125°C | 10 | 60 | 10 | 110 | ns | | Address Hold Time | (18)TCLAX | | 9, 10, 11 | -55°C <ta<+125°c< td=""><td>10</td><td>-</td><td>10</td><td>-</td><td>ns</td></ta<+125°c<> | 10 | - | 10 | - | ns | | ALE Width | (22)TLHLL | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | TCLCH<br>-10 | - | TCLCH<br>-20 | - | ns | | ALE Active Delay | (23)TCLLH | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <+125°C | - | 50 | - | 80 | ns | | ALE Inactive Delay | (24)TCHLL | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <+125°C | | 55 | - | 85 | ns | | Address Hold Time to ALE Inactive | (25)TLLAX | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | TCHCL<br>-10 | - | TCHCL<br>-10 | - | ns | | Data Valid Delay | (26)TCLDV | | 9, 10, 11 | -55°C <ta<+125°c< td=""><td>10</td><td>60</td><td>10</td><td>110</td><td>ns</td></ta<+125°c<> | 10 | 60 | 10 | 110 | ns | | Control Active Delay 1 | (29)TCVCTV | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 10 | 70 | 10 | 110 | ns | | Control Active<br>Delay 2 | (30)TCHCTV | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 10 | 60 | 10 | 110 | ns | | Control Inactive<br>Delay | (31)TCVCTX | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 10 | 70 | 10 | 110 | ns | | Address Float to<br>RD Active | (32)TAZRL | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 0 | - | 0 | - | ns | | RD Active Delay | (33)TCLRL | | 9, 10, 11 | -55°C≤T <u>A≤</u> +125°C | 10 | 100 | 10 | 165 | ns | | RD Inactive Delay | (34)TCLRH | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | 80 | 10 | 150 | ns | | RD Inactive to Next<br>Address Active | (35)TRHAV | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | TCLCL<br>-40 | - | TCLCL<br>-45 | - | ns | | HLDA Valid Delay | (36)TCLHAV | , | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | 100 | 10 | 160 | ns | | RD Width | (37)TRLRH | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 2<br>TCLCL<br>-50 | - | 2<br>TCLCL<br>-75 | _ | ns | | WR Width | (38)TWLWH | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 2<br>TCLCL<br>-40 | - | 2<br>TLCL<br>-60 | - | ns | OTES: 1. VCC = VCCL, CL = 100pF, f = 1MF <sup>2.</sup> Applies only to T2 state (8ns into T3) <sup>3.</sup> Setup requirement for asynchronous signal only to guarantee recognition at next clock. #### TABLE 2. 80C86/883 A.C. ELECTRICAL PERFORMANCE CHARACTERISTICS (CONTINUED) Device Guaranteed and 100% Tested, 80C86/883; VCCL = 4,5V, VCCH = 5.5V, 80C86-2/883; VCCL = 4,75V, VCCH = 5.25V | | | (NOTE 1) | GROUP A | | 80C86- | 2/883 | 80C86/883 | | 3 80C86/883 | | | |-----------------------------|----------------|----------------------|----------------|-----------------------------------------------------|--------------|-------|--------------|-----|-------------|--|--| | PARAMETER | SYMBOL | CONDI-<br>TIONS | SUB-<br>GROUPS | TEMPERATURE | MIN | MAX | MIN | MAX | UNITS | | | | MINIMUM COMPLEX | ITY SYSTEM TIM | ING | | | | | | | | | | | Address Valid to<br>ALE Low | (39)TAVAL | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | TCLCH<br>-40 | - | TCLCH<br>-60 | - | ns | | | | Output Rise Time | (40)TOLOH | From 0.8V<br>to 2.0V | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 15 | - | 20 | ns | | | | Output Fall Time | (41)TOHOL | From 2.0V<br>to 0.8V | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | - | 15 | - | 20 | ns | | | NOTES: 1. VCC = VCCL, CL = 100pF, f = 1MHz #### TABLE 3. 80C86/883 ELECTRICAL PERFORMANCE CHARACTERISTICS 80C86/883: VCCL = 4.5V, VCCH = 5.5V, 80C86-2/883: VCCL = 4.75V, VCCH = 5.25V | | | (NOTE 1) | | | 80C86- | 2/883 | 80C86 | /883 | | |---------------------------------|----------------|----------------------------------------|---------|-----------------------------------------------------|--------------|-------|--------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | MIN | MAX | UNITS | | MINIMUM COMPLEX | (ITY SYSTEM | TIMING | | | | | | | | | Input Capacitance | CIN | f = 1 MHz, All<br>measurements are | 1 | T <sub>A</sub> = +25°C | - | 25 | - | 25 | pF | | Output Capacitance | соит | referenced | 1 | T <sub>A</sub> = +25°C | - | 25 | - | 25 | рF | | I/O Capacitance | CI/O | device GND | 1 | T <sub>A</sub> = +25°C | - | 25 | - | 25 | ρF | | CLK Rise Time | TCH1CH2<br>(4) | From 1.0V to 3.5V | 1 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 10 | - | 10 | ns | | CLK Fall Time | TCL2CL1<br>(5) | From 3.5V to 1.0V | 1 | -55°C <u>&lt;</u> T <sub>A</sub> ≤+125°C | - | 10 | - | 10 | ns | | RDY Setup Time<br>Into 82C84A | TR1VCL<br>(8) | CL = 100pF,<br>VCC = VCCL,<br>f = 1MHz | 1, 2, 3 | -55°C≤T <sub>A</sub> ≤+125°C | 35 | - | 35 | - | ns | | RDY Hold Time<br>Into 82C84A | TCLR1X<br>(9) | CL = 100pF,<br>VCC = VCCL,<br>f = 1MHz | 1, 2, 3 | -55°C≤T <sub>A</sub> ≤+125°C | 0 | - | 0 | - | ns | | Input Rise Time<br>(Except CLK) | TILIH<br>(15) | From 0.8V to 2.0V | 1 | -55°C≤T <sub>A</sub> ≤+125°C | - | 15 | - | 15 | ns | | Input Fall Time<br>(Except CLK) | TIHIL<br>(16) | From 2.0V to 0.8V | 1 | -55°C≤T <sub>A</sub> ≤+125°C | - | 15 | - | 15 | ns | | Address Float Delay | TCLAZ<br>(19) | CL = 100pF,<br>VCC = VCCL,<br>f = 1MHz | 1 | -55°C≤T <sub>A</sub> ≤+125°C | TCLAX | 50 | TCLAX | 80 | ns | | Status Float Delay | TCHSZ<br>(20) | | 1 | -55°C≤T <sub>A</sub> ≤+125°C | - | 50 | - | 80 | ns | | Data Hold Time | TCLDX2<br>(27) | | 1 | -55°C <t<sub>A&lt;+125°C</t<sub> | 10 | - | 10 | - | ns | | Data Hold Time<br>After WR | TWHDX<br>(28) | ] | 1 | -55°C≤T <sub>A</sub> ≤+125°C | TCLCL<br>-30 | - | TCLCL<br>-30 | - | ns | NOTES: 1. The parameters listed in Table 3 are controlled via design or process parameters and are not directly tested. These parameters are characterized upon initial design and after major process and/or design changes. CAUTION: These devices are sensitive to electronic discharge. Proper IC handling procedures should be followed. <sup>2.</sup> Applies only to T2 state (8ns into T3) <sup>3.</sup> Setup requirement for asynchronous signal only to guarantee recognition at next clock. <sup>2.</sup> Signal at 82C84A shown for reference only. <sup>3.</sup> Setup requirement for asynchronous signal only to guarantee recognition at next clock. **TABLE 4. APPLICABLE SUBGROUPS CONFORMANCE GROUPS** METHOD SUBGROUPS **Initial Test** 100%/5004 Interim Test 100%/5004 1, 7, 9 PDA 100% Final Test 100% 2, 3, 8A, 8B, 10, 11 Group A 1, 2, 3, 7, 8A, 8B, 9, 10, 11 Groups C & D 3. Signals at 82C84A are shown for reference only. 4. All timing measurements are made at 1.5V unless otherwise noted. ## Waveforms (Continued) BUS TIMING - MINIMUM MODE SYSTEM (Continued) NOTES: 1. RDY is sampled near the end of T2, T3, Tw to determine if Tw machine states are to be inserted. - Two INTA cycles run back-to-back. The 80C86/883 local ADDR/DATA bus is floating during both INTA cycles. Control Signals are shown for the second INTA cycle. - 3. Signals at 82C84A are shown for reference only. - 4. All timing measurements are made at 1.5V unless otherwise noted. TABLE 2. 80C86/883 A.C. ELECTRICAL PERFORMANCE CHARACTERISTICS Device Guaranteed and 100% Tested, 80C86/883: VCCL = 4.5V, VCCH = 5.5V, 80C86-2/883: VCCL = 4.75V, VCCH = 5.25V | | | (NOTE 1) | GROUP A | | 80C86- | 2/883 | 80C86 | /883 | | |----------------------------------------------------|-----------------|----------------------|----------------|--------------------------------------------------------------------------------------------|-------------------|--------------|-------------------|--------------|-------| | PARAMETER | SYMBOL | CONDI-<br>TIONS | SUB-<br>GROUPS | TEMPERATURE | MIN | MAX | MIN | MAX | UNITS | | MAXIMUM MODE SYS | STEM TIMING (US | SING 82C88 E | SUS CONTRO | LLER) | | | | | | | CLK Cycle Period | (1)TCLCL | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 125 | - | 200 | - | ns | | CLK Low Time | (2)TCLCH | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 68 | - | 118 | - | ns | | CLK High Time | (3)TCHCL | | 9, 10, 11 | -55°C <ta<+125°c< td=""><td>44</td><td>-</td><td>69</td><td>-</td><td>ns</td></ta<+125°c<> | 44 | - | 69 | - | ns | | Data In Setup Time | (6)TDVCL | | 9, 10, 11 | -55°C≤TA≤+125°C | 20 | - | 30 | - | ns | | Data In Hold Time | (7)TCLDX1 | 1 | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | - | 10 | - | ns | | READY Setup Time<br>into 80C86/883 | (10)TRYHCH | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 68 | - | 118 | | ns | | READY Hold Time<br>into 80C86/883 | (11)TCHRYX | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 20 | - | 30 | - | ns | | READY Inactive to CLK | (12)TRYLCL | Note 2 | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | -8 | - | -8 | - | ns | | Setup Time For<br>Recognition (INTR,<br>NMI, TEST) | (13)TINVCH | Note 3 | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 15 | - | 30 | - | ns | | RQ/GT Setup Delay | (14)TGVCH | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 15 | - | 30 | - | ns | | RQ Hold Time Into<br>80C86/883 | (15)TCHGX | Note 4 | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 30 | TCHCL<br>+10 | 40 | TCHCL<br>+10 | ns | | READY Active to<br>Status Passive | (20)TRYHSH | Notes 2, 5 | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 65 | - | 110 | ns | | Status Active Delay | (21)TCHSV | | 9, 10, 11 | -55°C≤TA≤+125°C | 10 | 60 | 10 | 110 | ns | | Status Inactive Delay | (22)TCLSH | Note 5 | 9, 10, 11 | -55°C <t<sub>A&lt;+125°C</t<sub> | 10 | 70 | 10 | 130 | ns | | Address Valid Delay | (23)TCLAV | | 9, 10, 11 | -55°C_TA_+125°C | 10 | 60 | 10 | 110 | ns | | Address Hold Time | (24)TCLAX | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | - | 10 | - | ns | | Data Valid Delay | (33)TCLDV | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 10 | 60 | 10 | 110 | ns | | Address Float to<br>Read Active | (37)TAZRL | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 0 | - | 0 | - | ns | | RD Active Delay | (38)TCLRL | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | 100 | 10 | 165 | ns | | RD Inactive Delay | (39)TCLRH | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | 80 | 10 | 150 | ns | | RD Inactive to Next<br>Address Active | (40)TRHAV | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | TCLCL<br>-40 | - | TCLCL<br>-45 | - | ns | | GT Active Delay | (43)TCLGL | l | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 0 | 50 | 10 | 85 | ns | | GT Inactive Delay | (44)TCLGH | | 9, 10, 11 | -55°C≤T <sub>A</sub> ≤+125°C | 0 | 50 | 10 | 85 | ns | | RD Width | (45)TRLRH | | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <+125°C | 2<br>TCLCL<br>-50 | - | 2<br>TCLCL<br>-75 | - | ns | | Output Rise Time | (46)TOLOH | From 0.8V<br>to 2.0V | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 15 | - | 20 | ns | | Output Fall Time | (47)TOHOL | From 2.0V<br>to 0.8V | 9, 10, 11 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 15 | - | 20 | ns | NOTES: 1. VCC = VCCL, CL = 100pF, f = 1MHz - 2. Applies only to T2 state (8ns into T3) - 3. Setup requirement for asynchronous signal only to guarantee recognition at next clock. - 4. The 80C86/883 actively pulls the RQ/GT pin to a logic one on the following clock low time. - 5. Status lines return to their inactive (logic one) state after CLK goes low and READY goes high. CAUTION: These devices are sensitive to electronic discharge. Proper IC handling procedures should be followed. #### TABLE 3. 80C86/883 ELECTRICAL PERFORMANCE CHARACTERISTICS 80C86/883: VCCL = 4.5V, VCCH = 5.5V, 80C86-2/883: VCCL = 4.75V, VCCH = 5.25V | | | (NOTE 1) | | | 80C86- | 2/883 | 80C86 | /883 | | |-------------------------------------|----------------|-----------------------------------------|----------|-----------------------------------------------------|--------|-------|-------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | MIN | MAX | UNITS | | MAXIMUM MODE SY | STEM TIMINO | 3 (USING 82C88 BU | S CONTRO | LLER) | | | | | | | Input Capacitance | CIN | f = 1 MHz, All | 1 | T <sub>A</sub> = +25°C | - | 25 | - | 25 | рF | | Output Capacitance | COUT | measurements are<br>referenced | 1 | T <sub>A</sub> = +25°C | - | 25 | - | 25 | pF | | I/O Capacitance | CI/O | device GND | 1 | T <sub>A</sub> = +25°C | - | 25 | - | 25 | ρF | | CLK Rise Time | TCH1CH2<br>(4) | From 1.0V to 3.5V | 1 | -55°C≤T <sub>A</sub> ≤+125°C | - | 10 | - | 10 | ns | | CLK Fall Time | TCL2CL1<br>(5) | From 3.5V to 1.0V | 1 | -55°C≤T <sub>A</sub> ≤+125°C | - | 10 | • | 10 | ns | | RDY Setup Time<br>Into 82C84A | TR1VCL<br>(8) | CL = 100pF,<br>VCC = VCCL,<br>f = 1 MHz | 1, 2, 3 | -55°C≤T <sub>A</sub> ≤+125°C | 35 | , | 35 | 1 | ns | | RDY Hold Time<br>Into 82C84A | TCLR1X<br>(9) | CL = 100pF,<br>VCC = VCCL,<br>f = 1 MHz | 1, 2, 3 | -55°C <u>&lt;</u> T <sub>A</sub> ≤+125°C | 0 | ı | 0 | 1 | ns | | Input Rise Time<br>(Except CLK) | TILIH<br>(16) | From 0.8V to 2.0V | 1 | -55°C≤T <sub>A</sub> ≤+125°C | - | 15 | - | 15 | ns | | Input Fall Time<br>(Except CLK) | TIHIL<br>(17) | From 2.0V to 0.8V | 1 | -55ºC <u>&lt;</u> T <sub>A</sub> ≤+125ºC | - | 15 | - | 15 | ns | | Command Active<br>Delay | TCLML<br>(18) | CL = 100pF,<br>VCC = VCCL | 1, 2 | -55°C≤T <sub>A</sub> ≤+125°C | 5 | 35 | 5 | 35 | ns | | Command Inactive<br>Delay | TCLMH<br>(19) | f = 1 MHz | 1, 2 | -55°C <u>&lt;</u> T <sub>A</sub> ≤+125°C | 5 | 35 | 5 | 35 | ns | | Address Float<br>Delay | TCLAZ<br>(25) | | 1 | -55°C <t<sub>A&lt;+125°C</t<sub> | TCLAX | 50 | TCLAX | 80 | ns | | Status Float Delay | (26)TCHSZ | | 1 | -55°C≤T <sub>A</sub> ≤+125°C | - | 50 | - | 80 | ns | | Status Valid To<br>ALE High | TSVLH<br>(27) | | 1, 2 | -55°C≤T <sub>A</sub> ≤+125°C | - | 20 | - | 20 | ns | | Status Valid To<br>MCE High | TSVMCH<br>(28) | | 1, 2 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | - | 30 | - | 30 | ns | | CLK Low To<br>ALE Valid | TCLLH<br>(29) | | 1, 2 | -55°C≤T <sub>A</sub> ≤+125°C | - | 20 | - | 20 | ns | | CLK Low To<br>MCE High | TCLMCH<br>(30) | | 1, 2 | -55°C≤T <sub>A</sub> ≤+125°C | - | 25 | - | 25 | ns | | ALE Inactive Delay | (31)TCHLL | Ì | 1, 2 | -55°C≤TA≤+125°C | 4 | 18 | 4 | 18 | ns | | MCE Inactive Delay | (32)TCLMCL | ] | 1, 2 | -55°C≤T <sub>A</sub> ≤+125°C | | 15 | - | 15 | ns | | Data Hold Time | (34)TCLDX2 | | 1 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | - | 10 | - | ns | | Control Active<br>Delay | TCVNV<br>(35) | | 1, 2 | -55°C <u>&lt;</u> T <sub>A</sub> <u>&lt;</u> +125°C | 5 | 45 | 5 | 45 | ns | | Control Inactive<br>Delay | TCVNX<br>(36) | | 1, 2 | -55°C≤T <sub>A</sub> ≤+125°C | 10 | 45 | 10 | 45 | ns | | Direction Control<br>Active Delay | (41)TCHDTL | | 1, 2 | -55°C≤T <sub>A</sub> ≤+125°C | - | 50 | _ | 50 | ns | | Direction Control<br>Inactive Delay | (42)TCHDTH | | 1, 2 | -55°C≤T <sub>A</sub> ≤+125°C | - | 30 | - | 30 | ns | NOTES: 1. The parameters listed in Table 3 are controlled via design or process parameters and are not directly tested. These parameters are characterized upon initial design and after major process and/or design changes. <sup>2.</sup> Signal at 82C84A or 82C88 shown for reference only. <sup>3.</sup> Setup requirement for asynchronous signal only to guarantee recognition at next clock. **TABLE 4. APPLICABLE SUBGROUPS** | CONFORMANCE GROUPS | METHOD | SUBGROUPS | |--------------------|--------------|-------------------------------| | Initial Test | 100%/5004 | - | | Interim Test | 100%/5004 | 1,7,9 | | PDA | 100% | 1 | | Final Test | 100% | 2, 3, 8A, 8B, 10, 11 | | Group A | | 1, 2, 3, 7, 8A, 8B, 9, 10, 11 | | Groups C & D | Samples/5005 | 1,7,9 | ## Waveforms #### BUS TIMING - MAXIMUM MODE (USING 82C88) NOTES: 1. RDY is sampled near the end of T2, T3, Tw to determine if Tw machine states are to be inserted. - 2. Cascade address is valid between first and second INTA cycles. - Two INTA cycles run back-to-back. The 80C86/883 local ADDR/DATA bus is floating during both INTA cycles. Control for pointer address is shown for second INTA cycle. - 4. Signals at 82C84A or 82C88 are shown for reference only. - 5. The issuance of the 82C88 command and control signals (MRDC, MWTC, AMWC, IORC, IOWC, AIOWC, INTA and DEN) lags the active high 82C88 CEN. - 6. All timing measurements are made at 1.5V unless otherwise noted. - 7. Status inactive in state just prior to T4. NOTES: 1. RDY is sampled near the end of T2, T3, Tw to determine if Tw machine states are to be inserted. - 2. Cascade address is valid between first and second INTA cycles. - 3 Two INTA cycles run back-to-back. The 80C86/883 local ADDR/DATA bus is floating during both INTA cycles. Control for pointer address is shown for second INTA cycle. - 4. Signals at 82C84A or 82C88 are shown for reference only. - 5. The issuance of the 82C88 command and control signals (MRDC, MWTC, AMWC, IORC, IOWC, AIOWC, INTA and DEN) lags the active high 82C88 CEN. - 6. All timing measurements are made at 1.5V unless otherwise noted. - 7. Status inactive in state just prior to T4. ## Waveforms (Continued) #### REQUEST/GRANT SEQUENCE TIMING (MAXIMUM MODE ONLY) NOTE: The coprocessor may not drive the busses outside the region shown without risking contention #### HOLD/HOLD ACKNOWLEDGE TIMING (MINIMUM MODE ONLY) #### **ASYNCHRONOUS SIGNAL RECOGNITION** NOTE: Setup requirements for asynchronous signals only to guarantee recognition at next CLK ## BUS LOCK SIGNAL TIMING (MAXIMUM MODE ONLY) ## Burn-In Circuits #### 80C86/883 CERAMIC DIP #### NOTES: - 1. VCC = $5.5V \pm 0.5V$ , GND = 0V - 2. Input Voltage Limits: VIL (Maximum) = 0.4V VIH (Minimum) = 2.6V - 3. VII is external supply set to 2.7V - 4. VCL is generated on program card (VCC 1.2V) - 5. Pins 13 16 input sequenced instructions from internal hold devices. COMPONENTS: (Per Card) - 1. RI = $10k\Omega \pm 5\%$ , 1.4W (4) - 2. RO = $1.2k\Omega \pm 5\%$ , 1/4W (12) - 3. RIO = $2.7k\Omega \pm 5\%$ , 1/4W (16) - 4. $BC = 1k\Omega \pm 5\%$ , 1/4W (1) - 5. C = 0.01 µF (Minimum) (1) ## Burn-In Circuits (Continued) #### 80C86/883 CERAMIC LCC #### NOTES: - 1. VCC = 5.5V ± 0.5V, GND = 0V - Input Voltage Limits: VIL (Maximum) = 0.4V VIH (Minimum) = 2.6V - 3. VII is external supply set to 2.7V - 4. VCL is generated on program card (VCC ~ 1.2V) COMPONENTS: (Per Card) - 1. RI = $10k\Omega \pm 5\%$ , 1.4W (4) - 2. RO = $1.2k\Omega \pm 5\%$ , 1/4W (12) - 3. RIO = 2.7k $\Omega$ ± 5%, 1/4W (16) - 4. RC = $1k\Omega \pm 5\%$ , 1/4W (1) - 5. $C = 0.01 \mu F$ (Minimum) (1) ## Metallization Topology #### DIE DIMENSIONS: 249.2 x 290.9 x 19 ± 1 mils #### METALLIZATION: Type: Silicon - Aluminum Thickness: $11kÅ \pm 2kÅ$ ## GLASSIVATION: Type: Nitrox Thickness: 10kÅ ± 2kÅ #### DIE ATTACH: Material: Gold - Silicon Eurectic Alloy Temperature: Ceramic DIP — 460°C (Max) Ceramic LCC — 420°C (Max) #### WORST CASE CURRENT DENSITY: $1.5 \times 10^5 \, \text{A/cm}^2$ ## Metallization Mask Layout #### 80C86/883 ## Packaging † #### 40 PIN CERAMIC DIP LEAD MATERIAL: Type B LEAD FINISH: Type A PACKAGE MATERIAL: Ceramic 90% Alumina PACKAGE SEAL: Material: Glass Frit Temperature: 450°C ± 10°C Method: Furnace Seal INTERNAL LEAD WIRE: Material: Aluminum Diameter: 1.25 Mil Bonding Method: Ultrasonic COMPLIANT OUTLINE: 38510 D-5 #### 44 PAD CERAMIC LCC BOTTOM VIEW PAD MATERIAL: Type C PAD FINISH: Type A FINISH DIMENSION: Type A PACKAGE MATERIAL: Multilayer Ceramic, 90% Alumina PACKAGE SEAL: Material: Gold/Tin (80/20) Temperature: 320°C ± 10°C Method: Furnace Braze ## INTERNAL LEAD WIRE: Material: Aluminum Diameter: 1.25 Mil Bonding Method: Ultrasonic COMPLIANT OUTLINE: 38510 C-5 # **80C86** #### DESIGN INFORMATION ## **CMOS 16 Bit Microprocessor** The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. #### Functional Description #### Static Operation All 80C86 circuitry is of static design. Internal registers, counters and latches are static and require no refresh as with dynamic circuit design. This eliminates the minimum operating frequency restriction placed on other microprocessors. The CMOS 80C86 can operate from DC to the specified upper frequency limit. The processor clock may be stopped in either state (HIGH/LOW) and held there indefinitely. This type of operation is especially useful for system debug or power critical applications. The 80C86 can be single stepped using only the CPU clock. This state can be maintained as long as is necessary. Single step clock operation allows simple interface circuitry to provide critical information for bringing up your system. Static design also allows very low frequency operation (down to DC). In a power critical situation, this can provide extremely low power operation since 80C86 power dissipation is directly related to operating frequency. As the system frequency is reduced, so is the operating power until, ultimately, at a DC input frequency, the 80C86 power requirement is the standby current, (500µA maximum). #### Internal Architecture The internal functions of the 80C86 processor are partitioned logically into two processing units. The first is the Bus Interface Unit (BIU) and the second is the Execution Unit (EU) as shown in the CPU functional diagram. These units can interact directly but for the most part perform as separate asynchronous operational processors. The bus interface unit provides the functions related to instruction fetching and queuing, operand fetch and store, and address relocation. This unit also provides the basic bus control. The overlap of instruction pre-fetching provided by this unit serves to increase processor performance through improved bus bandwidth utilization. Up to 6 bytes of the instruction stream can be queued while waiting for decoding and execution. ## Functional Diagram The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. The instruction stream queuing mechanism allows the BIU to keep the memory utilized very efficiently. Whenever there is space for at least 2 bytes in the queue, the BIU will attempt a word fetch memory cycle. This greatly reduces "dead-time" on the memory bus. The queue acts as a First-In-First-Out (FIFO) buffer, from which the EU extracts instruction bytes as required. If the queue is empty (following a branch instruction, for example), the first byte into the queue immediately becomes available to the EU. The execution unit receives pre-fetched instructions from the BIU queue and provides un-relocated operand addresses to the BIU. Memory operands are passed through the BIU for processing by the EU, which passes results to the BIU for storage. #### Memory Organization The processor provides a 20 bit address to memory, which locates the byte being referenced. The memory is organized as a linear array of up to 1 million bytes, addressed as 00000(H) to FFFFF(H). The memory is logically divided into code, data, extra and stack segments of up to 64K bytes each, with each segment falling on 16-byte boundaries. (See Figure 1). FIGURE 1. 80C86 MEMORY ORGANIZATION TABLE A. | TYPE OF<br>MEMORY<br>REFERENCE | DEFAULT<br>SEGMENT<br>BASE | ALTER-<br>NATE<br>SEGMENT<br>BASE | OFFSET | |--------------------------------|----------------------------|-----------------------------------|----------------------| | Instruction Fetch | cs | None | IP | | Stack Operation | ss | None | SP | | Variable (except following) | DS | CS, ES, SS | Effective<br>Address | | String Source | DS | CS, ES, \$\$ | SI | | String Destination | ES | None | DI | | BP Used As Base<br>Register | SS | CS, DS, ES | Effective<br>Address | All memory references are made relative to base addresses contained in high speed segment registers. The segment types were chosen based on the addressing needs of programs. The segment register to be selected is automatically chosen according to the specific rules of Table A. All information in one segment type share the same logical attributes (e.g. code or data). By structuring memory into relocatable areas of similar characteristics and by automatically selecting segment registers, programs are shorter, faster and more structured. (See Table A). Word (16 bit) operands can be located on even or odd address boundaries and are thus not constrained to even boundaries as is the case in many 16-bit computers. For address and data operands, the least significant byte of the word is stored in the lower valued address location and the most significant byte in the next higher address location. The BIU automatically performs the proper number of memory accesses, one if the word operand is on an even byte boundary and two if it is on an odd byte boundary. Except for the performance penalty, this double access is transparent to the software. The performance penalty does not occur for instruction fetches; only word operands. Physically, the memory is organized as a high bank (D15–D8) and a low bank (D7–D0) of 512K bytes addressed in parallel by the processor's address lines. Byte data with even addresses is transferred on the D7-D0 bus lines while odd addressed byte data (A0 HIGH) is transferred on the D15-D8 bus lines. The processor provides two enable signals, $\overline{BHE}$ and A0, to selectively allow reading from or writing into either an odd byte location, even byte location, or both. The instruction stream is fetched from memory as words and is addressed internally by the processor at the byte level as necessary. In referencing word data, the BIU requires one or two memory cycles depending on whether the starting byte of the word is on an even or odd address, respectively. Consequently, in referencing word operands performance can be optimized by locating data on even address boundaries. This is an especially useful technique for using the stack, since odd address references to the stack may adversely affect the context switching time for interrupt processing or task multiplexing. Certain locations in memory are reserved for specific CPU operations (See Figure 2). Locations from address FFFF0H through FFFFH are reserved for operations including a jump to the initial program loading routine. Following RESET, the CPU will always begin execution at location FFFF0H where the jump must be located. Locations 00000H through 003FFH are reserved for interrupt operations. Each of the 256 possible interrupt service routines is accessed thru its own pair of 16-bit pointers - segment address pointer and offset address pointer. The first pointer, used as the offset address, is loaded into the IP and the second pointer, which designates the base address is loaded into the CS. At this point program control is transferred to the interrupt routine. The pointer elements are assumed to have been stored at the respective places in reserved memory prior to occurrence of interrupts. The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. FIGURE 2. RESERVED MEMORY LOCATIONS #### Minimum and Maximum Operation Modes The requirements for supporting minimum and maximum 80C86 systems are sufficiently different that they cannot be met efficiently using 40 uniquely defined pins. Consequently, the 80C86 is equipped with a strap pin (MN/MX) which defines the system configuration. The definition of a certain subset of the pins changes, dependent on the condition of the strap pin. When the MN/MX pin is strapped to GND, the 80C86 defines pins 24 through 31 and 34 in maximum mode. When the MN/MX pin is strapped to VCC, the 80C86 generates bus control signals itself on pins 24 through 31 and 34. The minimum mode 80C86 can be used with either a multiplexed or demultiplexed bus. This architecture provides the 80C86 processing power in a highly integrated form. The demultiplexed mode requires two 82C82 latches (for 64K addressability) or three 82C82 latches (for a full megabyte of addressing). An 82C86 or 82C87 transceiver can also be used if data bus buffering is required. (See Figure 6a.) The 80C86 provides DEN and DT/R to control the transceiver, and ALE to latch the addresses. This configuration of the minimum mode provides the standard demultiplexed bus structure with heavy bus buffering and relaxed bus timing requirements. The maximum mode employs the 82C88 bus controller (See Figure 6b). The 82C88 decodes status lines $\overline{S0}$ , $\overline{S1}$ and $\overline{S2}$ , and provides the system with all bus control signals. Moving the bus control to the 82C88 provides better source and sink current capability to the control lines, and frees the 80C86 pins for extended large system features. Hardware lock, queue status, and two request/grant interfaces are provided by the 80C86 in maximum mode. These features allow coprocessors in local bus and remote bus configurations. #### **Bus Operation** The 80C86 has a combined address and data bus commonly referred to as a time multiplexed bus. This technique provides the most efficient use of pins on the processor while permitting the use of a standard 40 lead package. This "local bus" can be buffered directly and used throughout the system with address latching provided on memory and I/O modules. In addition, the bus can also be demultiplexed at the processor with a single set of 82C82 address latches if a standard non-multiplexed bus is desired for the system. Each processor bus cycle consists of at least four CLK cycles. These are referred to as T1, T2, T3 and T4 (see Figure 3). The address is emitted from the processor during T1 and data transfer occurs on the bus during T3 and T4. T2 is used primarily for changing the direction of the bus during read operations. In the event that a "NOT READY" indication is given by the addressed device, "Wait" states (TW) are inserted between T3 and T4. Each inserted wait state is the same duration as a CLK cycle. Periods can occur between 80C86 driven bus cycles. These are referred to as idle" states (TI) or inactive CLK cycles. The processor uses these cycles for internal housekeeping and processing. During T1 of any bus cycle, the ALE (Address Latch Enable) signal is emitted (by either the processor or the 82C88 bus controller, depending on the MN/MX strap). At the trailing edge of this pulse, a valid address and certain status information for the cycle may be latched. Status bits $\overline{S0}$ , $\overline{S1}$ and $\overline{S2}$ are used by the bus controller, in maximum mode, to identify the type of bus transaction according to Table B. TABLE B. | <b>S2</b> | <del>S</del> 1 | S0 | CHARACTERISTICS | |-----------|----------------|----|------------------------| | 0 | 0 | 0 | Interrupt | | 0 | 0 | 1 | Read I/O | | 0 | 1 | 0 | Write I/O | | 0 | 1 | 1 | Hait | | 1 | 0 | 0 | Instruction Fetch | | 1 | 0 | 1 | Read Data from Memory | | 1 | 1 | 0 | Write Data to Memory | | 1 | 1 | 1 | Passive (no bus cycle) | | | l | | | The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. FIGURE 3. BASIC SYSTEM TIMING The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. Status bits S3 through S7 are time multiplexed with high order address bits and the BHE signal, and are therefore valid during T2 through T4. S3 and S4 indicate which segment register (see Instruction Set Description) was used for this bus cycle in forming the address, according to Table C. TABLE C. | <b>S</b> 4 | \$3 | CHARACTERISTICS | |------------|-----|--------------------------------| | 0 | 0 | Alternate Data (extra segment) | | 0 | 1 | Stack | | 1 | 0 | Code or None | | 1 | 1 | Data | S5 is a reflection of the PSW interrupt enable bit. S6 is always zero and S7 is a spare status bit. #### I/O Addressing In the 80C86, I/O operations can address up to a maximum of 64K I/O byte registers or 32K I/O word registers. The I/O address appears in the same format as the memory address on bus lines A15-A0. The address lines A19-A16 are zero in I/O operations. The variable I/O instructions which use register DX as a pointer have full address capability while the direct I/O instructions directly address one or two of the 256 I/O byte locations in page 0 of the I/O address space. I/O ports are addressed in the same manner as memory locations. Even addressed bytes are transferred on the D7-D0 bus lines and odd addressed bytes on D15-D8. Care must be taken to ensure that each register within an 8 bit peripheral located on the lower portion of the bus be addressed as even. #### External Interface #### **Processor RESET and Initialization** Processor Initialization or start up is accomplished with activation (HIGH) of the RESET pin. The 80C86 RESET is required to be HIGH for greater than 4 CLK cycles. The 80C86 will terminate operations on the high-going edge of RESET and will remain dormant as long as RESET is HIGH. The low-going transition of RESET triggers an internal reset sequence for approximately 7 clock cycles. After this interval, the 80C86 operates normally beginning with the instruction in absolute location FFFF0H. (See Figure 2). The RESET input is internally synchronized to the processor clock. At initialization, the HIGH-to-LOW transition of RESET must occur no sooner than 50μs (or 4 CLK cycles, whichever is greater) after power-up, to allow complete initialization of the 80C86. NMI will not be recognized prior to the second CLK cycle following the end of RESET. If NMI is asserted sooner than nine clock cycles after the end of RESET, the processor may execute one instruction before responding to the interrupt. #### **Bus Hold Circuitry** To avoid high current conditions caused by floating inputs to CMOS devices and to eliminate need for pull-up/down resistors, "bus-hold" circuitry has been used on the 80C86 pins 2-16, 26-32 and 34-39. (See Figure 4a and 4b). These circuits will maintain the last valid logic state if no driving source is present (i.e. an unconnected pin or a driving source which goes to a high impedance state). To overdrive the "bus hold" circuits, an external driver must be capable of supplying approximately 400µA minimum sink or source current at valid input voltage levels. Since this "bus hold" circuitry is active and not a "resistive" type element, the associated power supply current is negligible and power dissipation is significantly reduced when compared to the use of passive pull-up resistors. FIGURE 4A. BUS HOLD CIRCUITRY PIN 2-16, 34-39 FIGURE 4B. BUS HOLD CIRCUITRY PIN 26-32 The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. #### Interrupt Operations Interrupt operations fall into two classes: software or hardware initiated. The software initiated interrupts and software aspects of hardware interrupts are specified in the Instruction Set Description. Hardware interrupts can be classified as non-maskable or maskable. Interrupts result in a transfer of control to a new program location. A 256-element table containing address pointers to the interrupt service program locations resides in absolute locations 0 through 3FFH, which are reserved for this purpose. Each element in the table is 4 bytes in size and corresponds to an interrupt "type". An interrupting device supplies an 8 bit type number during the interrupt acknowledge sequence, which is used to "vector" through the appropriate element to the new interrupt service program location. All flags and both the Code Segment and Instruction Pointer register are saved as part of the INTA sequence. These are restored upon execution of an Interrupt Return (IRET) instruction. #### Non-Maskable Interrupt (NMI) The processor provides a single non-maskable interrupt pin (NMI) which has higher priority than the maskable interrupt request pin (INTR). A typical use would be to activate a power failure routine. The NMI is edge-triggered on a LOW-to-HIGH transition. The activation of this pin causes a type 2 interrupt. NMI is required to have a duration in the HIGH state of greater than two CLK cycles, but is not required to be synchronized to the clock. Any positive transition of NMI is latched on-chip and will be serviced at the end of the current instruction or between whole moves of a block-type instruction. Worst case response to NMI would be for multiply, divide, and variable shift instructions. There is no specification on the occurrence of the low-going edge; it may occur before, during or after the servicing of NMI. Another positive edge triggers another response if it occurs after the start of the NMI procedure. The signal must be free of logical spikes in general and be free of bounces on the low-going edge to avoid triggering extraneous responses. #### Maskable Interrupt (INTR) The 80C86 provides a single interrupt request input (INTR) which can be masked internally by software with the resetting of the interrupt enable flag (IF) status bit. The interrupt request signal is level triggered. It is internally synchronized during each clock cycle on the high-going edge of CLK. To be responded to, INTR must be present (HIGH) during the clock period preceding the end of the current instruction or the end of a whole move for a block type instruction. INTR may be removed anytime-after the falling edge of the first INTA signal. During the interrupt response sequence further interrupts are disabled. The enable bit is reset as part of the response to any interrupt (INTR. NMI, software interrupt or single-step), although the FLAGS register which is automatically pushed onto the stack reflects the state of the processor prior to the interrupt. Until the old FLAGS register is restored the enable bit will be zero unless specifically set by an instruction. During the response sequence (Figure 5) the processor executes two successive (back-to-back) interrupt acknowledge cycles. The 80C86 emits the LOCK signal (Max mode only) from T2 of the first bus cycle until T2 of the second. A local bus "hold" request will not be honored until the end of the second bus cycle. In the second bus cycle, a byte is supplied to the 80C86 by the 82C59A Interupt Controller, which identifies the source (type) of the interrupt. This byte is multiplied by four and used as a pointer into the interrupt vector look-up table. An INTR signal left HIGH will-be continually responded to within the limitations of the enable bit and sample period. The INTERRUPT RETURN instruction includes a FLAGS pop which returns the status of the original interrupt enable bit when it restores the FLAGS. #### Halt When a software "HALT" instruction is executed the processor indicates that it is entering the "HALT" state in one of two ways depending upon which mode is strapped. In minimum mode, the processor issues one ALE with no qualifying bus control signals. In maximum mode the processor issues appropriate HALT status on \$\overline{52}\$, \$\overline{51}\$, \$\overline{50}\$ FIGURE 5. INTERRUPT ACKNOWLEDGE SEQUENCE The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. and the 82C88 bus controller issues one ALE. The 80C86 will not leave the "HALT" state when a local bus "hold" is entered while in "HALT". In this case, the processor reissues the HALT indicator at the end of the local bus hold. An NMI or interrupt request (when interrupts enabled) or RESET will force the 80C86 out of the "HALT" state. ## Read/Modify/Write (Semaphore) #### Operations Via Lock The LOCK status information is provided by the processor when consecutive bus cycles are required during the execution of an instruction. This gives the processor the capability of performing read/modify/write operations on memory (via the Exchange Register With Memory instruction, for example) without another system bus master receiving intervening memory cycles. This is useful in multiprocessor system configurations to accomplish "test and set lock" operations the LOCK signal is activated (forced LOW) in the clock cycle following decoding of the software "LOCK" prefix instruction. It is deactivated at the end of the last bus cycle of the instruction following the "LOCK" prefix instruction. While LOCK is active a request on a RQ/GT pin will be recorded and then honored at the end of the LOCK. #### **External Synchronization Via TEST** As an alternative to interrupts, the 80C86 provides a single software-testable input pin (TEST). This input is utilized by executing a WAIT instruction. The single WAIT instruction is repeatedly executed until the TEST input goes active (LOW). The execution of WAIT does not consume bus cycles once the gueue is full. If a local bus request occurs during WAIT execution, the 80C86 three-states all output drivers while inputs and I/O pins are held at valid logic levels by internal bus-hold circuits. If interrupts are enabled, the 80C86 will recognize interrupts and process them when it regains control of the bus. The WAIT instruction is then refetched, and reexecuted. TABLE D. 80C86 REGISTER MODEL #### **Basic System Timing** Typical system configurations for the processor operating in minimum mode and in maximum mode are shown in Figures 6A and 6B, respectively. In minimum mode, the MN/MX pin is strapped to VCC and the processor emits bus control signals (e.g. RD, WR, etc.) directly. In maximum mode, the MN/MX pin is strapped to GND and the processor emits coded status information which the 82C88 bus controller uses to generate MULTIBUS\*\* compatible bus control signals. Figure 3 shows the signal timing relationships. #### System Timing - Minimum System The read cycle begins in T1 with the assertion of the Address Latch Enable (ALE) signal. The trailing (low-going) edge of this signal is used to latch the address information. which is valid on the address/data bus (ADO-AD15) at this time, into the 82C82/82C83 latch. The BHE and A0 signals address the low, high or both bytes. From T1 to T4 the M/IO signal indicates a memory or I/O operation. At T2, the address is removed from the address/data bus and the bus is held at the last valid logic state by internal bus hold devices. The read control signal is also asserted at T2. The read (RD) signal causes the addressed device to enable its data bus drivers to the local bus. Some time later, valid data will be available on the bus and the addressed device will drive the READY line HIGH. When the processor returns the read signal to a HIGH level, the addressed device will again three-state its bus drivers. If a transceiver (82C86/82C87) is required to buffer the 80C86 local bus, signals DT/R and DEN are provided by the 80C86. A write cycle also begins with the assertion of ALE and the emission of the address. The M/IO signal is again asserted to indicate a memory or I/O write operation. In T2, immediately following the address emission, the processor emits the data to be written into the addressed location. This data remains valid until at least the middle of T4. During T2, T3 and TW, the processor asserts the write control signal. The write (WR) signal becomes active at the beginning of T2 as opposed to the read which is delayed somewhat into T2 to provide time for output drivers to become inactive. The BHE and AO signals are used to select the proper byte(s) of the memory/IO word to be read or written according to Table E. TABLE E. | BHE | AO | CHARACTERISTCS | |-----|------|---------------------------------| | 0 | 0,1 | Whole word | | 0 | 1 | Upper byte from/to odd address | | 1 1 | · .0 | Lower byte from/to even address | | 1 | 1 | None | I/O ports are addressed in the same manner as memory location. Even addressed bytes are transferred on the D7-D0 bus lines and odd address bytes on D15-D8. The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. FIGURE 6A. MINIMUM MODE 80C86 TYPICAL CONFIGURATION FIGURE 6B. MAXIMUM MODE 80C86 TYPICAL CONFIGURATION The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. The basic difference between the interrupt acknowledge cycle and a read cycle is that the interrupt acknowledge signal (INTA) is asserted in place of the read (RD) signal and the address bus is held at the last valid logic state by internal bus hold devices. (See Figure 4). In the second of two successive INTA cycles a byte of information is read from the data bus (D7-D0) as supplied by the interrupt system logic (i.e. 82C59A Priority Interrupt Controller). This byte identifies the source (type) of the interrupt. It is multiplied by four and used as a pointer into an interrupt vector lookup table, as described earlier. #### Bus Timing - Medium Size Systems For medium complexity systems the MN/MX pin is connected to GND and the 82C88 Bus Controller is added to the system as well as an 82C82/82C83 latch for latching the system address, and an 82C86/82C87 transceiver to allow for bus loading greater than the 80C86 is capable of handling. Signals ALE, DEN, and DT/R are generated by the 82C88 instead of the processor in this configuration, although their timing remains relatively the same. The 80C86 status outputs (\$\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline The pointer into the interrupt vector table, which is passed during the second INTA cycle, can be derived from an 82C59A located on either the local bus or the system bus. If the master 82C59A Priority Interrupt Controller is positioned on the local bus, the 82C86/82C87 transceiver must be disabled when reading from the master 82C59A during the interrupt acknowledge sequence and software "poli". The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. #### INSTRUCTION SET SUMMARY | Mnemonic and Description | | instruc | tion Code | | |---------------------------------------|---------------|---------------|-------------|-------------| | DATA TRANSFER | | | | | | MOV = Move: | 76543210 | 78543210 | 76543210 | 76543210 | | Register/Memory to/from Register | 100010dw | mod reg r/m | | | | mmediate to Register/Memory | 1100011w | mod 0 0 0 r/m | data | data if w 1 | | mmediate to Register | 1 0 1 1 w reg | data | data if w 1 | ] | | demory to Accumulator | 1010000w | add-low | addr-high | | | Accumulator to Memory | 1010001w | addr-low | addr-high | ] | | Register/Memory to Segment Register** | 10001110 | mod 0 reg r/m | | | | Segment Register to Register/Memory | 10001100 | mod 0 reg r/m | | | | PUSH = Push: | | | | | | Register/Memory | 11111111 | mod 1 1 0 r/m | | | | Register | 0 1 0 1 0 reg | <u> </u> | | | | Segment Register | 000 reg 110 | ī | | | | | | _ | | | | POP = Pop: | 10001111 | mod 0 0 0 r/m | | | | Register/Memory | 10001111 | 7 | | | | Register | 01011reg | _<br> | | | | Segment Register | 000 reg 1 1 1 | _ | | | | KCHG = Exchange: | | | | | | Register/Memory with Register | 1000011w | mod reg r/m | | | | Register with Accumulator | 1 0 0 1 0 reg | | | | | IN = Input from: | | | | | | Fixed Port | 1110010w | port | | | | Variable Port | 1110110w | | | | | OUT = Output to: | | | | | | Fixed Port | 1110011w | port | | | | /ariable Port | 1110111w | | - | | | XLAT = Translate Byte to AL | 11010111 | | | | | LEA = Load EA to Register | 10001101 | mod reg r/m | ] | | | LDS = Load Pointer to DS | 11000101 | mod reg r/m | ] | | | LES = Load Pointer to ES | 11000100 | mod reg r/m | ] | | | LAHF = Load AH with Flags | 10011111 | | | | | SAHF = Store AH into Flags | 10011110 | | | | | PUSHF = Push Flags | 10011100 | | | | | POPF = Pop Flags | 10011101 | 7 | | | The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. INSTRUCTION SET SUMMARY (Continued) | Mnemonic and<br>Description | | Instruct | ion Code | | |-------------------------------------|-----------|---------------|---------------|------------------| | ARITHMETIC ADD = Add: | 76543210 | 76543210 | 76543210 | 76543210 | | Reg./Memory with Register to Either | 000000dw | mod reg r/m | | | | Immediate to Register/Memory | 100000sw | mod 0 0 0 r/m | data | data if s:w = 01 | | Immediate to Accumulator | 0000010w | deta | data if w = 1 | 1 | | ADC = Add with Carry: | | | ,, | • | | Reg./Memory with Register to Either | 000100dw | mod reg r/m | | | | Immediate to Register/Memory | 100000sw | mod 0 1 0 r/m | data | data if s:w = 01 | | Immediate to Accumulator | 0001010w | data | data if w = 1 | j | | INC = Increment: | | <u> </u> | | • | | Register/Memory | 1111111W | mod 0 0 0 r/m | | | | Register | 01000reg | | | | | AAA = ASCII Adjust for Add | 00110111 | | | | | DAA ≈ Decimal Adjust for Add | 00100111 | | | | | SUB = Subtract: | | | | | | Reg./Memory and Register to Either | 001010dw | mod reg r/m | | | | immediate from Register/Memory | 100000sw | mod 1 0 1 r/m | deta | data if s:w = 01 | | Immediate from Accumulator | 0010110w | data | data if w = 1 | 1 | | SBB = Subtract with Borrow | | <u> </u> | | - | | Reg./Memory and Register to Either | 000110dw | mod reg r/m | | | | Immediate from Register/Memory | 100000sw | mod 0 1 1 r/m | data | data if s:w = 01 | | Immediate from Accumulator | 0001110w | deta | data if w ≈ 1 | 1 | | DEC = Decrement: | | | | <b>-</b> | | Register/Memory | 1111111w | mod 0 0 1 r/m | | | | Register | 01001 reg | ] | | | | NEG = Change Sign | 1111011w | mod 0 1 1 r/m | | | | CMP = Compare: | | | | | | Register/Memory and Register | 001110dw | mod reg r/m | | | | Immediate with Register/Memory | 100000sw | mod 1 1 1 r/m | data | data if s:w = 01 | | Immediate with Accumulator | 0011110w | data | data if w ≈ 1 | ] | | AAS = ASCII Adjust for Subtract | 00111111 | | | | | DAS = Decimal Adjust for Subtract | 00101111 | | | | | MUL = Multiply (Unsigned) | 1111011w | mod 1 0 0 r/m | | | | IMUL = Integer Multiply (Signed) | 1111011w | mod 1 0 1 r/m | | | | AAM = ASCII Adjust for Multiply | 11010100 | 00001010 | | | | DIV = Divide (Unsigned) | 1111011w | mod 1 1 0 r/m | | | | IDIV = Integer Divide (Signed) | 1111011w | mod 1 1 1 r/m | | | | AAD = ASCII Adjust for Divide | 11010101 | 00001010 | | | | CBW = Convert Byte to Word | 10011000 | | | | | CWD = Convert Word to Double Word | 10011001 | ) | | | The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. #### INSTRUCTION SET SUMMARY (Continued) | Mnemonic and<br>Description | | Instruc | tion Code | | |------------------------------------------|----------|---------------|---------------|---------------| | LOGIC | 76543210 | 76543210 | 76543210 | 76543210 | | NOT = Invert | 1111011w | mod 0 1 0 r/m | | | | SHL/SAL = Shift Logical/Arithmetic Left | 110100vw | mod 1 0 0 r/m | | | | SHR = Shift Logical Right | 110100vw | mod 1 0 1 r/m | | | | SAR = Shift Arithmetic Right | 110100vw | mod 1 1 1 r/m | | | | ROL = Rotate Left | 110100vw | mod 0 0 0 r/m | | | | ROR = Rotate Right | 110100vw | mod 0 0 1 r/m | | | | RCL = Rotate Through Carry Flag Left | 110100vw | mod 0 1 0 r/m | | | | RCR = Rotate Through Carry Right | 110100vw | mod 0 1 1 r/m | | | | AND = And: | | | | | | Reg./Memory and Register to Either | 001000dw | mod reg r/m | | | | Immediate to Register/Memory | 1000000w | mod 1 0 0 r/m | data | data if w = 1 | | Immediate to Accumulator | 0010010w | data | data if w = 1 | | | TEST = And Function to Flags, No Result: | | | | • | | Register/Memory and Register | 1000010w | mod reg r/m | | | | Immediate Data and Register/Memory | 1111011w | mod 0 0 0 r/m | data | data if w = 1 | | Immediate Data and Accumulator | 1010100w | data | data if w = 1 | 1 | | OR = Or: | | | | , | | Reg./Memory and Register to Either | 000010dw | mod reg r/m | ] | | | Immediate to Register/Memory | 1000000w | mod 0 0 1 r/m | data | data if w = 1 | | Immediate to Accumulator | 0000110₩ | data | data if w = 1 | | | XOR = Exclusive or: | | | | • | | Reg./Memory and Register to Either | 001100dw | mod reg r/m | 1 | | | Immediate to Register/Memory | 1000000w | mod 1 1 0 r/m | data | data if w = 1 | | Immediate to Accumulator | 0011010w | data | data if w = 1 | ] | | | 0011010# | | Juliu III | J | | STRING MANIPULATION | | 1 | | | | REP = Repeat | 1111001z | | | | | MOVS = Move Byte/Word | 1010010w | ] | | | | CMPS = Compare Byte/Word | 1010011w | | | | | SCAS = Scan Byte/Word | 1010111w | ] | | | | LODS = Load Byte/Wd to AL/AX | 1010110w | ] | | | | STOS = Stor Byte/Wd from AL/A | 1010101w | ] | | | | CONTROL TRANSFER | | | | | | CALL = Call: | | | | | | Direct Within Segment | 11101000 | disp-low | disp-high | ] | | Indirect Within Segment | 11111111 | mod 0 1 0 r/m | ] | | | Direct Intersegment | 10011010 | offset-low | offset-high | ] | | | | seg-low | seg-high | ] | | Indirect Intersegment | 1111111 | mod 0 1 1 r/m | ] | | The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. INSTRUCTION SET SUMMARY (Continued) | Mnemonic and<br>Description | Instruction Code | | | | | |-------------------------------------------------|------------------|---------------|-------------|--|--| | JMP = Unconditional Jump: | 76543210 | 76543210 | 76543210 | | | | Direct Within Segment | 11101001 | disp-low | disp-high | | | | pirect Within Segment-Short | 11101011 | disp | | | | | ndirect Within Segment | 11111111 | mod 1 0 0 r/m | | | | | Direct Intersegment | 11101010 | offset-low | offset-high | | | | | | seg-low | seg-high | | | | ndirect Intersegment | 1111111 | mod 1 0 1 r/m | | | | | RET = Return from CALL: | | | | | | | Vithin Segment | 11000011 | | | | | | Nithin Seg Adding Immed to SP | 11000010 | data-iow | data-high | | | | ntersegment | 11001011 | | | | | | ntersegment Adding Immediate to SP | 11001010 | data-low | data-high | | | | JE/JZ = Jump on Equal/Zero | 01110100 | disp | | | | | IL/JNGE = Jump on Less/Not Greater or Equal | 01111100 | disp | | | | | ILE/JNG = Jump on Less or Equal/<br>Not Greater | 01111110 | disp | | | | | JB/JNAE = Jump on Below/Not Above or Equal | 01110010 | disp | | | | | JBE/JNA = Jump on Below or Equal/<br>Not Above | 01110110 | disp | | | | | JP/JPE ≈ Jump on Parity/Parity Even | 01111010 | disp | | | | | IO ≂ Jump on Overflow | 01110000 | disp | | | | | S = Jump on Sign | 01111000 | disp | | | | | NE/JNZ = Jump on Not Equal/Not Zero | 01110101 | disp | | | | | NL/JGE = Jump on Not Less/Greater or Equal | 01111101 | disp | | | | | JNLE/JG = Jump on Not Less or Equal/<br>Greater | 01111111 | disp | | | | | JNB/JAE = Jump on Not Below/Above or Equal | 01110011 | disp | | | | | JNBE/JA = Jump on Not Below or<br>Equal/Above | 01110111 | disp | | | | | NP/JPO = Jump on Not Par/Par Odd | 01111011 | disp | | | | | INO = Jump on Not Overflow | 01110001 | disp | | | | | INS = Jump on Not Sign | 01111001 | disp | | | | | .OOP = Loop CX Times | 11100010 | disp | | | | | OOPZ/LOOPE = Loop While Zero/Equal | 11100001 | disp | | | | | LOOPNZ/LOOPNE = Loop While Not<br>Zero/Equal | 11100000 | disp | | | | | JCXZ = Jump on CX Zero | 11100011 | disp | | | | | NT = Interrupt | | | | | | | Type Specified | 11001101 | type | | | | | Туре 3 | 11001100 | | | | | | INTO = Interrupt on Overflow | 11001110 | | | | | | IRET = Interrupt Return | 11001111 | | | | | The information contained in this section has been developed through characterization by Harris Semiconductor and is for use as application and design information only. No guarantee is implied. **INSTRUCTION SET SUMMARY (Continued)** | Mnemonic and<br>Description | Instruction Code | | | |-----------------------------------|------------------|---------------|--| | | 76543210 | 76543210 | | | PROCESSOR CONTROL | | | | | CLC = Clear Carry | 11111000 | | | | CMC = Complement Carry | 11110101 | | | | STC = Set Carry | 11111001 | | | | CLD = Clear Direction | 11111100 | | | | STD = Set Direction | 11111101 | | | | CLI = Clear Interrupt | 11111010 | | | | STI = Set Interrupt | 11111011 | | | | HLT = Halt | 11110100 | | | | WAIT = Wait | 10011011 | | | | ESC = Escape (to External Device) | 11011xxx | mod x x x r/m | | | LOCK = Bus Lock Prefix | 11110000 | | | #### NOTES: AL = 8-bit accumulator AX = 16-bit accumulator CX = Count register DS = Data segment ES = Extra segment Above/below refers to unsigned value. Greater = more positive; Less = less positive (more negative) signed values if d = 1 then "to" reg, if d = 0 then "from" reg if w = 1 then word instruction; if w = 0 then byte instruc- if mod = 11 then r/m is treated as a REG field if mod = 00 then DISP = 0\*, disp-low and disp-high are absent if mod = 01 then DISP = disp-low sign-extended to 16 bits, disp-high is absent if mod = 10 then DISP = disp-high: disp-low if r/m = 000 then EA = (BX) + (SI) + DISP if r/m = 001 then EA = (BX) + (DI) + DISP if r/m = 010 then EA = (BP) + (SI) + DISP if r/m = 011 then EA = (BP) + (DI) + DISP if r/m = 100 then EA = (SI)' + DISP if r/m = 101 then EA = (DI) + DISP if r/m = 110 then EA = (BP) + DISP\* if r/m = 111 then EA = (BX) + DISP DISP follows 2nd byte of instruction (before data if required) \*except if mod = 00 and r/m = 110 then EA = disphigh: disp-low. \*\*MOV CS, REG/MEMORY not allowed. if s:w = 01 then 16 bits of immediate data form the operand. if s:w = 11 then an immediate data byte is sign extended to form the 16-bit operand. if v = 0 then "count" = 1; if v = 1 then "count" in (CL) x = don't care z is used for string primitives for comparison with ZF FLAG. SEGMENT OVERRIDE PREFIX 0 0 1 reg 1 1 0 REG is assigned according to the following table: | 16-Bit (w = 1) | 8-Bit (w = 0) | Segment | |----------------|---------------|---------| | 000 AX | 000 AL | 00 ES | | 001 CX | 001 CL | 01 CS | | 010 DX | 010 DL | 10 SS | | 011 BX | 011 BL | 11 DS | | 100 SP | 100 AH | | | 101 BP | 101 CH | - | | 110 SI | 110 DH | | | 111 DI | 111 BH | | Instructions which reference the flag register file as a 16-bit object use the symbol FLAGS to represent the file: FLAGS = X:X:X:X:(OF):(DF):(IF):(TF):(SF):(ZF):X:(AF):X:(PF):X:(CF) Mnemonics © Intel, 1978