# MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification The MPC8555E contains a PowerPC<sup>TM</sup> processor core with system logic required for networking, storage, and general-purpose embedded applications. For functional characteristics of the processor, refer to the *MPC8555E PowerQUICC*<sup>TM</sup> *III Integrated Communications Processor Reference Manual*. To locate any published errata or updates for this document refer to http://www.freescale.com or contact your Freescale sales office. #### Contents | 1. | Overview | . 2 | |-----|---------------------------------------|-----| | 2. | Electrical Characteristics | . 8 | | 3. | Power Characteristics | 12 | | 4. | Clock Timing | 14 | | 5. | RESET Initialization | 15 | | 6. | DDR SDRAM | 16 | | 7. | DUART | 20 | | 8. | Ethernet: Three-Speed, MII Management | 2 | | 9. | Local Bus | 32 | | 10. | CPM | 42 | | 11. | JTAG | 48 | | 12. | I2C | 5 | | 13. | PCI | 53 | | 14. | Package and Pin Listings | 55 | | 15. | Clocking | 65 | | 16. | Thermal | 68 | | 17. | System Design Information | 78 | | 18. | Document Revision History | 84 | | 10 | Device Nomenclature | 8/ | # 1 Overview The following section provides a high-level overview of the MPC8555E features. Figure 1 shows the major functional units within the MPC8555E. Figure 1. MPC8555E Block Diagram # 1.1 Key Features The following lists an overview of the MPC8555E feature set. - Embedded e500 Book E-compatible core - High-performance, 32-bit Book E-enhanced core that implements the PowerPC architecture - Dual-issue superscalar, 7-stage pipeline design - 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection - Lockable L1 caches—entire cache or on a per-line basis - Separate locking for instructions and data - Single-precision floating-point operations - Memory management unit especially designed for embedded applications - Enhanced hardware and software debug support - Dynamic power management - Performance monitor facility MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 3 - Security Engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, 802.11i, iSCSI, and IKE processing. The Security Engine contains 4 Crypto-channels, a Controller, and a set of crypto Execution Units (EUs). The Execution Units are: - Public Key Execution Unit (PKEU) supporting the following: - RSA and Diffie-Hellman - Programmable field size up to 2048-bits - Elliptic curve cryptography - F2m and F(p) modes - Programmable field size up to 511-bits - Data Encryption Standard Execution Unit (DEU) - DES, 3DES - Two key (K1, K2) or Three Key (K1, K2, K3) - ECB and CBC modes for both DES and 3DES - Advanced Encryption Standard Unit (AESU) - Implements the Rinjdael symmetric key cipher - Key lengths of 128, 192, and 256 bits. Two key - ECB, CBC, CCM, and Counter modes - ARC Four execution unit (AFEU) - Implements a stream cipher compatible with the RC4 algorithm - 40- to 128-bit programmable key - Message Digest Execution Unit (MDEU) - SHA with 160-bit or 256-bit message digest - MD5 with 128-bit message digest - HMAC with either algorithm - Random Number Generator (RNG) - 4 Crypto-channels, each supporting multi-command descriptor chains - Static and/or dynamic assignment of crypto-execution units via an integrated controller - Buffer size of 256 Bytes for each execution unit, with flow control for large data sizes - High-performance RISC CPM operating at up to 333 MHz - CPM software compatibility with previous PowerQUICC families - One instruction per clock - Executes code from internal ROM or instruction RAM - 32-bit RISC architecture - Tuned for communication environments: instruction set supports CRC computation and bit manipulation. - Internal timer - Interfaces with the embedded e500 core processor through a 32-Kbyte dual-port RAM and virtual DMA channels for each peripheral controller - Handles serial protocols and virtual DMA MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### Overview - Two full-duplex fast communications controllers (FCCs) that support the following protocols: - ATM protocol through two UTOPIA level 2 interfaces - IEEE802.3/Fast Ethernet (10/100) - HDLC - Totally transparent operation - Three full-duplex serial communications controllers (SCCs) support the following protocols: - High level/synchronous data link control (HDLC/SDLC) - LocalTalk (HDLC-based local area network protocol) - Universal asynchronous receiver transmitter (UART) - Synchronous UART (1x clock mode) - Binary synchronous communication (BISYNC) - Totally transparent operation - QMC support, providing 64 channels per SCC using only one physical TDM interface - Universal serial bus (USB) controller that is full/low-speed compliant (multiplexed on an SCC) - USB host mode - Supports USB slave mode - Serial peripheral interface (SPI) support for master or slave - I<sup>2</sup>C bus controller - Two serial management controllers (SMCs) supporting: - UART - Transparent - General-circuit interfaces (GCI) - Time-slot assigner supports multiplexing of data from any of the SCCs and FCCs onto eight time-division multiplexed (TDM) interfaces. The time-slot assigner supports the following TDM formats: - T1/CEPT lines - T3/E3 - Pulse code modulation (PCM) highway interface - ISDN primary rate - Freescale interchip digital link (IDL) - General circuit interface (GCI) - User-defined interfaces - Eight independent baud rate generators (BRGs) - Four general-purpose 16-bit timers or two 32-bit timers - General-purpose parallel ports—16 parallel I/O lines with interrupt capability - 256 Kbytes of on-chip memory - Can act as a 256-Kbyte level-2 cache - Can act as a 256-Kbyte or two 128-Kbyte memory-mapped SRAM arrays MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 - Can be partitioned into 128-Kbyte L2 cache plus 128-Kbyte SRAM - Full ECC support on 64-bit boundary in both cache and SRAM modes - SRAM operation supports relocation and is byte-accessible - Cache mode supports instruction caching, data caching, or both - External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing) - Eight-way set-associative cache organization (1024 sets of 32-byte cache lines) - Supports locking the entire cache or selected lines - Individual line locks set and cleared through Book E instructions or by externally mastered transactions - Global locking and flash clearing done through writes to L2 configuration registers - Instruction and data locks can be flash cleared separately - Read and write buffering for internal bus accesses - Address translation and mapping unit (ATMU) - Eight local access windows define mapping within local 32-bit address space - Inbound and outbound ATMUs map to larger external address spaces - Three inbound windows plus a configuration window on PCI - Four inbound windows - Four outbound windows plus default translation for PCI - DDR memory controller - Programmable timing supporting first generation DDR SDRAM - 64-bit data interface, up to MHz data rate - Four banks of memory supported, each up to 1 Gbyte - DRAM chip configurations from 64 Mbits to 1 Gbit with x8/x16 data ports - Full ECC support - Page mode support (up to 16 simultaneous open pages) - Contiguous or discontiguous memory mapping - Sleep mode support for self refresh DDR SDRAM - Supports auto refreshing - On-the-fly power management using CKE signal - Registered DIMM support - Fast memory access via JTAG port - 2.5-V SSTL2 compatible I/O - Programmable interrupt controller (PIC) - Programming model is compliant with the OpenPIC architecture - Supports 16 programmable interrupt and processor task priority levels - Supports 12 discrete external interrupts - Supports 4 message interrupts with 32-bit messages MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### Overview - Supports connection of an external interrupt controller such as the 8259 programmable interrupt controller - Four global high resolution timers/counters that can generate interrupts - Supports additional internal interrupt sources - Supports fully nested interrupt delivery - Interrupts can be routed to external pin for external processing - Interrupts can be routed to the e500 core's standard or critical interrupt inputs - Interrupt summary registers allow fast identification of interrupt source - Two I<sup>2</sup>C controllers (one is contained within the CPM, the other is a stand-alone controller which is not part of the CPM) - Two-wire interface - Multiple master support - Master or slave I<sup>2</sup>C mode support - On-chip digital filtering rejects spikes on the bus - Boot sequencer - Optionally loads configuration data from serial ROM at reset via the stand-alone I<sup>2</sup>C interface - Can be used to initialize configuration registers and/or memory - Supports extended I<sup>2</sup>C addressing mode - Data integrity checked with preamble signature and CRC #### DUART - Two 4-wire interfaces (RXD, TXD, RTS, CTS) - Programming model compatible with the original 16450 UART and the PC16550D - Local bus controller (LBC) - Multiplexed 32-bit address and data operating at up to 166 MHz - Eight chip selects support eight external slaves - Up to eight-beat burst transfers - The 32-, 16-, and 8-bit port sizes are controlled by an on-chip memory controller - Three protocol engines available on a per chip select basis: - General purpose chip select machine (GPCM) - Three user programmable machines (UPMs) - Dedicated single data rate SDRAM controller - Parity support - Default boot ROM chip select with configurable bus width (8-, 16-, or 32-bit) - Two Three-speed (10/100/1000)Ethernet controllers (TSECs) - Dual IEEE 802.3, 802.3u, 802.3x, 802.3z AC compliant controllers - Support for Ethernet physical interfaces: - 10/100/1000 Mbps IEEE 802.3 GMII - 10/100 Mbps IEEE 802.3 MII MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 - 10 Mbps IEEE 802.3 MII - 1000 Mbps IEEE 802.3z TBI - 10/100/1000 Mbps RGMII/RTBI - Full- and half-duplex support - Buffer descriptors are backwards compatible with MPC8260 and MPC860T 10/100 programming models - 9.6-Kbyte jumbo frame support - RMON statistics support - 2-Kbyte internal transmit and receive FIFOs - MII management interface for control and status - Programmable CRC generation and checking - OCeaN switch fabric - Three-port crossbar packet switch - Reorders packets from a source based on priorities - Reorders packets to bypass blocked packets - Implements starvation avoidance algorithms - Supports packets with payloads of up to 256 bytes - Integrated DMA controller - Four-channel controller - All channels accessible by both local and remote masters - Extended DMA functions (advanced chaining and striding capability) - Support for scatter and gather transfers - Misaligned transfer capability - Interrupt on completed segment, link, list, and error - Supports transfers to or from any local memory or I/O port - Selectable hardware-enforced coherency (snoop/no-snoop) - Ability to start and flow control each DMA channel from external 3-pin interface - Ability to launch DMA from single write transaction - PCI Controllers - PCI 2.2 compatible - One 64-bit or two 32-bit PCI ports supported at 16 to 66 MHz - Host and agent mode support, 64-bit PCI port can be host or agent, if two 32-bit ports, only one can be an agent - 64-bit dual address cycle (DAC) support - Supports PCI-to-memory and memory-to-PCI streaming - Memory prefetching of PCI read accesses - Supports posting of processor-to-PCI and PCI-to-memory writes MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### **Electrical Characteristics** - PCI 3.3-V compatible - Selectable hardware-enforced coherency - Selectable clock source (SYSCLK or independent PCI\_CLK) - Power management - Fully static 1.2-V CMOS design with 3.3- and 2.5-V I/O - Supports power save modes: doze, nap, and sleep - Employs dynamic power management - Selectable clock source (sysclk or independent PCI\_CLK) - System performance monitor - Supports eight 32-bit counters that count the occurrence of selected events - Ability to count up to 512 counter specific events - Supports 64 reference events that can be counted on any of the 8 counters - Supports duration and quantity threshold counting - Burstiness feature that permits counting of burst events with a programmable time between bursts - Triggering and chaining capability - Ability to generate an interrupt on overflow - System access port - Uses JTAG interface and a TAP controller to access entire system memory map - Supports 32-bit accesses to configuration registers - Supports cache-line burst accesses to main memory - Supports large block (4-Kbyte) uploads and downloads - Supports continuous bit streaming of entire block for fast upload and download - IEEE 1149.1-compliant, JTAG boundary scan - 783 FC-PBGA package # 2 Electrical Characteristics This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8555E. The MPC8555E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 ## 2.1 Overall DC Electrical Characteristics This section covers the ratings, conditions, and other characteristics. # 2.1.1 Absolute Maximum Ratings Table 1 provides the absolute maximum ratings. Table 1. Absolute Maximum Ratings <sup>1</sup> | Ch | aracteristic | Symbol | Max Value | Unit | Notes | |---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------|------|-------| | Core supply voltage | | V <sub>DD</sub> | -0.3 to 1.32<br>0.3 to 1.43 (for 1 GHz only) | V | | | PLL supply voltage | | AV <sub>DD</sub> | -0.3 to 1.32<br>0.3 to 1.43 (for 1 GHz only) | ٧ | | | DDR DRAM I/O voltage | | GV <sub>DD</sub> | -0.3 to 3.63 | V | | | Three-speed Ethernet I/O, | MII management voltage | LV <sub>DD</sub> | -0.3 to 3.63<br>-0.3 to 2.75 | V | | | CPM, PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | | OV <sub>DD</sub> | -0.3 to 3.63 | V | 3 | | Input voltage | DDR DRAM signals | MV <sub>IN</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | 2, 5 | | | DDR DRAM reference | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | 2, 5 | | | Three-speed Ethernet signals | LV <sub>IN</sub> | -0.3 to (LV <sub>DD</sub> + 0.3) | V | 4, 5 | | | CPM, Local bus, DUART,<br>SYSCLK, system control and<br>power management, I <sup>2</sup> C, and<br>JTAG signals | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | 5 | | | PCI | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | 6 | | Storage temperature range | Storage temperature range | | -55 to 150 | °C | | #### Notes: - 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. **Caution:** MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 3. **Caution:** OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - Caution: LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 5. (M,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2. - 6. OV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 3. # 2.1.2 Power Sequencing One consequence of multiple power supplies is that when power is initially applied the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### **Electrical Characteristics** supply, and the manner in which different voltages are derived. However, with the advancement in the PowerQUICC III ESD design, the order in which the various PowerQUICC III power rails ramp is open without adverse effect to the PowerQUICC III device as long as the supplies do not exceed to absolute maximum ratings. # 2.1.3 Recommended Operating Conditions Table 2 provides the recommended operating conditions for the MPC8555E. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. **Table 2. Recommended Operating Conditions** | Characteristic | | Symbol | Recommended Value | Unit | |----------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------|------| | Core supply voltage | | V <sub>DD</sub> | 1.2 V ± 60 mV<br>1.3 V± 50 mV(for 1 GHz only) | V | | PLL supply voltage | | AV <sub>DD</sub> | 1.2 V ± 60 mV<br>1.3 V ± 50 mV(for 1 GHz only) | V | | DDR DRAM I/O voltage | | GV <sub>DD</sub> | 2.5 V ± 125 mV | V | | Three-speed Ethernet I/O voltage | | LV <sub>DD</sub> | 3.3 V ± 165 mV<br>2.5 V ± 125 mV | V | | | PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | | 3.3 V ± 165 mV | V | | Input voltage | DDR DRAM signals | MV <sub>IN</sub> | GND to GV <sub>DD</sub> | V | | | DDR DRAM reference | MV <sub>REF</sub> | GND to GV <sub>DD</sub> | V | | | Three-speed Ethernet signals | LV <sub>IN</sub> | GND to LV <sub>DD</sub> | V | | | PCI, local bus, DUART,<br>SYSCLK, system control and<br>power management, I <sup>2</sup> C, and<br>JTAG signals | OV <sub>IN</sub> | GND to OV <sub>DD</sub> | V | | Die-junction Temperature | | Tj | 0 to 105 | °C | 1. Note that t<sub>SYS</sub> refers to the clock period associated with the SYSCLK signal. Figure 2. Overshoot/Undershoot Voltage for $GV_{DD}/OV_{DD}/LV_{DD}$ The MPC8555E core voltage must always be provided at nominal 1.2 V (see Table 2 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2. The input voltage threshold scales with respect to the associated I/O supply voltage. $OV_{DD}$ and $LV_{DD}$ based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses a single-ended differential receiver referenced the externally supplied $MV_{REF}$ signal (nominally set to $GV_{DD}/2$ ) as is appropriate for the SSTL2 electrical signaling standard. # 2.1.4 Output Driver Characteristics Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 **Table 3. Output Drive Capability** | Driver Type | Programmable Output Impedance $(\Omega)$ | Supply<br>Voltage | Notes | |---------------------------------------|------------------------------------------|------------------------------|-------| | Local bus interface utilities signals | 25 | OV <sub>DD</sub> = 3.3 V | 1 | | | 42 (default) | | | | PCI signals | 25 | | 2 | | | 42 (default) | | | | DDR signal | 20 | GV <sub>DD</sub> = 2.5 V | | | TSEC/10/100 signals | 42 | LV <sub>DD</sub> = 2.5/3.3 V | | | DUART, system control, I2C, JTAG | 42 | OV <sub>DD</sub> = 3.3 V | | #### Notes: - 1. The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR. - 2. The drive strength of the PCI interface is determined by the setting of the PCI\_GNT1 signal at reset. # 3 Power Characteristics The estimated typical power dissipation for this family of PowerQUICC III devices is shown in Table 4. Table 4. Power Dissipation <sup>1 2</sup> | CCB Frequency<br>(MHz) | Core Frequency<br>(MHz) | V <sub>DD</sub> | Typical Power <sup>3 4</sup> (W) | Maximum Power <sup>5</sup><br>(W) | |------------------------|-------------------------|-----------------|----------------------------------|-----------------------------------| | 200 | 400 | 1.2 | 4.9 | 6.6 | | | 500 | 1.2 | 5.2 | 7.0 | | | 600 | 1.2 | 5.5 | 7.3 | | 267 | 533 | 1.2 | 5.4 | 7.2 | | | 667 | 1.2 | 5.9 | 7.7 | | | 800 | 1.2 | 6.3 | 9.1 | | 333 | 667 | 1.2 | 6.0 | 7.9 | | | 833 | 1.2 | 6.5 | 9.3 | | | 1000 <sup>6</sup> | 1.3 | 9.6 | 12.8 | $<sup>^{1}</sup>$ $\,$ The values do not include I/O supply power (OV $_{DD}$ , LV $_{DD}$ , GV $_{DD}$ ) or AV $_{DD}$ . MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. Any customer design must take these considerations into account to ensure the maximum 105 degrees junction temperature is not exceeded on this device. Typical power is based on a nominal voltage of $V_{DD}$ = 1.2V, a nominal process, a junction temperature of $T_i$ = 105° C, and a Dhrystone 2.1 benchmark application. Thermal solutions will likely need to design to a value higher than Typical Power based on the end application, T<sub>A</sub> target, and I/O power Maximum power is based on a nominal voltage of $V_{DD} = 1.2V$ , worst case process, a junction temperature of $T_i = 105^{\circ}$ C, and an artificial smoke test. The nominal recommended $V_{DD} = 1.3V$ for this speed grade. Table 5. Typical I/O Power Dissipation | Interface | Parameters | GVDD<br>(2.5V) | OVDD<br>(3.3V) | LVDD<br>(3.3V) | LVDD<br>(2.5V) | Unit | Comments | |---------------|----------------|----------------|----------------|----------------|----------------|------|-----------------------------------------------------------| | DDR I/O | CCB = 200 MHz | 0.46 | | | | W | _ | | | CCB = 266 Mhz | 0.59 | | | | W | _ | | | CCB = 300 Mhz | 0.66 | | | | W | _ | | | CCB = 333 Mhz | 0.73 | | | | W | _ | | PCI I/O | 64b, 66Mhz | | 0.14 | | | W | _ | | | 64b, 33Mhz | | 0.08 | | | W | _ | | | 32b, 66Mhz | | 0.07 | | | W | Multiply by 2 if using two 32b ports | | | 32b, 33Mhz | | 0.04 | | | W | | | Local Bus I/O | 32b, 167Mhz | | 0.30 | | | W | _ | | | 32b, 133Mhz | | 0.24 | | | W | _ | | | 32b, 83Mhz | | 0.16 | | | W | | | | 32b, 66Mhz | | 0.13 | | | W | _ | | | 32b, 33Mhz | | 0.07 | | | W | _ | | TSEC I/O | MII | | | 0.01 | | W | Multiply by number of interfaces | | | GMII or TBI | | | 0.07 | | W | used. | | | RGMII or RTBI | | | | 0.04 | W | | | CPM - FCC | MII | | 0.015 | | | W | _ | | | RMII | | 0.013 | | | W | _ | | | HDLC 16 Mbps | | 0.009 | | | W | _ | | | UTOPIA-8 SPHY | | 0.06 | | | W | _ | | | UTOPIA-8 MPHY | | 0.1 | | | W | _ | | | UTOPIA-16 SPHY | | 0.094 | | | W | _ | | | UTOPIA-16 MPHY | | 0.135 | | | W | _ | | CPM - SCC | HDLC 16 Mbps | | 0.004 | | | W | _ | | TDMA or TDMB | Nibble Mode | | 0.01 | | | W | _ | | TDMA or TDMB | Per Channel | | 0.005 | | | W | Up to 4 TDM channels, multiply by number of TDM channels. | # 4 Clock Timing # 4.1 System Clock Timing Table 6 provides the system clock (SYSCLK) AC timing specifications for the MPC8555E. **Table 6. SYSCLK AC Timing Specifications** | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |---------------------------|---------------------------------------|-----|---------|---------|------|-------| | SYSCLK frequency | f <sub>SYSCLK</sub> | _ | _ | 166 | MHz | 1 | | SYSCLK cycle time | t <sub>SYSCLK</sub> | 6.0 | _ | _ | ns | _ | | SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | 1.0 | 1.2 | ns | 2 | | SYSCLK duty cycle | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40 | _ | 60 | % | 3 | | SYSCLK jitter | _ | _ | _ | +/- 150 | ps | 4, 5 | #### Notes: - Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. - 2. Rise and fall times for SYSCLK are measured at 0.6 V and 2.7 V. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter—short term and long term—and is guaranteed by design. - 5. For spread spectrum clocking, guidelines are +/-1% of the input frequency with a maximum of 60 kHz of modulation regardless of the input frequency. # 4.2 TSEC Gigabit Reference Clock Timing Table 7 provides the TSEC gigabit reference clock (EC\_GTX\_CLK125) AC timing specifications for the MPC8555E. Table 7. EC\_GTX\_CLK125 AC Timing Specifications | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |-------------------------------------------------|---------------------------------------|----------|---------|----------|------|-------| | EC_GTX_CLK125 frequency | f <sub>G125</sub> | _ | 125 | _ | MHz | | | EC_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | | | EC_GTX_CLK125 rise time | t <sub>G125R</sub> | _ | _ | 1.0 | ns | 1 | | EC_GTX_CLK125 fall time | t <sub>G125F</sub> | _ | _ | 1.0 | ns | 1 | | EC_GTX_CLK125 duty cycle GMII, TBI RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub> | 45<br>47 | _ | 55<br>53 | % | 1, 2 | #### Notes: - 1. Timing is guaranteed by design and characterization. - 2. EC\_GTX\_CLK125 is used to generate GTX clock for TSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as PHY device can tolerate the duty cycle generated by GTX\_CLK of TSEC. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 # 4.3 Real Time Clock Timing Table 8 provides the real time clock (RTC) AC timing specifications. **Table 8. RTC AC Timing Specifications** | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |---------------------|-------------------|-----------------------------|---------|-----|------|-------| | RTC clock high time | t <sub>RTCH</sub> | 2 x<br>t <sub>CCB_CLK</sub> | _ | _ | ns | | | RTC clock low time | t <sub>RTCL</sub> | 2 x<br>t <sub>CCB_CLK</sub> | _ | | ns | | # 5 RESET Initialization This section describes the AC electrical specifications for the RESET initialization timing requirements of the MPC8555E. Table 9 provides the RESET initialization AC timing specifications. **Table 9. RESET Initialization Timing Specifications** | Parameter/Condition | Min | Max | Unit | Notes | |---------------------------------------------------------------------------------------------------------|-----|-----|---------|-------| | Required assertion time of HRESET | 100 | _ | μs | | | Minimum assertion time for SRESET | 512 | _ | SYSCLKs | 1 | | PLL input setup time with stable SYSCLK before HRESET negation | 100 | _ | μs | | | Input setup time for POR configs (other than PLL config) with respect to negation of HRESET | 4 | _ | SYSCLKs | 1 | | Input hold time for POR configs (including PLL config) with respect to negation of HRESET | 2 | _ | SYSCLKs | 1 | | Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _ | 5 | SYSCLKs | 1 | #### Notes: Table 10 provides the PLL and DLL lock times. Table 10. PLL and DLL Lock Times | Parameter/Condition | Min | Max | Unit | Notes | |---------------------|------|---------|------------|-------| | PLL lock times | _ | 100 | μs | | | DLL lock times | 7680 | 122,880 | CCB Clocks | 1, 2 | #### Notes: - 1. DLL lock times are a function of the ratio between the output clock and the platform (or CCB) clock. A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum. - 2. The CCB clock is determined by the SYSCLK × platform PLL ratio. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 <sup>1.</sup> SYSCLK is identical to the PCI\_CLK signal and is the primary clock input for the MPC8555E. See the MPC8555E PowerQUICC III™ Integrated Communications Processor Reference Manual for more details. # 6 DDR SDRAM This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8555E. #### 6.1 DDR SDRAM DC Electrical Characteristics Table 11 provides the recommended operating conditions for the DDR SDRAM component(s) of the MPC8555E. Table 11. DDR SDRAM DC Electrical Characteristics | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------|-------------------|-------------------------------------|-------------------------------------|------|-------| | I/O supply voltage | GV <sub>DD</sub> | 2.375 | 2.625 | V | 1 | | I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3 | V | | | Input low voltage | V <sub>IL</sub> | -0.3 | MV <sub>REF</sub> - 0.18 | V | | | Output leakage current | l <sub>OZ</sub> | -10 | 10 | μΑ | 4 | | Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub> | -15.2 | _ | mA | | | Output low current (V <sub>OUT</sub> = 0.35 V) | l <sub>OL</sub> | 15.2 | _ | mA | | | MV <sub>REF</sub> input leakage current | I <sub>VREF</sub> | _ | 5 | μΑ | | #### Notes: - 1. ${\rm GV_{DD}}$ is expected to be within 50 mV of the DRAM ${\rm GV_{DD}}$ at all times. - 2. $MV_{REF}$ is expected to be equal to $0.5 \times GV_{DD}$ , and to track $GV_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on $MV_{REF}$ may not exceed $\pm 2\%$ of the DC value. - 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>RFF</sub>. This rail should track variations in the DC level of MV<sub>RFF</sub>. - 4. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{GV}_{\text{DD}}$ . Table 12 provides the DDR capacitance. **Table 12. DDR SDRAM Capacitance** | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |---------------------------------------------|------------------|-----|-----|------|-------| | Input/output capacitance: DQ, DQS, MSYNC_IN | C <sub>IO</sub> | 6 | 8 | pF | 1 | | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | 1 | #### Note: 1. This parameter is sampled. $GV_{DD} = 2.5 \text{ V} \pm 0.125 \text{ V}, f = 1 \text{ MHz}, T_A = 25 ^{\circ}\text{C}, V_{OUT} = GV_{DD}/2, V_{OUT} \text{ (peak to peak)} = 0.2 \text{ V}.$ MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 ## 6.2 DDR SDRAM AC Electrical Characteristics This section provides the AC electrical characteristics for the DDR SDRAM interface. # 6.2.1 DDR SDRAM Input AC Timing Specifications Table 13 provides the input AC timing specifications for the DDR SDRAM interface. **Table 13. DDR SDRAM Input AC Timing Specifications** At recommended operating conditions with $GV_{DD}$ of 2.5 V $\pm$ 5%. | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------|---------------------|--------------------------|--------------------------|------|-------| | AC input low voltage | V <sub>IL</sub> | _ | MV <sub>REF</sub> – 0.31 | V | | | AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | GV <sub>DD</sub> + 0.3 | V | | | MDQS—MDQ/MECC input skew per byte | t <sub>DISKEW</sub> | _ | | ps | 1 | | For DDR = 333 MHz<br>For DDR ≤ 266 MHz | | | 750<br>1125 | | | #### Note: # 6.2.2 DDR SDRAM Output AC Timing Specifications Table 14 and Table 15 provide the output AC timing specifications and measurement conditions for the DDR SDRAM interface. Table 14. DDR SDRAM Output AC Timing Specifications for Source Synchronous Mode At recommended operating conditions with $GV_{DD}$ of 2.5 V $\pm$ 5%. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------------|---------------------|-------------------------|-------------------|------|-------| | MCK[n] cycle time, (MCK[n]/MCK[n] crossing) | t <sub>MCK</sub> | 6 | 10 | ns | 2 | | Skew between any MCK toADDR/CMD 333 MHz 266 MHz 200 MHz | <sup>t</sup> AOSKEW | -1000<br>-1100<br>-1200 | 200<br>300<br>400 | ps | 3 | | ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz | <sup>t</sup> DDKHAS | 2.8<br>3.45<br>4.6 | _ | ns | 4 | | ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz | <sup>t</sup> DDKHAX | 2.0<br>2.65<br>3.8 | _ | ns | 4 | | MCS(n) output setup with respect to MCK 333 MHz 266 MHz 200 MHz | <sup>t</sup> DDKHCS | 2.8<br>3.45<br>4.6 | _ | ns | 4 | MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 <sup>1.</sup> Maximum possible skew between a data strobe (MDQS[n]) and any corresponding bit of data (MDQ[8n + {0...7}] if 0 <= n <= 7) or ECC (MECC[{0...7}] if n = 8). #### **DDR SDRAM** #### Table 14. DDR SDRAM Output AC Timing Specifications for Source Synchronous Mode (continued) At recommended operating conditions with $GV_{DD}$ of 2.5 V ± 5%. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------------------------------------|---------------------------------------------|-------------------------------|------------------------------|------|-------| | MCS(n) output hold with respect to MCK 333 MHz 266 MHz 200 MHz | <sup>t</sup> DDKHCX | 2.0<br>2.65<br>3.8 | _ | ns | 4 | | MCK to MDQS 333 MHz 266 MHz 200 MHz | <sup>t</sup> DDKHMH | -0.9<br>-1.1<br>-1.2 | 0.3<br>0.5<br>0.6 | ns | 5 | | MDQ/MECC/MDM output setup with respect to MDQS 333 MHz 266 MHz 200 MHz | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 900<br>900<br>1200 | _ | ps | 6 | | MDQ/MECC/MDM output hold with respect to MDQS 333 MHz 266 MHz 200 MHz | <sup>t</sup> DDKHDX,<br><sup>t</sup> DDKLDX | 900<br>900<br>1200 | _ | ps | 6 | | MDQS preamble start | t <sub>DDKHMP</sub> | -0.5 × t <sub>MCK</sub> - 0.9 | -0.5 × t <sub>MCK</sub> +0.3 | ns | 7 | | MDQS epilogue end | t <sub>DDKLME</sub> | -0.9 | 0.3 | ns | 7 | #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V. - 3. In the source synchronous mode, MCK/MCK can be shifted in 1/4 applied cycle increments through the Clock Control Register. For the skew measurements referenced for t<sub>AOSKEW</sub> it is assumed that the clock adjustment is set to align the address/command valid with the rising edge of MCK. - 4. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the Clock Control register is set to adjust the memory clocks by 1/2 applied cycle. The MCSx pins are separated from the ADDR/CMD (address and command) bus in the HW spec. This was separated because the MCSx pins typically have different loadings than the rest of the address and command bus, even though they have the same timings. - 5. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). In the source synchronous mode, MDQS can launch later than MCK by 0.3 ns at the maximum. However, MCK may launch later than MDQS by as much as 0.9 ns. t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. In source synchronous mode, this will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the MPC8555E PowerQUICC III Integrated Communications Processor Reference Manual for a description and understanding of the timing modifications enabled by use of these bits. - 6. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the MPC8555E. - 7. All outputs are referenced to the rising edge of MCK(n) at the pins of the MPC8555E. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Figure 3 shows the DDR SDRAM output timing for address skew with respect to any MCK. Figure 3. Timing Diagram for tAOSKEW Measurement Figure 4 shows the DDR SDRAM output timing diagram for the source synchronous mode. Figure 4. DDR SDRAM Output Timing Diagram for Source Synchronous Mode #### **DUART** Figure 5 provides the AC test load for the DDR bus. Figure 5. DDR AC Test Load **Table 15. DDR SDRAM Measurement Conditions** | Symbol | DDR | Unit | Notes | |------------------|------------------------------------|------|-------| | V <sub>TH</sub> | MV <sub>REF</sub> ± 0.31 V | V | 1 | | V <sub>OUT</sub> | $0.5 \times \text{GV}_{\text{DD}}$ | V | 2 | #### Notes: - 1. Data input threshold measurement point. - 2. Data output measurement point. # 7 DUART This section describes the DC and AC electrical specifications for the DUART interface of the MPC8555E. ## 7.1 DUART DC Electrical Characteristics Table 16 provides the DC electrical characteristics for the DUART interface of the MPC8555E. **Table 16. DUART DC Electrical Characteristics** | Parameter | Symbol | Test Condition | Min | Max | Unit | |---------------------------|-----------------|------------------------------------------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | $V_{OUT} \ge V_{OH}$ (min) or | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | V <sub>OUT</sub> ≤ V <sub>OL</sub> (max) | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | $V_{IN}^{1} = 0 \text{ V or } V_{IN} = V_{DD}$ | _ | ±5 | μΑ | | High-level output voltage | V <sub>OH</sub> | $OV_{DD} = min,$ $I_{OH} = -100 \mu A$ | OV <sub>DD</sub> – 0.2 | _ | V | | Low-level output voltage | V <sub>OL</sub> | $OV_{DD} = min, I_{OL} = 100 \mu A$ | _ | 0.2 | V | #### Note: 1. Note that the symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 1 and Table 2. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 # 7.2 DUART AC Electrical Specifications Table 17 provides the AC timing parameters for the DUART interface of the MPC8555E. **Table 17. DUART AC Timing Specifications** | Parameter | Value | Unit | Notes | |-------------------|--------------------------------|------|-------| | Minimum baud rate | f <sub>CCB_CLK</sub> / 1048576 | baud | 3 | | Maximum baud rate | f <sub>CCB_CLK</sub> / 16 | baud | 1, 3 | | Oversample rate | 16 | _ | 2, 3 | #### Notes: - 1. Actual attainable baud rate will be limited by the latency of interrupt processing. - 2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. - 3. Guaranteed by design. # 8 Ethernet: Three-Speed, MII Management This section provides the AC and DC electrical characteristics for three-speed,10/100/1000, and MII management. # 8.1 Three-Speed Ethernet Controller (TSEC) (10/100/1000 Mbps)—GMII/MII/TBI/RGMII/RTBI Electrical Characteristics The electrical characteristics specified here apply to all GMII (gigabit media independent interface), the MII (media independent interface), TBI (ten-bit interface), RGMII (reduced gigabit media independent interface), and RTBI (reduced ten-bit interface) signals except MDIO (management data input/output) and MDC (management data clock). The RGMII and RTBI interfaces are defined for 2.5 V, while the GMII and TBI interfaces can be operated at 3.3 or 2.5 V. Whether the GMII, MII, or TBI interface is operated at 3.3 or 2.5 V, the timing is compliant with the IEEE 802.3 standard. The RGMII and RTBI interfaces follow the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics." #### 8.1.1 TSEC DC Electrical Characteristics All GMII,MII, TBI, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 18 and Table 19. The potential applied to the input of a GMII,MII, TBI, RGMII, or RTBI receiver may exceed the potential of the receiver's power supply (i.e., a GMII driver powered from a 3.6-V supply driving V<sub>OH</sub> into a GMII receiver powered from a 2.5-V supply). Tolerance for dissimilar GMII driver and receiver supply potentials is implicit in these specifications. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Ethernet: Three-Speed, MII Management Table 18. GMII, MII, and TBI DC Electrical Characteristics | Parameter | Symbol | Conditions | | Min | Max | Unit | |----------------------|------------------|-------------------------------------------------|------------------------|------|------------------------|------| | Supply voltage 3.3 V | LV <sub>DD</sub> | _ | | 3.13 | 3.47 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -4.0 \text{ mA}$ | LV <sub>DD</sub> = Min | 2.40 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | $I_{OL} = 4.0 \text{ mA}$ $LV_{DD} = Min$ | | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | _ | _ | 1.70 | LV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | _ | -0.3 | 0.90 | V | | Input high current | I <sub>IH</sub> | V <sub>IN</sub> <sup>1</sup> = LV <sub>DD</sub> | | _ | 40 | μА | | Input low current | I <sub>IL</sub> | V <sub>IN</sub> <sup>1</sup> = 0 | GND | -600 | _ | μΑ | #### Note: Table 19. GMII, MII, RGMII RTBI, and TBI DC Electrical Characteristics | Parameters | Symbol | Min | Мах | Unit | |----------------------------------------------------------------------------|------------------|------------|------------------------|------| | Supply voltage 2.5 V | LV <sub>DD</sub> | 2.37 | 2.63 | V | | Output high voltage<br>(LV <sub>DD</sub> = Min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage<br>(LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | | Input high voltage<br>(LV <sub>DD</sub> = Min) | V <sub>IH</sub> | 1.70 | LV <sub>DD</sub> + 0.3 | V | | Input low voltage<br>(LV <sub>DD</sub> = Min) | V <sub>IL</sub> | -0.3 | 0.70 | V | | Input high current (V <sub>IN</sub> <sup>1</sup> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _ | 10 | μА | | Input low current (V <sub>IN</sub> <sup>1</sup> = GND) | I <sub>IL</sub> | <b>–15</b> | П | μА | #### Note: MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 <sup>1.</sup> The symbol $V_{\text{IN}}$ , in this case, represents the $LV_{\text{IN}}$ symbol referenced in Table 1 and Table 2. <sup>1.</sup> Note that the symbol $V_{\text{IN}}$ , in this case, represents the $LV_{\text{IN}}$ symbol referenced in Table 1and Table 2. # 8.2 GMII, MII, TBI, RGMII, and RTBI AC Timing Specifications The AC timing specifications for GMII, MII, TBI, RGMII, and RTBI are presented in this section. # 8.2.1 GMII AC Timing Specifications This section describes the GMII transmit and receive AC timing specifications. # 8.2.2 GMII Transmit AC Timing Specifications Table 20 provides the GMII transmit AC timing specifications. #### **Table 20. GMII Transmit AC Timing Specifications** At recommended operating conditions with LV $_{DD}$ of 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------| | GTX_CLK clock period | t <sub>GTX</sub> | _ | 8.0 | _ | ns | | GTX_CLK duty cycle | t <sub>GTXH</sub> /t <sub>GTX</sub> | 40 | _ | 60 | % | | GMII data TXD[7:0], TX_ER, TX_EN setup time | t <sub>GTKHDV</sub> | 2.5 | _ | _ | ns | | GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub> | 0.5 | _ | 5.0 | ns | | GTX_CLK data clock rise and fall times | t <sub>GTXR</sub> <sup>3</sup> , t <sub>GTXR</sub> <sup>2,4</sup> | _ | _ | 1.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7 V and 1.9 V voltage levels. - 3. Guaranteed by characterization. - 4. Guaranteed by design. Figure 6 shows the GMII transmit AC timing diagram. Figure 6. GMII Transmit AC Timing Diagram MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Ethernet: Three-Speed, MII Management # 8.2.2.1 GMII Receive AC Timing Specifications Table 21 provides the GMII receive AC timing specifications. #### **Table 21. GMII Receive AC Timing Specifications** At recommended operating conditions with LV $_{DD}$ of 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------|------------------------------------------------------|-----|-----|-----|------| | RX_CLK clock period | t <sub>GRX</sub> | _ | 8.0 | _ | ns | | RX_CLK duty cycle | t <sub>GRXH</sub> /t <sub>GRX</sub> | 40 | _ | 60 | % | | RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub> | 2.0 | _ | _ | ns | | RXD[7:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>GRDXKH</sub> | 0.5 | _ | _ | ns | | RX_CLK clock rise and fall time | t <sub>GRXR</sub> , t <sub>GRXF</sub> <sup>2,3</sup> | _ | _ | 1.0 | ns | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7 V and 1.9 V voltage levels. - 3. Guaranteed by design. Figure 7 provides the AC test load for TSEC. Figure 7. TSEC AC Test Load Figure 8 shows the GMII receive AC timing diagram. Figure 8. GMII Receive AC Timing Diagram MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 25 # 8.2.3 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. ## 8.2.3.1 MII Transmit AC Timing Specifications Table 22 provides the MII transmit AC timing specifications. #### **Table 22. MII Transmit AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub> of 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------------------------------|------------------------------------------------------|-----|-----|-----|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> <sup>2</sup> | _ | 400 | _ | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | _ | 40 | _ | ns | | TX_CLK duty cycle | t <sub>MTXH/</sub> t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise and fall time | t <sub>MTXR</sub> , t <sub>MTXF</sub> <sup>2,3</sup> | 1.0 | _ | 4.0 | ns | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7 V and 1.9 V voltage levels. - 3. Guaranteed by design. Figure 9 shows the MII transmit AC timing diagram. Figure 9. MII Transmit AC Timing Diagram Ethernet: Three-Speed, MII Management # 8.2.3.2 MII Receive AC Timing Specifications Table 23 provides the MII receive AC timing specifications. #### **Table 23. MII Receive AC Timing Specifications** At recommended operating conditions with LV $_{DD}$ of 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------|------------------------------------------------------|------|-----|-----|------| | RX_CLK clock period 10 Mbps | t <sub>MRX</sub> <sup>2</sup> | _ | 400 | _ | ns | | RX_CLK clock period 100 Mbps | t <sub>MRX</sub> | _ | 40 | _ | ns | | RX_CLK duty cycle | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35 | _ | 65 | % | | RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub> | 10.0 | _ | _ | ns | | RXD[3:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>MRDXKH</sub> | 10.0 | _ | _ | ns | | RX_CLK clock rise and fall time | t <sub>MRXR</sub> , t <sub>MRXF</sub> <sup>2,3</sup> | 1.0 | _ | 4.0 | ns | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7 V and 1.9 V voltage levels. - 3. Guaranteed by design. Figure 10 shows the MII receive AC timing diagram. Figure 10. MII Receive AC Timing Diagram MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 # 8.2.4 TBI AC Timing Specifications This section describes the TBI transmit and receive AC timing specifications. # 8.2.4.1 TBI Transmit AC Timing Specifications Table 24 provides the MII transmit AC timing specifications. #### **Table 24. TBI Transmit AC Timing Specifications** At recommended operating conditions with LV $_{DD}$ of 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |--------------------------------------------------------------------|------------------------------------------------------|-----|-----|-----|------| | GTX_CLK clock period | t <sub>TTX</sub> | _ | 8.0 | _ | ns | | GTX_CLK duty cycle | t <sub>TTXH</sub> /t <sub>TTX</sub> | 40 | _ | 60 | % | | GMII data TCG[9:0], TX_ER, TX_EN setup time GTX_CLK going high | t <sub>TTKHDV</sub> | 2.0 | _ | _ | ns | | GMII data TCG[9:0], TX_ER, TX_EN hold time from GTX_CLK going high | t <sub>TTKHDX</sub> | 1.0 | _ | _ | ns | | GTX_CLK clock rise and fall time | t <sub>TTXR</sub> , t <sub>TTXF</sub> <sup>2,3</sup> | _ | _ | 1.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state )</sub>(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Signal timings are measured at 0.7 V and 1.9 V voltage levels. - 3. Guaranteed by design. Figure 11 shows the TBI transmit AC timing diagram. Figure 11. TBI Transmit AC Timing Diagram MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 # 8.2.4.2 TBI Receive AC Timing Specifications Table 25 provides the TBI receive AC timing specifications. #### Table 25. TBI Receive AC Timing Specifications At recommended operating conditions with LV $_{DD}$ of 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |--------------------------------------|------------------------------------------------------|-----|------|-----|------| | RX_CLK clock period | t <sub>TRX</sub> | | 16.0 | | ns | | RX_CLK skew | t <sub>SKTRX</sub> | 7.5 | _ | 8.5 | ns | | RX_CLK duty cycle | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40 | _ | 60 | % | | RCG[9:0] setup time to rising RX_CLK | t <sub>TRDVKH</sub> | 2.5 | _ | _ | ns | | RCG[9:0] hold time to rising RX_CLK | t <sub>TRDXKH</sub> | 1.5 | _ | _ | ns | | RX_CLK clock rise time and fall time | t <sub>TRXR</sub> , t <sub>TRXF</sub> <sup>2,3</sup> | 0.7 | _ | 2.4 | ns | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TRDVKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>TRDXKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TRX</sub> represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX). - 2. Guaranteed by design. Figure 12 shows the TBI receive AC timing diagram. Figure 12. TBI Receive AC Timing Diagram # 8.2.5 RGMII and RTBI AC Timing Specifications Table 26 presents the RGMII and RTBI AC timing specifications. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Ethernet: Three-Speed, MII Management #### Table 26. RGMII and RTBI AC Timing Specifications At recommended operating conditions with LV $_{DD}$ of 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-----------------------------------------------------|---------------------------------------------------------------------|------|-----|------|------| | Data to clock output skew (at transmitter) | t <sub>SKRGT</sub> 5 | -500 | 0 | 500 | ps | | Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKRGT</sub> | 1.0 | _ | 2.8 | ns | | Clock cycle duration <sup>3</sup> | t <sub>RGT</sub> 6 | 7.2 | 8.0 | 8.8 | ns | | Duty cycle for 1000Base-T <sup>4</sup> | t <sub>RGTH</sub> /t <sub>RGT</sub> 6 | 45 | 50 | 55 | % | | Duty cycle for 10BASE-T and 100BASE-TX <sup>3</sup> | t <sub>RGTH</sub> /t <sub>RGT</sub> 6 | 40 | 50 | 60 | % | | Rise and fall times | t <sub>RGTR</sub> <sup>6,7</sup> , t <sub>RGTF</sub> <sup>6,7</sup> | _ | | 0.75 | ns | #### Notes: - 1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. The RGMII specification requires that PC board designer add 1.5 ns or greater in trace delay to the RX\_CLK in order to meet this specification. However, as stated above, this device will function with only 1.0 ns of delay. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. - 5. Guaranteed by characterization. - 6. Guaranteed by design. - 7. Signal timings are measured at 0.5 V and 2.0 V voltage levels. Figure 13 shows the RBMII and RTBI AC timing and multiplexing diagrams. Figure 13. RGMII and RTBI AC Timing and Multiplexing Diagrams # 8.3 Ethernet Management Interface Electrical Characteristics The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for GMII, RGMII, TBI and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (TSEC) (10/100/1000 Mbps)—GMII/MII/TBI/RGMII/RTBI Electrical Characteristics." # 8.3.1 MII Management DC Electrical Characteristics The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in Table 27. Parameter Symbol Conditions Min | Parameter | Symbol | Conditions | | Min | Max | Unit | |------------------------|------------------|----------------------------|------------------------|------|------------------------|------| | Supply voltage (3.3 V) | OV <sub>DD</sub> | _ | _ | 3.13 | 3.47 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -1.0 \text{ mA}$ | LV <sub>DD</sub> = Min | 2.10 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA | LV <sub>DD</sub> = Min | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | _ | | 1.70 | _ | V | | Input low voltage | V <sub>IL</sub> | _ | _ | _ | 0.90 | V | MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Ethernet: Three-Speed, MII Management Table 27. MII Management DC Electrical Characteristics (continued) | Parameter | Symbol | Conditions | | Min | Max | Unit | |--------------------|-----------------|------------------------|--------------------------------------|------|-----|------| | Input high current | I <sub>IH</sub> | LV <sub>DD</sub> = Max | V <sub>IN</sub> <sup>1</sup> = 2.1 V | _ | 40 | μА | | Input low current | I <sub>IL</sub> | LV <sub>DD</sub> = Max | V <sub>IN</sub> = 0.5 V | -600 | _ | μА | #### Note: # 8.3.2 MII Management AC Electrical Specifications Table 28 provides the MII management AC timing specifications. #### **Table 28. MII Management AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub> is 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|---------------------|-------|-----|---------------------------------|------|-------| | MDC frequency | f <sub>MDC</sub> | 0.893 | _ | 10.4 | MHz | 2 | | MDC period | t <sub>MDC</sub> | 96 | _ | 1120 | ns | | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | | | MDC to MDIO valid | t <sub>MDKHDV</sub> | | | 2*[1/(f <sub>ccb_clk</sub> /8)] | ns | 3 | | MDC to MDIO delay | t <sub>MDKHDX</sub> | 10 | _ | 2*[1/(f <sub>ccb_clk</sub> /8)] | ns | 3 | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | | | MDC rise time | t <sub>MDCR</sub> | _ | _ | 10 | ns | | | MDC fall time | t <sub>MDHF</sub> | _ | _ | 10 | ns | | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. This parameter is dependent on the system clock speed (that is, for a system clock of 267 MHz, the delay is 70 ns and for a system clock of 333 MHz, the delay is 58 ns). - 3. This parameter is dependent on the CCB clock speed (that is, for a CCB clock of 267 MHz, the delay is 60 ns and for a CCB clock of 333 MHz, the delay is 48 ns). - 4. Guaranteed by design. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 <sup>1.</sup> Note that the symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 1 and Table 2. Figure 14 shows the MII management AC timing diagram. Figure 14. MII Management Interface Timing Diagram #### **Local Bus** 9 This section describes the DC and AC electrical specifications for the local bus interface of the MPC8555E. #### 9.1 **Local Bus DC Electrical Characteristics** $V_{OL}$ Table 29 provides the DC electrical characteristics for the local bus interface. **Test Condition Parameter Symbol** Min Max Unit $V_{OUT} \ge V_{OH}$ (min) or High-level input voltage 2 ٧ $V_{IH}$ $OV_{DD} + 0.3$ Low-level input voltage $V_{OUT} \le V_{OL} \text{ (max)}$ -0.38.0 ٧ $V_{IL}$ $V_{IN}^{1} = 0 V \text{ or } V_{IN} = V_{DD}^{1}$ Input current ±5 μΑ $I_{IN}$ High-level output voltage $OV_{DD} = min,$ $OV_{DD} - 0.2$ ٧ $V_{OH}$ $I_{OH} = -2mA$ ٧ $OV_{DD} = min, I_{OL} = 2mA$ 0.2 **Table 29. Local Bus DC Electrical Characteristics** #### Note: Low-level output voltage 1. Note that the symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 1 and Table 2. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 # 9.2 Local Bus AC Electrical Specifications Table 30 describes the general timing parameters of the local bus interface of the MPC8555E with the DLL enabled. Table 30. Local Bus General Timing Parameters - DLL Enabled | Parameter | Configuration <sup>7</sup> | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|--------------------------------|----------------------|-----|-----|--------|---------| | Local bus cycle time | | t <sub>LBK</sub> | 6.0 | _ | ns | 2 | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | | t <sub>LBKSKEW</sub> | _ | 150 | ps | 7, 9 | | Input setup to local bus clock (except LUPWAIT) | | t <sub>LBIVKH1</sub> | 1.8 | _ | ns | 3, 4, 8 | | LUPWAIT input setup to local bus clock | | t <sub>LBIVKH2</sub> | 1.7 | _ | ns | 3, 4 | | Input hold from local bus clock (except LUPWAIT) | | t <sub>LBIXKH1</sub> | 0.5 | _ | ns | 3, 4, 8 | | LUPWAIT input hold from local bus clock | | t <sub>LBIXKH2</sub> | 1.0 | _ | ns | 3, 4 | | LALE output transition to LAD/LDP output transition (LATCH hold time) | | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | | Local bus clock to output valid (except | <u>LWE[0:1]</u> = 00 | t <sub>LBKHOV1</sub> | _ | 2.3 | 2.3 ns | 3, 8 | | LAD/LDP and LALE) | <u>LWE[0:1]</u> = 11 (default) | | | 3.8 | | | | Local bus clock to data valid for LAD/LDP | <u>LWE[0:1]</u> = 00 | t <sub>LBKHOV2</sub> | _ | 2.5 | ns | 3, 8 | | | <u>LWE[0:1]</u> = 11 (default) | | | 4.0 | | | | Local bus clock to address valid for LAD | <u>LWE[0:1]</u> = 00 | t <sub>LBKHOV3</sub> | _ | 2.6 | ns | 3, 8 | | | <u>LWE[0:1]</u> = 11 (default) | | | 4.1 | | | | Output hold from local bus clock (except | <u>LWE[0:1]</u> = 00 | t <sub>LBKHOX1</sub> | 0.7 | _ | ns | 3, 8 | | LAD/LDP and LALE) | <u>LWE[0:1]</u> = 11 (default) | | 1.6 | | | | | Output hold from local bus clock for | <u>LWE[0:1]</u> = 00 | t <sub>LBKHOX2</sub> | 0.7 | _ | ns | 3, 8 | | LAD/LDP | <u>LWE[0:1]</u> = 11 (default) | | 1.6 | | | | | Local bus clock to output high Impedance | <u>LWE[0:1]</u> = 00 | t <sub>LBKHOZ1</sub> | _ | 2.8 | ns | 5, 9 | | (except LAD/LDP and LALE) | <u>LWE[0:1]</u> = 11 (default) | | | 4.2 | 1 | | #### **Local Bus** Table 30. Local Bus General Timing Parameters - DLL Enabled (continued) | Parameter | Configuration <sup>7</sup> | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------|--------------------------------|----------------------|-----|-----|------|-------| | Local bus clock to output high impedance for | <u>LWE[0:1]</u> = 00 | t <sub>LBKHOZ2</sub> | _ | 2.8 | ns | 5, 9 | | LAD/LDP | <u>LWE[0:1]</u> = 11 (default) | | | 4.2 | | | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to LSYNC\_IN for DLL enabled mode. - 3. All signals are measured from $OV_{DD}/2$ of the rising edge of LSYNC\_IN for DLL enabled to $0.4 \times OV_{DD}$ of the signal in question for 3.3-V signaling levels. - 4. Input timings are measured at the pin. - 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 6. The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins <u>LWE[0:1]</u>. - Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at OV<sub>DD</sub>/2. - 8. Guaranteed by characterization. - 9. Guaranteed by design. Table 31 describes the general timing parameters of the local bus interface of the MPC8555E with the DLL bypassed. Table 31. Local Bus General Timing Parameters - DLL Bypassed | Parameter | Configuration <sup>7</sup> | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|--------------------------------|----------------------|------|-----|------|-------| | Local bus cycle time | | t <sub>LBK</sub> | 6.0 | _ | ns | 2 | | Internal launch/capture clock to LCLK delay | | <sup>t</sup> LBKHKT | 1.8 | 3.4 | ns | 8 | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | | t <sub>LBKSKEW</sub> | _ | 150 | ps | 7, 9 | | Input setup to local bus clock (except LUPWAIT) | | t <sub>LBIVKH1</sub> | 5.2 | _ | ns | 3, 4 | | LUPWAIT input setup to local bus clock | | t <sub>LBIVKH2</sub> | 5.1 | _ | ns | 3, 4 | | Input hold from local bus clock (except LUPWAIT) | | t <sub>LBIXKH1</sub> | -1.3 | _ | ns | 3, 4 | | LUPWAIT input hold from local bus clock | | t <sub>LBIXKH2</sub> | -0.8 | _ | ns | 3, 4 | | LALE output transition to LAD/LDP output transition (LATCH hold time) | | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | | Local bus clock to output valid (except | <u>LWE[0:1]</u> = 00 | t <sub>LBKLOV1</sub> | _ | 0.5 | ns | 3 | | LAD/LDP and LALE) | <u>LWE[0:1]</u> = 11 (default) | | | 2.0 | | | Table 31. Local Bus General Timing Parameters - DLL Bypassed (continued) | Parameter | Configuration <sup>7</sup> | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------|--------------------------------|----------------------|------|-----|------|-------| | Local bus clock to data valid for LAD/LDP | <u>LWE[0:1]</u> = 00 | t <sub>LBKLOV2</sub> | _ | 0.7 | ns | 3 | | | <u>LWE[0:1]</u> = 11 (default) | | | 2.2 | | | | Local bus clock to address valid for LAD | <u>LWE[0:1]</u> = 00 | t <sub>LBKLOV3</sub> | _ | 0.8 | ns | 3 | | | <u>LWE[0:1]</u> = 11 (default) | | | 2.3 | | | | Output hold from local bus clock (except | <u>LWE[0:1]</u> = 00 | t <sub>LBKLOX1</sub> | -2.7 | _ | ns | 3 | | LAD/LDP and LALE) | <u>LWE[0:1]</u> = 11 (default) | | -1.8 | | | | | Output hold from local bus clock for | <u>LWE[0:1]</u> = 00 | t <sub>LBKLOX2</sub> | -2.7 | _ | ns | 3 | | LAD/LDP | <u>LWE[0:1]</u> = 11 (default) | | -1.8 | | | | | Local bus clock to output high Impedance | <u>LWE[0:1]</u> = 00 | t <sub>LBKLOZ1</sub> | _ | 1.0 | ns | 5 | | (except LAD/LDP and LALE) | <u>LWE[0:1]</u> = 11 (default) | | | 2.4 | | | | Local bus clock to output high impedance | <u>LWE[0:1]</u> = 00 | t <sub>LBKLOZ2</sub> | _ | 1.0 | ns | 5 | | for LAD/LDP | <u>LWE[0:1]</u> = 11 (default) | | | 2.4 | | | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to LSYNC\_IN for DLL enabled mode. - 3. All signals are measured from OV<sub>DD</sub>/2 of the rising edge of local bus clock for DLL bypass mode to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3-V signaling levels. - 4. Input timings are measured at the pin. - 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 6. The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins LWE[0:1]. - 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at OV<sub>DD</sub>/2. - 8. Guaranteed by characterization. - 9. Guaranteed by design. Figure 15 provides the AC test load for the local bus. Figure 15. Local Bus C Test Load MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Figure 16 to Figure 21 show the local bus signals. Figure 16. Local Bus Signals, Nonspecial Signals Only (DLL Enabled) Figure 17. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode) Figure 18. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Enabled) Figure 19. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Bypass Mode) Figure 20. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 or 8 (DLL Enabled) Figure 21. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 or 8 (DLL Bypass Mode) СРМ ## **10 CPM** This section describes the DC and AC electrical specifications for the CPM of the MPC8555E. ## 10.1 CPM DC Electrical Characteristics Table 32 provides the DC electrical characteristics for the CPM. **Table 32. CPM DC Electrical Characteristics** | Characteristic | Symbol | Condition | Min | Max | Unit | Notes | |---------------------|-----------------|----------------------------|-----|-------|------|-------| | Input high voltage | V <sub>IH</sub> | | 2.0 | 3.465 | V | 1 | | Input low voltage | V <sub>IL</sub> | | GND | 0.8 | V | 1, 2 | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | 1 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | 1 | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -2.0 \text{ mA}$ | 2.4 | _ | V | 1 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | 1 | #### Note: ## 10.2 CPM AC Timing Specifications Table 33 and Table 34 provide the CPM input and output AC timing specifications, respectively. Table 33. CPM Input AC Timing Specifications <sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min <sup>3</sup> | Unit | |-----------------------------------------------------------|-----------------------|------------------|------| | FCC inputs—internal clock (NMSI) input setup time | <sup>t</sup> FIIVKH | 6 | ns | | FCC inputs—internal clock (NMSI) hold time | t <sub>FIIXKH</sub> | 0 | ns | | FCC inputs—external clock (NMSI) input setup time | t <sub>FEIVKH</sub> | 2.5 | ns | | FCC inputs—external clock (NMSI) hold time | t <sub>FEIXKH</sub> b | 2 | ns | | SCC/SMC/SPI inputs—internal clock (NMSI) input setup time | t <sub>NIIVKH</sub> | 6 | ns | | SCC/SMC/SPI inputs—internal clock (NMSI) input hold time | t <sub>NIIXKH</sub> | 0 | ns | | SCC/SMC/SPI inputs—external clock (NMSI) input setup time | t <sub>NEIVKH</sub> | 4 | ns | | SCC/SMC/SPI inputs—external clock (NMSI) input hold time | t <sub>NEIXKH</sub> | 2 | ns | | TDM inputs/SI—input setup time | t <sub>TDIVKH</sub> | 4 | ns | | TDM inputs/SI—hold time | t <sub>TDIXKH</sub> | 3 | ns | | PIO inputs—input setup time | t <sub>PIIVKH</sub> | 8 | ns | <sup>1.</sup> This specification applies to the following pins: PA[0-31], PB[4-31], PC[0-31], and PD[4-31]. <sup>2.</sup> V<sub>II</sub> (max) for the IIC interface is 0.8 V rather than the 1.5 V specified in the IIC standard Table 33. CPM Input AC Timing Specifications <sup>1</sup> (continued) | Characteristic | Symbol <sup>2</sup> | Min <sup>3</sup> | Unit | |----------------------------|---------------------|------------------|------| | PIO inputs—input hold time | t <sub>PIIXKH</sub> | 1 | ns | | COL width high (FCC) | t <sub>FCCH</sub> | 1.5 | CLK | #### Notes: - 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin. - 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>FIIVKH</sub> symbolizes the FCC inputs internal timing (FI) with respect to the time the input signals (I) reaching the valid state (V) relative to the reference clock t<sub>FCC</sub> (K) going to the high (H) state or setup time. And t<sub>TDIXKH</sub> symbolizes the TDM timing (TD) with respect to the time the input signals (I) reach the invalid state (X) relative to the reference clock t<sub>FCC</sub> (K) going to the high (H) state or hold time. - 3. PIO and TIMER inputs and outputs are asynchronous to SYSCLK or any other externally visible clock. PIO/TIMER inputs are internally synchronized to the CPM internal clock. PIO/TIMER outputs should be treated as asynchronous. Table 34. CPM Output AC Timing Specifications <sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |-------------------------------------------------|---------------------|-----|-----|------| | FCC outputs—internal clock (NMSI) delay | t <sub>FIKHOX</sub> | 1 | 5.5 | ns | | FCC outputs—external clock (NMSI) delay | t <sub>FEKHOX</sub> | 2 | 8 | ns | | SCC/SMC/SPI outputs—internal clock (NMSI) delay | t <sub>NIKHOX</sub> | 0.5 | 10 | ns | | SCC/SMC/SPI outputs—external clock (NMSI) delay | t <sub>NEKHOX</sub> | 2 | 8 | ns | | TDM outputs/SI delay | t <sub>TDKHOX</sub> | 2.5 | 11 | ns | | PIO outputs delay | t <sub>PIKHOX</sub> | 1 | 11 | ns | #### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>FIKHOX</sub> symbolizes the FCC inputs internal timing (FI) for the time t<sub>FCC</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). Figure 22 provides the AC test load for the CPM. Figure 22. CPM AC Test Load Figure 23 through Figure 29 represent the AC timing from Table 33 and Table 34. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Figure 23 shows the FCC internal clock. Figure 23. FCC Internal AC Timing Clock Diagram Figure 24 shows the FCC external clock. Figure 24. FCC External AC Timing Clock Diagram Figure 25 shows Ethernet collision timing on FCCs. Figure 25. Ethernet Collision AC Timing Diagram (FCC) Figure 26 shows the SCC/SMC/SPI <sup>1,2</sup> external clock. Note: The clock edge is selectable on SCC and SPI. Figure 26. SCC/SMC/SPI AC Timing External Clock Diagram Figure 27 shows the SCC/SMC/SPI <sup>1,2</sup> internal clock. Note: The clock edge is selectable on SCC and SPI. Figure 27. SCC/SMC/SPI AC Timing Internal Clock Diagram MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Figure 28 shows TDM input and output signals. Note: There are 4 possible TDM timing conditions: - 1. Input sampled on the rising edge and output driven on the rising edge (shown). - 2. Input sampled on the rising edge and output driven on the falling edge. - 3. Input sampled on the falling edge and output driven on the falling edge. - 4. Input sampled on the falling edge and output driven on the rising edge. ### Figure 28. TDM Signal AC Timing Diagram - <sup>1</sup> SPI AC timings are internal mode when it is master since SPICLK is an output, and external mode when it is slave. - <sup>2</sup> SPI AC timings refer always to SPICLK. Figure 29. PIO Signal Diagram # 10.3 CPM I2C AC Specification Table 35. I2C Timing | Characteristic | Fyguardian | All Frequ | uencies | I I mile | |-----------------------------------------|--------------------|---------------------------------|-------------------------------|----------| | Onaracteristic | Expression | Min | Max | Unit | | SCL clock frequency (slave) | f <sub>SCL</sub> | 0 | F <sub>MAX</sub> <sup>1</sup> | Hz | | SCL clock frequency (master) | f <sub>SCL</sub> | BRGCLK/16512 | BRGCLK/48 | Hz | | Bus free time between transmissions | t <sub>SDHDL</sub> | 1/(2.2 * f <sub>SCL</sub> ) | - | S | | Low period of SCL | t <sub>SCLCH</sub> | 1/(2.2 * f <sub>SCL</sub> ) | - | S | | High period of SCL | tschcl | 1/(2.2 * f <sub>SCL</sub> ) | - | S | | Start condition setup time <sup>2</sup> | tschdl | 2/(divider * f <sub>SCL</sub> ) | _ 2 | S | | Start condition hold time <sup>2</sup> | t <sub>SDLCL</sub> | 3/(divider * f <sub>SCL</sub> ) | - | S | **Table 35. I2C Timing (continued)** | Characteristic | Everencies | All Freq | uencies | Unit | |------------------------------|--------------------|---------------------------------|----------------------------|------| | | Expression | Min | Max | Unit | | Data hold time <sup>2</sup> | t <sub>SCLDX</sub> | 2/(divider * f <sub>SCL</sub> ) | - | s | | Data setup time <sup>2</sup> | t <sub>SDVCH</sub> | 3/(divider * f <sub>SCL</sub> ) | - | s | | SDA/SCL rise time | t <sub>SRISE</sub> | - | 1/(10 * f <sub>SCL</sub> ) | S | | SDA/SCL fall time | t <sub>SFALL</sub> | - | 1/(33 * f <sub>SCL</sub> ) | S | | Stop condition setup time | t <sub>SCHDH</sub> | 2/(divider * f <sub>SCL</sub> ) | - | s | <sup>1</sup> F<sub>MAX</sub> = BRGCLK/(min\_divider\*prescale. Where prescaler=25-l2MODE[PDIV]; and min\_divider=12 if digital filter disabled and 18 if enabled. Example #1: if I2MODE[PDIV]=11 (prescaler=4) and I2MODE[FLT]=0 (digital filter disabled) then FMAX=BRGCLK/48 Example #2: if I2MODE[PDIV]=00 (prescaler=32) and I2MODE[FLT]=1 (digital filter enabled) then FMAX=BRGCLK/576 divider = f<sub>SCI</sub> /prescaler. In master mode: divider=BRGCLK/(f<sub>SCL</sub>\*prescaler)=2\*(I2BRG[DIV]+3) In slave mode: divider=BRGCLK/(f<sub>SCL</sub>\*prescaler) Figure 30. CPM I2C Bus Timing Diagram The following two tables are examples of I2C AC parameters at I2C clock value of 100k and 400k respectively. Table 36. CPM I2C Timing (f<sub>SCL</sub>=100KHz) | Characteristic | Everencies | Frequenc | y = 100KHz | Unit | |-------------------------------------|--------------------|----------|------------|------| | Characteristic | Expression | Min | Max | | | SCL clock frequency (slave) | f <sub>SCL</sub> | | 100 | KHz | | SCL clock frequency (master) | f <sub>SCL</sub> | - | 100 | KHz | | Bus free time between transmissions | t <sub>SDHDL</sub> | 4.7 | - | μs | | Low period of SCL | t <sub>SCLCH</sub> | 4.7 | - | μs | | High period of SCL | t <sub>SCHCL</sub> | 4 | - | μs | | Start condition setup time | t <sub>SCHDL</sub> | 2 | - | μs | | Start condition hold time | t <sub>SDLCL</sub> | 3 | - | μs | | Data hold time | t <sub>SCLDX</sub> | 2 | - | μs | | Data setup time | t <sub>SDVCH</sub> | 3 | - | μs | | SDA/SCL rise time | t <sub>SRISE</sub> | - | 1 | μs | | SDA/SCL fall time (master) | t <sub>SFALL</sub> | - | 303 | ns | | Stop condition setup time | t <sub>SCHDH</sub> | 2 | - | μs | Table 37. CPM I2C Timing (f<sub>SCL</sub>=400KHz) | Characteristic | Everencies | Frequency | Frequency = 400KHz | | | | |-------------------------------------|--------------------|-----------|--------------------|------|--|--| | Characteristic | Expression – | Min | Max | Unit | | | | SCL clock frequency (slave) | f <sub>SCL</sub> | | 400 | KHz | | | | SCL clock frequency (master) | f <sub>SCL</sub> | - | 400 | KHz | | | | Bus free time between transmissions | t <sub>SDHDL</sub> | 1.2 | - | μs | | | | Low period of SCL | tsclch | 1.2 | - | μs | | | | High period of SCL | t <sub>SCHCL</sub> | 1 | - | μs | | | | Start condition setup time | tschdl | 420 | - | ns | | | | Start condition hold time | t <sub>SDLCL</sub> | 630 | - | ns | | | | Data hold time | t <sub>SCLDX</sub> | 420 | - | ns | | | | Data setup time | t <sub>SDVCH</sub> | 630 | - | ns | | | | SDA/SCL rise time | t <sub>SRISE</sub> | - | 250 | ns | | | | SDA/SCL fall time | t <sub>SFALL</sub> | - | 75 | ns | | | | Stop condition setup time | t <sub>SCHDH</sub> | 420 | - | ns | | | # 11 JTAG This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8555E. Table 38 provides the JTAG AC timing specifications as defined in Figure 32 through Figure 35. Table 38. JTAG AC Timing Specifications (Independent of SYSCLK) $^{\rm 1}$ At recommended operating conditions (see Table 2). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |---------------------------------------------------|--------------------------------------------|----------|----------|------|-------| | JTAG external clock frequency of operation | $f_{JTG}$ | 0 | 33.3 | MHz | | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | | | JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | | | JTAG external clock rise and fall times | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0 | 2 | ns | | | TRST assert time | t <sub>TRST</sub> | 25 | _ | ns | 3 | | Input setup times: Boundary-scan data TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>0 | _<br>_ | ns | 4 | | Input hold times: Boundary-scan data TMS, TDI | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 20<br>25 | _<br>_ | ns | 4 | | Valid times: Boundary-scan data TDO | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 4<br>4 | 20<br>25 | ns | 5 | | Output hold times: Boundary-scan data TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | - | _<br>_ | ns | 5 | ### Table 38. JTAG AC Timing Specifications (Independent of SYSCLK) <sup>1</sup> (continued) At recommended operating conditions (see Table 2). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-------| | JTAG external clock to output high impedance: Boundary-scan data TDO | <sup>†</sup> JTKLDZ<br><sup>†</sup> JTKLOZ | 3<br>3 | 19<br>9 | ns | 5, 6 | #### Notes: - All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 31). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>. - 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>. - 6. Guaranteed by design. Figure 31 provides the AC test load for TDO and the boundary-scan outputs of the MPC8555E. Figure 31. AC Test Load for the JTAG Interface Figure 32 provides the JTAG clock input timing diagram. Figure 32. JTAG Clock Input Timing Diagram Figure 33 provides the TRST timing diagram. Figure 33. TRST Timing Diagram Figure 34 provides the boundary-scan timing diagram. Figure 34. Boundary-Scan Timing Diagram Figure 35 provides the test access port timing diagram. Figure 35. Test Access Port Timing Diagram # 12 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8555E. ## 12.1 I<sup>2</sup>C DC Electrical Characteristics Table 39 provides the DC electrical characteristics for the I<sup>2</sup>C interface of the MPC8555E. **Parameter** Symbol Min Unit Max Notes Input high voltage level $V_{\text{IH}} \\$ $0.7 \times OV_{DD}$ OV<sub>DD</sub>+ 0.3 ٧ Input low voltage level $0.3 \times OV_{DD}$ $V_{\mathsf{IL}}$ -0.3٧ ٧ $V_{\text{OL}} \\$ Low level output voltage $0.2 \times OV_{DD}$ 1 Output fall time from VIH(min) to VIL(max) with a bus $20 + 0.1 \times C_{R}$ 2 250 ns t<sub>12KLKV</sub> capacitance from 10 to 400 pF Pulse width of spikes which must be suppressed by the 0 50 ns 3 t<sub>I2KHKL</sub> input filter Input current each I/O pin (input voltage is between 0.1 $\times$ 4 $I_{l}$ -1010 μΑ $OV_{DD}$ and $0.9 \times OV_{DD}$ (max) Capacitance for each I/O pin 10 $C_{l}$ pF #### Notes: - 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - 2. $C_B =$ capacitance of one bus line in pF. - 3. Refer to the MPC8555E PowerQUICC III™ Integrated Communications Processor Reference Manual for information on the digital filter used. - 4. I/O pins will obstruct the SDA and SCL lines if OVDD is switched off. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 # 12.2 I<sup>2</sup>C AC Electrical Specifications Table 40 provides the AC timing parameters for the I<sup>2</sup>C interface of the MPC8555E. ### Table 40. I<sup>2</sup>C AC Electrical Specifications All values refer to $V_{IH}$ (min) and $V_{IL}$ (max) levels (see Table 39). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |----------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|------------------|------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | | Low period of the SCL clock | t <sub>I2CL</sub> 6 | 1.3 | _ | μs | | High period of the SCL clock | t <sub>I2CH</sub> 6 | 0.6 | _ | μs | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> 6 | 0.6 | _ | μs | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> 6 | 0.6 | _ | μs | | Data setup time | t <sub>I2DVKH</sub> 6 | 100 | _ | ns | | Data hold time: CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>I2DXKL</sub> | | 0.9 <sup>3</sup> | μs | | Rise time of both SDA and SCL signals | t <sub>I2CR</sub> | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300 | ns | | Fall time of both SDA and SCL signals | t <sub>I2CF</sub> | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300 | ns | | Set-up time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μs | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μs | | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | $0.1 \times \text{OV}_{\text{DD}}$ | _ | V | | Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub> | $0.2 \times \text{OV}_{\text{DD}}$ | _ | V | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - MPC8555E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 3. The maximum $t_{I2DVKH}$ has only to be met if the device does not stretch the LOW period $(t_{I2CL})$ of the SCL signal. - 4. $C_B$ = capacitance of one bus line in pF. - 5. Guaranteed by design. Figure 15 provides the AC test load for the $I^2C$ . Figure 36. I<sup>2</sup>C AC Test Load Figure 37 shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 37. I<sup>2</sup>C Bus AC Timing Diagram ## **13 PCI** This section describes the DC and AC electrical specifications for the PCI bus of the MPC8555E. ## 13.1 PCI DC Electrical Characteristics Table 41 provides the DC electrical characteristics for the PCI interface of the MPC8555E. **Symbol** Unit **Parameter Test Condition** Min Max $V_{OUT} \ge V_{OH}$ (min) or High-level input voltage $V_{IH}$ 2 $OV_{DD} + 0.3$ ٧ ٧ $V_{OUT} \le V_{OL} \text{ (max)}$ -0.3 Low-level input voltage $V_{IL}$ 8.0 $V_{IN}^2 = 0 V \text{ or } V_{IN} = V_{DD}$ μΑ Input current ±5 $I_{IN}$ High-level output voltage $V_{\mathsf{OH}}$ $OV_{DD} = min,$ $OV_{DD} - 0.2$ V $I_{OH} = -100 \mu A$ Low-level output voltage $OV_{DD} = min,$ 0.2 ٧ $V_{OL}$ $I_{OL} = 100 \mu A$ Table 41. PCI DC Electrical Characteristics <sup>1</sup> #### Notes: - 1. Ranges listed do not meet the full range of the DC specifications of the PCI 2.2 Local Bus Specifications. - 2. Note that the symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 1 and Table 2. ## 13.2 PCI AC Electrical Specifications This section describes the general AC timing parameters of the PCI bus of the MPC8555E. Note that the SYSCLK signal is used as the PCI input clock. Table 42 provides the PCI AC timing specifications at 66 MHz. #### NOTE PCI Clock can be PCI1\_CLK or SYSCLK based on POR config input. #### NOTE The input setup time does not meet the PCI specification Table 42. PCI AC Timing Specifications at 66 MHz | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |--------------------------------------|---------------------|-----------------------|-----|--------|----------| | Clock to output valid | <sup>t</sup> PCKHOV | _ | 6.0 | ns | 2, 3 | | Output hold from Clock | t <sub>PCKHOX</sub> | 2.0 | _ | ns | 2, 9 | | Clock to output high impedance | t <sub>PCKHOZ</sub> | _ | 14 | ns | 2, 3, 10 | | Input setup to Clock | t <sub>PCIVKH</sub> | 3.3 | _ | ns | 2, 4, 9 | | Input hold from Clock | t <sub>PCIXKH</sub> | 0 | _ | ns | 2, 4, 9 | | REQ64 to HRESET 9 setup time | t <sub>PCRVRH</sub> | 10 × t <sub>SYS</sub> | _ | clocks | 5, 6, 10 | | HRESET to REQ64 hold time | t <sub>PCRHRX</sub> | 0 | 50 | ns | 6, 10 | | HRESET high to first FRAME assertion | t <sub>PCRHFV</sub> | 10 | _ | clocks | 7, 10 | #### Notes: - 1. Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the SYSCLK clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state. - 2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications. - 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 4. Input timings are measured at the pin. - 5. The timing parameter t<sub>SYS</sub> indicates the minimum and maximum CLK cycle times for the various specified frequencies. The system clock period must be kept within the minimum and maximum defined ranges. For values see Section 15, "Clocking." - 6. The setup and hold time is with respect to the rising edge of $\overline{\text{HRESET}}$ . - 7. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the *PCI 2.2 Local Bus Specifications*. - 8. The reset assertion timing requirement for HRESET is 100 $\mu s.$ - 9. Guaranteed by characterization. - 10.Guaranteed by design. Figure 15 provides the AC test load for PCI. Figure 38. PCI AC Test Load Figure 39 shows the PCI input AC timing conditions. Figure 39. PCI Input AC Timing Measurement Conditions Figure 40 shows the PCI output AC timing conditions. Figure 40. PCI Output AC Timing Measurement Condition # 14 Package and Pin Listings This section details package parameters, pin assignments, and dimensions. # 14.1 Package Parameters for the MPC8555E FC-PBGA The package parameters are as provided in the following list. The package type is $29 \text{ mm} \times 29 \text{ mm}$ , 783 flip chip plastic ball grid array (FC-PBGA). Die size $8.7 \text{ mm} \times 9.3 \text{ mm} \times 0.75 \text{ mm}$ Package outline $29 \text{ mm} \times 29 \text{ mm}$ Interconnects 783 Pitch 1 mm Minimum module height 3.07 mm Maximum module height 3.75 mm Solder Balls 62 Sn/36 Pb/2 Ag Ball diameter (typical) 0.5 mm ## 14.2 Mechanical Dimensions of the FC-PBGA Figure 41 the mechanical dimensions and bottom surface nomenclature of the MPC8555E 783 FC-PBGA package. Figure 41. Mechanical Dimensions and Bottom Surface Nomenclature of the FC-PBGA #### **NOTES** - 1. All dimensions are in millimeters. - 2. Dimensions and tolerances per ASME Y14.5M-1994. - 3. Maximum solder ball diameter measured parallel to datum A. - 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls. - 5. Capacitors may not be present on all devices. - 6. Caution must be taken not to short capacitors or exposed metal capacitor pads on package top. - 7. The socket lid must always be oriented to A1. # 14.3 Pinout Listings Table 43 provides the pin-out listing for the MPC8555E, 783 FC-PBGA package. Table 43. MPC8555E Pinout Listing | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | | | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|--|--|--|--| | PCI1 and PCI2 (one 64-bit or two 32-bit) | | | | | | | | | | PCI1_AD[63:32],<br>PCI2_AD[31:0] | AA14, AB14, AC14, AD14, AE14, AF14, AG14,<br>AH14, V15, W15, Y15, AA15, AB15, AC15, AD15,<br>AG15, AH15, V16, W16, AB16, AC16, AD16, AE16,<br>AF16, V17, W17, Y17, AA17, AB17, AE17, AF17,<br>AF18 | I/O | OV <sub>DD</sub> | 17 | | | | | | PCI1_AD[31:0] | AH6, AD7, AE7, AH7, AB8, AC8, AF8, AG8, AD9, AE9, AF9, AG9, AH9, W10, Y10, AA10, AE11, AF11, AG11, AH11, V12, W12, Y12, AB12, AD12, AE12, AG12, AH12, V13, Y13, AB13, AC13 | I/O | OV <sub>DD</sub> | 17 | | | | | | PCI_C_BE64[7:4]<br>PCI2_C_BE[3:0] | AG13, AH13, V14, W14 | I/O | OV <sub>DD</sub> | 17 | | | | | | PCI_C_BE64[3:0]<br>PCI1_C_BE[3:0] | AH8, AB10, AD11, AC12 | I/O | OV <sub>DD</sub> | 17 | | | | | | PCI1_PAR | AA11 | I/O | OV <sub>DD</sub> | | | | | | | PCI1_PAR64/PCI2_PAR | Y14 | I/O | OV <sub>DD</sub> | | | | | | | PCI1_FRAME | AC10 | I/O | OV <sub>DD</sub> | 2 | | | | | | PCI1_TRDY | AG10 | I/O | OV <sub>DD</sub> | 2 | | | | | | PCI1_IRDY | AD10 | I/O | OV <sub>DD</sub> | 2 | | | | | | PCI1_STOP | V11 | I/O | OV <sub>DD</sub> | 2 | | | | | | PCI1_DEVSEL | AH10 | I/O | OV <sub>DD</sub> | 2 | | | | | | PCI1_IDSEL | AA9 | I | OV <sub>DD</sub> | | | | | | | PCI1_REQ64/PCI2_FRAME | AE13 | I/O | OV <sub>DD</sub> | 5, 10 | | | | | | PCI1_ACK64/PCI2_DEVSEL | AD13 | I/O | OV <sub>DD</sub> | 2 | | | | | | PCI1_PERR | W11 | I/O | OV <sub>DD</sub> | 2 | | | | | MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 ### Package and Pin Listings Table 43. MPC8555E Pinout Listing (continued) | Signal | Signal Package Pin Number | | Power<br>Supply | Notes | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-------| | PCI1_SERR | Y11 | I/O | OV <sub>DD</sub> | 2, 4 | | PCI1_REQ[0] | AF5 | I/O | OV <sub>DD</sub> | | | PCI1_REQ[1:4] | AF3, AE4, AG4, AE5 | I | OV <sub>DD</sub> | | | PCI1_GNT[0] | AE6 | I/O | OV <sub>DD</sub> | | | PCI1_GNT[1:4] | AG5, AH5, AF6, AG6 | 0 | OV <sub>DD</sub> | 5, 9 | | PCI1_CLK | AH25 | I | OV <sub>DD</sub> | | | PCI2_CLK | AH27 | I | OV <sub>DD</sub> | | | PCI2_GNT[0] | AC18 | I/O | OV <sub>DD</sub> | | | PCI2_GNT[1:4] | AD18, AE18, AE19, AD19 | 0 | OV <sub>DD</sub> | 5, 9 | | PCI2_IDSEL | AC22 | I | OV <sub>DD</sub> | | | PCI2_IRDY | AD20 | I/O | OV <sub>DD</sub> | 2 | | PCI2_PERR | AC20 | I/O | OV <sub>DD</sub> | 2 | | PCI2_REQ[0] | AD21 | I/O | OV <sub>DD</sub> | | | PCI2_REQ[1:4] | AE21, AD22, AE22, AC23 | l | OV <sub>DD</sub> | | | PCI2_SERR | AE20 | I/O | OV <sub>DD</sub> | 2,4 | | PCI2_STOP | AC21 | I/O | OV <sub>DD</sub> | 2 | | PCI2_TRDY | AC19 | I/O | OV <sub>DD</sub> | 2 | | | DDR SDRAM Memory Interface | | 1 | L | | MDQ[0:63] | M26, L27, L22, K24, M24, M23, K27, K26, K22, J28, F26, E27, J26, J23, H26, G26, C26, E25, C24, E23, D26, C25, A24, D23, B23, F22, J21, G21, G22, D22, H21, E21, N18, J18, D18, L17, M18, L18, C18, A18, K17, K16, C16, B16, G17, L16, A16, L15, G15, E15, C14, K13, C15, D15, E14, D14, D13, E13, D12, A11, F13, H13, A13, B12 | I/O | GV <sub>DD</sub> | | | MECC[0:7] | N20, M20, L19, E19, C21, A21, G19, A19 | I/O | GV <sub>DD</sub> | | | MDM[0:8] | L24, H28, F24, L21, E18, E16, G14, B13, M19 | 0 | GV <sub>DD</sub> | | | MDQS[0:8] | L26, J25, D25, A22, H18, F16, F14, C13, C20 | I/O | GV <sub>DD</sub> | | | MBA[0:1] | B18, B19 | 0 | GV <sub>DD</sub> | | | MA[0:14] | N19, B21, F21, K21, M21, C23, A23, B24, H23, G24, K19, B25, D27, J14, J13 | 0 | GV <sub>DD</sub> | | | MWE | D17 | 0 | GV <sub>DD</sub> | | | MRAS | F17 | 0 | GV <sub>DD</sub> | | | MCAS | J16 | 0 | GV <sub>DD</sub> | | | MCS[0:3] | H16, G16, J15, H15 | 0 | GV <sub>DD</sub> | | MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Table 43. MPC8555E Pinout Listing (continued) | Signal | Signal Package Pin Number | | Power<br>Supply | Notes | |-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|---------| | MCKE[0:1] | E26, E28 | 0 | GV <sub>DD</sub> | 11 | | MCK[0:5] | J20, H25, A15, D20, F28, K14 | 0 | GV <sub>DD</sub> | | | MCK[0:5] | F20, G27, B15, E20, F27, L14 | 0 | GV <sub>DD</sub> | | | MSYNC_IN | M28 | I | GV <sub>DD</sub> | 23 | | MSYNC_OUT | N28 | 0 | GV <sub>DD</sub> | 23 | | | Local Bus Controller Interface | | • | | | LA[27] | U18 | 0 | OV <sub>DD</sub> | 5, 9 | | LA[28:31] | T18, T19, T20, T21 | 0 | OV <sub>DD</sub> | 5, 7, 9 | | LAD[0:31] | AD26, AD27, AD28, AC26, AC27, AC28, AA22,<br>AA23, AA26, Y21, Y22, Y26, W20, W22, W26, V19,<br>T22, R24, R23, R22, R21, R18, P26, P25, P20, P19,<br>P18, N22, N23, N24, N25, N26 | I/O | OV <sub>DD</sub> | | | LALE | V21 | 0 | OV <sub>DD</sub> | 5, 8, 9 | | LBCTL | V20 | 0 | OV <sub>DD</sub> | 9 | | LCKE | U23 | 0 | $OV_{DD}$ | | | LCLK[0:2] | U27, U28, V18 | 0 | $OV_{DD}$ | | | LCS[0:4] | Y27, Y28, W27, W28, R27 | 0 | $OV_{DD}$ | | | LCS5/DMA_DREQ2 | R28 | I/O | $OV_{DD}$ | 1 | | LCS6/DMA_DACK2 | P27 | 0 | OV <sub>DD</sub> | 1 | | LCS7/DMA_DDONE2 | P28 | 0 | OV <sub>DD</sub> | 1 | | LDP[0:3] | AA27, AA28, T26, P21 | I/O | OV <sub>DD</sub> | | | LGPL0/LSDA10 | U19 | 0 | OV <sub>DD</sub> | 5, 9 | | LGPL1/LSDWE | U22 | 0 | OV <sub>DD</sub> | 5, 9 | | LGPL2/LOE/LSDRAS | V28 | 0 | OV <sub>DD</sub> | 5, 8, 9 | | LGPL3/LSDCAS | V27 | 0 | OV <sub>DD</sub> | 5, 9 | | LGPL4/LGTA/LUPWAIT/<br>LPBSE | V23 | I/O | OV <sub>DD</sub> | 22 | | LGPL5 | V22 | 0 | OV <sub>DD</sub> | 5, 9 | | LSYNC_IN | T27 | I | OV <sub>DD</sub> | | | LSYNC_OUT | T28 | 0 | OV <sub>DD</sub> | | | <u>LWE</u> [0:1]/LSDDQM[0:1]/<br>LBS[0:1] | AB28, AB27 | 0 | OV <sub>DD</sub> | 1, 5, 9 | | UWE[2:3]/LSDDQM[2:3]/<br>LBS[2:3] | T23, P24 | 0 | OV <sub>DD</sub> | 1, 5, 9 | ### Package and Pin Listings Table 43. MPC8555E Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------------|-----------------------------------------------|----------|------------------|-------| | | DMA | 1 | 1 | | | DMA_DREQ[0:1] | H5, G4 | I | $OV_{DD}$ | | | DMA_DACK[0:1] | H6, G5 | 0 | OV <sub>DD</sub> | | | DMA_DDONE[0:1] | H7, G6 | 0 | OV <sub>DD</sub> | | | | Programmable Interrupt Controller | - | 1 | • | | MCP | AG17 | I | $OV_{DD}$ | | | UDE | AG16 | I | OV <sub>DD</sub> | | | IRQ[0:7] | AA18, Y18, AB18, AG24, AA21, Y19, AA19, AG25 | I | OV <sub>DD</sub> | | | IRQ8 | AB20 | I | OV <sub>DD</sub> | 9 | | IRQ9/DMA_DREQ3 | Y20 | I | OV <sub>DD</sub> | 1 | | IRQ10/DMA_DACK3 | AF26 | I/O | OV <sub>DD</sub> | 1 | | IRQ11/DMA_DDONE3 | AH24 | I/O | OV <sub>DD</sub> | 1 | | ĪRQ_OUT | AB21 | 0 | $OV_{DD}$ | 2, 4 | | | Ethernet Management Interface | 1 | 1 | | | EC_MDC | F1 | 0 | OV <sub>DD</sub> | 5, 9 | | EC_MDIO | E1 | I/O | OV <sub>DD</sub> | | | | Gigabit Reference Clock | | 1 | | | EC_GTX_CLK125 | E2 | I | LV <sub>DD</sub> | | | | Three-Speed Ethernet Controller (Gigabit Ethe | rnet 1) | 1 | • | | TSEC1_TXD[7:4] | A6, F7, D7, C7 | 0 | LV <sub>DD</sub> | | | TSEC1_TXD[3:0] | B7, A7, G8, E8 | 0 | LV <sub>DD</sub> | 9, 19 | | TSEC1_TX_EN | C8 | 0 | LV <sub>DD</sub> | 11 | | TSEC1_TX_ER | B8 | 0 | LV <sub>DD</sub> | | | TSEC1_TX_CLK | C6 | I | LV <sub>DD</sub> | | | TSEC1_GTX_CLK | B6 | 0 | LV <sub>DD</sub> | | | TSEC1_CRS | C3 | I | LV <sub>DD</sub> | | | TSEC1_COL | G7 | 1 | LV <sub>DD</sub> | | | TSEC1_RXD[7:0] | D4, B4, D3, D5, B5, A5, F6, E6 | I | LV <sub>DD</sub> | | | TSEC1_RX_DV | D2 | 1 | LV <sub>DD</sub> | | | TSEC1_RX_ER | E5 | I | LV <sub>DD</sub> | | | TSEC1_RX_CLK | D6 | I | LV <sub>DD</sub> | | MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Table 43. MPC8555E Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |----------------|-----------------------------------------|----------------|------------------|----------| | | Three-Speed Ethernet Controller (Gigabi | it Ethernet 2) | 1 | | | TSEC2_TXD[7:4] | B10, A10, J10, K11 | 0 | LV <sub>DD</sub> | | | TSEC2_TXD[3:0] | J11, H11, G11, E11 | 0 | LV <sub>DD</sub> | 5, 9, 19 | | TSEC2_TX_EN | B11 | 0 | LV <sub>DD</sub> | 11 | | TSEC2_TX_ER | D11 | 0 | LV <sub>DD</sub> | | | TSEC2_TX_CLK | D10 | I | LV <sub>DD</sub> | | | TSEC2_GTX_CLK | C10 | 0 | LV <sub>DD</sub> | | | TSEC2_CRS | D9 | I | LV <sub>DD</sub> | | | TSEC2_COL | F8 | I | LV <sub>DD</sub> | | | TSEC2_RXD[7:0] | F9, E9, C9, B9, A9, H9, G10, F10 | I | LV <sub>DD</sub> | | | TSEC2_RX_DV | H8 | I | LV <sub>DD</sub> | | | TSEC2_RX_ER | A8 | I | LV <sub>DD</sub> | | | TSEC2_RX_CLK | E10 | I | LV <sub>DD</sub> | | | | DUART | | | • | | UART_CTS[0,1] | Y2, Y3 | I | OV <sub>DD</sub> | | | UART_RTS[0,1] | Y1, AD1 | 0 | OV <sub>DD</sub> | | | UART_SIN[0,1] | P11, AD5 | I | OV <sub>DD</sub> | | | UART_SOUT[0,1] | N6, AD2 | 0 | OV <sub>DD</sub> | | | | I <sup>2</sup> C interface | <u> </u> | 1 | | | IIC_SDA | AH22 | I/O | OV <sub>DD</sub> | 4,20 | | IIC_SCL | AH23 | I/O | OV <sub>DD</sub> | 4,20 | | | System Control | <b>-</b> | | | | HRESET | AH16 | I | OV <sub>DD</sub> | | | HRESET_REQ | AG20 | 0 | OV <sub>DD</sub> | 19 | | SRESET | AF20 | I | OV <sub>DD</sub> | | | CKSTP_IN | M11 | I | OV <sub>DD</sub> | | | CKSTP_OUT | G1 | 0 | OV <sub>DD</sub> | 2, 4 | | | Debug | | • | 1 | | TRIG_IN | N12 | I | OV <sub>DD</sub> | | | TRIG_OUT/READY | G2 | 0 | OV <sub>DD</sub> | 6, 9, 19 | | MSRCID[0:1] | J9, G3 | 0 | OV <sub>DD</sub> | 5, 6, 9 | ### Package and Pin Listings Table 43. MPC8555E Pinout Listing (continued) | Signal | Signal Package Pin Number | | Power<br>Supply | Notes | |--------------------|---------------------------|-------------------------------|--------------------|-------| | MSRCID[2:3] | F3, F5 | 0 | OV <sub>DD</sub> | 6 | | MSRCID4 | F2 | 0 | OV <sub>DD</sub> | 6 | | MDVAL | F4 | 0 | OV <sub>DD</sub> | 6 | | | Clock | | | | | SYSCLK | AH21 | I | OV <sub>DD</sub> | | | RTC | AB23 | I | OV <sub>DD</sub> | | | CLK_OUT | AF22 | 0 | OV <sub>DD</sub> | | | | JTAG | | | | | TCK | AF21 | I | OV <sub>DD</sub> | | | TDI | AG21 | I | OV <sub>DD</sub> | 12 | | TDO | AF19 | 0 | OV <sub>DD</sub> | 11 | | TMS | AF23 | I | OV <sub>DD</sub> | 12 | | TRST | AG23 | I | OV <sub>DD</sub> | 12 | | | DFT | | | | | LSSD_MODE | AG19 | I | OV <sub>DD</sub> | 21 | | L1_TSTCLK | AB22 | I | OV <sub>DD</sub> | 21 | | L2_TSTCLK | AG22 | I | OV <sub>DD</sub> | 21 | | TEST_SEL0 | AH20 | I | OV <sub>DD</sub> | 3 | | TEST_SEL1 | AG26 | I | OV <sub>DD</sub> | 3 | | | Thermal Management | | | | | THERM0 | AG2 | _ | _ | 14 | | THERM1 | AH3 | _ | _ | 14 | | | Power Management | | | | | ASLEEP | AG18 | | | 9,19 | | | Power and Ground Signals | | | | | AV <sub>DD</sub> 1 | AH19 | Power for e500<br>PLL (1.2 V) | AV <sub>DD</sub> 1 | | | AV <sub>DD</sub> 2 | AH18 | Power for CCB<br>PLL (1.2 V) | AV <sub>DD</sub> 2 | | | AV <sub>DD</sub> 3 | AH17 | Power for CPM<br>PLL (1.2 V) | AV <sub>DD</sub> 3 | | MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Table 43. MPC8555E Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------|-------| | AV <sub>DD</sub> 4 | AF28 | Power for PCI1<br>PLL (1.2 V) | AV <sub>DD</sub> 4 | | | AV <sub>DD</sub> 5 | AE28 | Power for PCI2<br>PLL (1.2 V) | AV <sub>DD</sub> 5 | | | GND | A12, A17, B3, B14, B20, B26, B27, C2, C4, C11,C17, C19, C22, C27, D8, E3, E12, E24, F11, F18, F23, G9, G12, G25, H4, H12, H14, H17, H20, H22, H27, J19, J24, K5, K9, K18, K23, K28, L6, L20, L25, M4, M12, M14, M16, M22, M27, N2, N13, N15, N17, P12, P14, P16, P23, R13, R15, R17, R20, R26, T3, T8, T10, T12, T14, T16, U6, U13, U15, U16, U17, U21, V7, V10, V26, W5, W18, W23, Y8, Y16, AA6, AA13, AB4, AB11, AB19, AC6, AC9, AD3, AD8, AD17, AF2, AF4, AF10, AF13, AF15, AF27, AG3, AG7 | _ | _ | | | GV <sub>DD</sub> | A14, A20, A25, A26, A27, A28, B17, B22, B28, C12, C28, D16, D19, D21, D24, D28, E17, E22, F12, F15, F19, F25, G13, G18, G20, G23, G28, H19, H24, J12, J17, J22, J27, K15, K20, K25, L13, L23, L28, M25, N21 | Power for DDR<br>DRAM I/O<br>Voltage<br>(2.5 V) | GV <sub>DD</sub> | | | LV <sub>DD</sub> | A4, C5, E7, H10 | Reference<br>Voltage;<br>Three-Speed<br>Ethernet I/O<br>(2.5 V, 3.3 V) | LV <sub>DD</sub> | | | MV <sub>REF</sub> | N27 | Reference<br>Voltage Signal;<br>DDR | MV <sub>REF</sub> | | | No Connects | AA24, AA25, AA3, AA4, AA7 AA8, AB24, AB25, AC24, AC25, AD23, AD24, AD25, AE23, AE24, AE25, AE26, AE27, AF24, AF25, H1, H2, J1, J2, J3, J4, J5, J6, M1, N1, N10, N11, N4, N5, N7, N8, N9, P10, P8, P9, R10, R11, T24, T25, U24, U25, V24, V25, W24, W25, W9, Y24, Y25, Y5, Y6, Y9, AH26, AH28, AG28, AH1, AG1, AH2, B1, B2, A2, A3 | _ | _ | 16 | | $OV_{DD}$ | D1, E4, H3, K4, K10, L7, M5, N3, P22, R19, R25, T2, T7, U5, U20, U26, V8, W4, W13, W19, W21, Y7, Y23, AA5, AA12, AA16, AA20, AB7, AB9, AB26, AC5, AC11, AC17, AD4, AE1, AE8, AE10, AE15, AF7, AF12, AG27, AH4 | PCI, 10/100<br>Ethernet, and<br>other Standard<br>(3.3 V) | OV <sub>DD</sub> | | | RESERVED | C1, T11, U11, AF1 | _ | _ | 15 | | SENSEVDD | L12 | Power for Core<br>(1.2 V) | V <sub>DD</sub> | 13 | | SENSEVSS | K12 | _ | _ | 13 | | $V_{DD}$ | M13, M15, M17, N14, N16, P13, P15, P17, R12, R14, R16, T13, T15, T17, U12, U14 | Power for Core<br>(1.2 V) | $V_{DD}$ | | #### Package and Pin Listings #### Table 43. MPC8555E Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | | | | |---------------------|-----------------------------------------------------------------------------------------------------------------|----------|------------------|-------|--|--|--|--|--| | | СРМ | | | | | | | | | | PA[8:31] | J7, J8, K8, K7, K6, K3, K2, K1, L1, L2, L3, L4, L5, L8, L9, L10, L11, M10, M9, M8, M7, M6, M3, M2 | I/O | OV <sub>DD</sub> | | | | | | | | PB[18:31] | P7, P6, P5, P4, P3, P2, P1, R1, R2, R3, R4, R5, R6, R7 | I/O | OV <sub>DD</sub> | | | | | | | | PC[0, 1, 4-29] | R8, R9, T9, T6, T5, T4, T1, U1, U2, U3, U4, U7, U8, U9, U10, V9, V6, V5, V4, V3, V2, V1, W1, W2, W3, W6, W7, W8 | 1/0 | OV <sub>DD</sub> | | | | | | | | PD[7, 14-25, 29-31] | Y4, AA2, AA1, AB1, AB2, AB3, AB5, AB6, AC7, AC4, AC3, AC2, AC1, AD6, AE3, AE2 | 1/0 | OV <sub>DD</sub> | | | | | | | #### Notes: - 1. All multiplexed signals are listed only once and do not re-occur. For example, \(\overline{LCS5}\)\(\overline{DMA\_REQ2}\) is listed only once in the Local Bus Controller Interface section, and is not mentioned in the DMA section even though the pin also functions as \(\overline{DMA\_REQ2}\). - 2. Recommend a weak pull-up resistor (2–10 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>. - 3. TEST\_SEL0 must be pulled-high, TEST\_SEL1 must be tied to ground. - 4. This pin is an open drain signal. - 5. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the MPC8555E is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. If an external device connected to this pin might pull it down during reset, then a pull-up or active driver is needed if the signal is intended to be high during reset. - 6. Treat these pins as no connects (NC) unless using debug address functionality. - 7. The value of LA[28:31] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See Section 15.2, "Platform/System PLL Ratio." - 8. The value of LALE and LGPL2 at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See the Section 15.3, "e500 Core PLL Ratio." - 9. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. - 10. This pin functionally requires a pull-up resistor, but during reset it is a configuration input that controls 32- vs. 64-bit PCI operation. Therefore, it must be actively driven low during reset by reset logic if the device is to be configured to be a 64-bit PCI device. Refer to the *PCI Specification*. - 11. This output is actively driven during reset rather than being three-stated during reset. - 12. These JTAG pins have weak internal pull-up P-FETs that are always enabled. - 13.These pins are connected to the V<sub>DD</sub>/GND planes internally and may be used by the core power supply to improve tracking and regulation. - 14.Internal thermally sensitive resistor. - 15.No connections should be made to these pins. - 16. These pins are not connected for any functional use. - 17.PCI specifications recommend that a weak pull-up resistor (2–10 kΩ) be placed on the higher order pins to OV<sub>DD</sub> when using 64-bit buffer mode (pins PCI\_AD[63:32] and PCI2\_C\_BE[7:4]). - 19. If this pin is connected to a device that pulls down during reset, an external pull-up is required to that is strong enough to pull this signal to a logic 1 during reset. - 20. Recommend a pull-up resistor (~1 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>. - 21. These are test signals for factory use only and must be pulled up ( $100\Omega \text{ to } 1k\Omega$ ) to $\text{OV}_{DD}$ for normal machine operation. - 22. If this signal is used as both an input and an output, a weak pull-up ( $\sim 10 \text{k}\Omega$ ) is required on this pin. - 23. MSYNC\_IN and MSYNC\_OUT should be connected together for proper operation. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 # 15 Clocking This section describes the PLL configuration of the MPC8555E. Note that the platform clock is identical to the CCB clock. ## 15.1 Clock Ranges Table 44 provides the clocking specifications for the processor core and Table 45 provides the clocking specifications for the memory bus. | | | | | Maximur | n Proces | ssor Core | Frequen | су | | | | | |-------------------------------------|-----|-----|-----|---------|----------|-----------|---------|-----|------|-------|------|---------| | Characteristic | 533 | MHz | 600 | MHz | 667 | MHz | 833 | MHz | 1000 | ) MHz | Unit | Notes | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | | e500 core<br>processor<br>frequency | 400 | 533 | 400 | 600 | 400 | 667 | 400 | 833 | 400 | 1000 | MHz | 1, 2, 3 | **Table 44. Processor Core Clocking Specifications** #### Notes: - 1. Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 15.2, "Platform/System PLL Ratio," and Section 15.3, "e500 Core PLL Ratio," for ratio settings. - 2.) The minimum e500 core frequency is based on the minimum platform frequency of 200 MHz. - 3. 1000 MHz frequency supports only a 1.3 V core. | | Maximum Pro<br>Frequ | | | | |----------------------|---------------------------------------------|-----|------|---------| | Characteristic | Characteristic 533, 600, 667, 883, 1000 MHz | | Unit | Notes | | | Min | Max | | | | Memory bus frequency | 100 | 166 | MHz | 1, 2, 3 | **Table 45. Memory Bus Clocking Specifications** #### Notes: - 1. Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 15.2, "Platform/System PLL Ratio," and Section 15.3, "e500 Core PLL Ratio," for ratio settings. - 2. The memory bus speed is half of the DDR data rate, hence, half of the platform clock frequency. - 3. 1000 MHz frequency supports only a 1.3 V core. Clocking # 15.2 Platform/System PLL Ratio The platform clock is the clock that drives the L2 cache, the DDR SDRAM data rate, and the e500 core complex bus (CCB), and is also called the CCB clock. The values are determined by the binary value on LA[28:31] at power up, as shown in Table 46. There is no default for this PLL ratio; these signals must be pulled to the desired values. For specifications on the PCI\_CLK, refer to the PCI 2.2 Specification. **Table 46. CCB Clock Ratio** | Binary Value of<br>LA[28:31] Signals | Ratio Description | |--------------------------------------|----------------------------------------| | 0000 | 16:1 ratio CCB clock: SYSCLK (PCI bus) | | 0001 | Reserved | | 0010 | 2:1 ratio CCB clock: SYSCLK (PCI bus) | | 0011 | 3:1 ratio CCB clock: SYSCLK (PCI bus) | | 0100 | 4:1 ratio CCB clock: SYSCLK (PCI bus) | | 0101 | 5:1 ratio CCB clock: SYSCLK (PCI bus) | | 0110 | 6:1 ratio CCB clock: SYSCLK (PCI bus) | | 0111 | Reserved | | 1000 | 8:1 ratio CCB clock: SYSCLK (PCI bus) | | 1001 | 9:1 ratio CCB clock: SYSCLK (PCI bus) | | 1010 | 10:1 ratio CCB clock: SYSCLK (PCI bus) | | 1011 | Reserved | | 1100 | 12:1 ratio CCB clock: SYSCLK (PCI bus) | | 1101 | Reserved | | 1110 | Reserved | | 1111 | Reserved | MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 ### 15.3 e500 Core PLL Ratio Table 47 describes the clock ratio between the e500 core complex bus (CCB) and the e500 core clock. This ratio is determined by the binary value of LALE and LGPL2 at power up, as shown in Table 47. Binary Value of LALE, LGPL2 Signals Ratio Description 00 2:1 e500 core:CCB 01 5:2 e500 core:CCB 10 3:1 e500 core:CCB 11 7:2 e500 core:CCB Table 47. e500 Core to CCB Ratio # 15.4 Frequency Options Table 48 shows the expected frequency values for the platform frequency when using a CCB to SYSCLK ratio in comparison to the memory bus speed. **CCB to SYSCLK** SYSCLK (MHz) Ratio Platform/CCB Frequency (MHz) **Table 48. Frequency Options with Respect to Memory Bus Speeds** MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 **Thermal** ## 16 Thermal This section describes the thermal specifications of the MPC8555E. ### 16.1 Thermal Characteristics Table 49 provides the package thermal characteristics for the MPC8555E. **Table 49. Package Thermal Characteristics** | Characteristic | | Value | Unit | Notes | |-------------------------------------------------------------------------|------------------|-------|------|-------| | Junction-to-ambient Natural Convection on four layer board (2s2p) | $R_{\theta JMA}$ | 17 | °C/W | 1, 2 | | Junction-to-ambient (@200 ft/min or 1.0 m/s) on four layer board (2s2p) | $R_{\theta JMA}$ | 14 | °C/W | 1, 2 | | Junction-to-ambient (@400 ft/min or 2.0 m/s) on four layer board (2s2p) | $R_{\theta JMA}$ | 13 | °C/W | 1, 2 | | Junction-to-board thermal | $R_{\theta JB}$ | 10 | °C/W | 3 | | Junction-to-case thermal | R <sub>eJC</sub> | 0.96 | °C/W | 4 | #### **Notes** - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance - 2. Per JEDEC JESD51-6 with the board horizontal. - 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 4. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). Cold plate temperature is used for case temperature; measured value includes the thermal resistance of the interface layer. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 ## 16.2 Thermal Management Information This section provides thermal management information for the flip chip plastic ball grid array (FC-PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design—the heat sink, airflow, and thermal interface material. The recommended attachment method to the heat sink is illustrated in Figure 42. The heat sink should be attached to the printed-circuit board with the spring force centered over the die. This spring force should not exceed 10 pounds force. Figure 42. Package Exploded Cross-Sectional View with Several Heat Sink Options The system board designer can choose between several types of heat sinks to place on the MPC8555E. There are several commercially-available heat sinks from the following vendors: Aavid Thermalloy 603-224-9988 80 Commercial St. Concord, NH 03301 Internet: www.aavidthermalloy.com Alpha Novatech 408-749-7601 473 Sapena Ct. #15 Santa Clara, CA 95054 Internet: www.alphanovatech.com International Electronic Research Corporation (IERC) 818-842-7277 413 North Moss St. Burbank, CA 91502 Internet: www.ctscorp.com Millennium Electronics (MEI) 408-436-8770 Loroco Sites 671 East Brokaw Road San Jose, CA 95112 Internet: www.mei-millennium.com MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 **Thermal** Tyco Electronics 800-522-6752 Chip Coolers<sup>TM</sup> P.O. Box 3668 Harrisburg, PA 17105-3668 Internet: www.chipcoolers.com Wakefield Engineering 603-635-5102 33 Bridge St. Pelham, NH 03076 Internet: www.wakefield.com Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. Several heat sinks offered by Aavid Thermalloy, Alpha Novatech, IERC, Chip Coolers, Millennium Electronics, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances, that will allow the MPC8555E to function in various environments. ## 16.2.1 Recommended Thermal Model For system thermal modeling, the MPC8555E thermal model is shown in Figure 43. Five cuboids are used to represent this device. To simplify the model, the solder balls and substrate are modeled as a single block 29x29x1.6 mm with the conductivity adjusted accordingly. The die is modeled as 8.7 x 9.3 mm at a thickness of 0.75 mm. The bump/underfill layer is modeled as a collapsed resistance between the die and substrate assuming a conductivity of 4.4 W/m•K in the thickness dimension of 0.07 mm. The lid attach adhesive is also modeled as a collapsed resistance with dimensions of 8.7 x 9.3 x 0.05 mm and the conductivity of 1.07 W/m•K. The nickel plated copper lid is modeled as 11 x 11 x 1 mm. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Figure 43. MPC8555E Thermal Model # 16.2.2 Internal Package Conduction Resistance For the packaging technology, shown in Table 49, the intrinsic internal conduction thermal resistance paths are as follows: - The die junction-to-case thermal resistance - The die junction-to-board thermal resistance MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### Thermal Figure 44 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board. (Note the internal versus external package resistance) Figure 44. Package with Heat Sink Mounted to a Printed-Circuit Board The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the lid, then through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms. ### 16.2.3 Thermal Interface Materials A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 45 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. The bare joint results in a thermal resistance approximately six times greater than the thermal grease joint. Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 41). Therefore, the synthetic grease offers the best thermal performance, especially at the low interface pressure. When removing the heat sink for re-work, it is preferable to slide the heat sink off slowly until the thermal interface material loses its grip. If the support fixture around the package prevents sliding off the heat sink, the heat sink should be slowly removed. Heating the heat sink to 40-50°C with an air gun can soften the interface material and make the removal easier. The use of an adhesive for heat sink attach is not recommended. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Figure 45. Thermal Performance of Select Thermal Interface Materials The system board designer can choose between several types of thermal interface. There are several commercially-available thermal interfaces provided by the following vendors: | Chomerics, Inc. | 781-935-4850 | |------------------------------------|--------------| | 77 Dragon Ct. | | | Woburn, MA 01888-4014 | | | Internet: www.chomerics.com | | | Dow-Corning Corporation | 800-248-2481 | | Dow-Corning Electronic Materials | | | 2200 W. Salzburg Rd. | | | Midland, MI 48686-0997 | | | Internet: www.dowcorning.com | | | Shin-Etsu MicroSi, Inc. | 888-642-7674 | | 10028 S. 51st St. | | | Phoenix, AZ 85044 | | | Internet: www.microsi.com | | | The Bergquist Company | 800-347-4572 | | 18930 West 78 <sup>th</sup> St. | | | Chanhassen, MN 55317 | | | Internet: www.bergquistcompany.com | | MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 **Thermal** Thermagon Inc. 4707 Detroit Ave. Cleveland, OH 44102 Internet: www.thermagon.com 888-246-9050 ### 16.2.4 Heat Sink Selection Examples The following section provides a heat sink selection example using one of the commercially available heat sinks. ### 16.2.4.1 Case 1 For preliminary heat sink sizing, the die-junction temperature can be expressed as follows: $$T_I = T_I + T_R + (\theta_{IC} + \theta_{INT} + \theta_{SA}) \times P_D$$ where $T_{J}$ is the die-junction temperature T<sub>I</sub> is the inlet cabinet ambient temperature T<sub>R</sub> is the air temperature rise within the computer cabinet $\theta_{IC}$ is the junction-to-case thermal resistance $\theta_{INT}$ is the adhesive or interface material thermal resistance $\theta_{SA}$ is the heat sink base-to-ambient thermal resistance P<sub>D</sub> is the power dissipated by the device. See Table 4 and Table 5. During operation the die-junction temperatures $(T_J)$ should be maintained within the range specified in Table 2. The temperature of air cooling the component greatly depends on the ambient inlet air temperature and the air temperature rise within the electronic cabinet. An electronic cabinet inlet-air temperature $(T_A)$ may range from 30° to 40°C. The air temperature rise within a cabinet $(T_R)$ may be in the range of 5° to 10°C. The thermal resistance of some thermal interface material $(\theta_{INT})$ may be about 1°C/W. For the purposes of this example, the $\theta_{JC}$ value given in Table 49 that includes the thermal grease interface and is documented in note 4 is used. If a thermal pad is used, $\theta_{INT}$ must be added. Assuming a $T_I$ of 30°C, a $T_R$ of 5°C, a FC-PBGA package $\theta_{JC}$ = 0.96, and a power consumption ( $P_D$ ) of 8.0 W, the following expression for $T_I$ is obtained: Die-junction temperature: $$T_J = 30^{\circ}C + 5^{\circ}C + (0.96^{\circ}C/W + \theta_{SA}) \times 8.0 \text{ W}$$ The heat sink-to-ambient thermal resistance ( $\theta_{SA}$ ) versus airflow velocity for a Thermalloy heat sink #2328B is shown in Figure 46. Assuming an air velocity of 2 m/s, we have an effective $\theta_{SA+}$ of about 3.3°C/W, thus $$T_I = 30^{\circ}C + 5^{\circ}C + (0.96^{\circ}C/W + 3.3^{\circ}C/W) \times 8.0 W,$$ resulting in a die-junction temperature of approximately 69°C which is well within the maximum operating temperature of the component. Figure 46. Thermalloy #2328B Heat Sink-to-Ambient Thermal Resistance Versus Airflow Velocity ### 16.2.4.2 Case 2 Every system application has different conditions that the thermal management solution must solve. As an alternate example, assume that the air reaching the component is 85 °C with an approach velocity of 1 m/sec. For a maximum junction temperature of 105 °C at 8 W, the total thermal resistance of junction to case thermal resistance plus thermal interface material plus heat sink thermal resistance must be less than 2.5 °C/W. The value of the junction to case thermal resistance in Table 49 includes the thermal interface resistance of a thin layer of thermal grease as documented in footnote 4 of the table. Assuming that the heat sink is flat enough to allow a thin layer of grease or phase change material, then the heat sink must be less than 1.5 °C/W. Millennium Electronics (MEI) has tooled a heat sink MTHERM-1051 for this requirement assuming a compactPCI environment at 1 m/sec and a heat sink height of 12 mm. The MEI solution is illustrated in Figure 47 and Figure 48. This design has several significant advantages: - The heat sink is clipped to a plastic frame attached to the application board with screws or plastic inserts at the corners away from the primary signal routing areas. - The heat sink clip is designed to apply the force holding the heat sink in place directly above the die at a maximum force of less than 10 lbs. - For applications with significant vibration requirements, silicone damping material can be applied between the heat sink and plastic frame. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### **Thermal** The spring mounting should be designed to apply the force only directly above the die. By localizing the force, rocking of the heat sink is minimized. One suggested mounting method attaches a plastic fence to the board to provide the structure on which the heat sink spring clips. The plastic fence also provides the opportunity to minimize the holes in the printed-circuit board and to locate them at the corners of the package. Figure 47 and provide exploded views of the plastic fence, heat sink, and spring clip. Figure 47. Exploded Views (1) of a Heat Sink Attachment using a Plastic Fence | Item No | QTY | MEI PN | Description | | | |---------|-----|-------------|-----------------------|--|--| | 1 | 1 | MFRAME-2000 | HEATSINK FRAME | | | | 2 | 1 | MSNK-1120 | EXTRUDED HEATSINK | | | | 3 | 1 | MCLIP-1013 | CLIP | | | | 4 | 4 | MPPINS-1000 | FRAME ATTACHMENT PINS | | | Illustrative source provided by Millennium Electronics (MEI) Figure 48. Exploded Views (2) of a Heat Sink Attachment using a Plastic Force The die junction-to-ambient and the heat sink-to-ambient thermal resistances are common figure-of-merits used for comparing the thermal performance of various microelectronic packaging technologies, one should exercise caution when only using this metric in determining thermal management because no single parameter can adequately describe three-dimensional heat flow. The final die-junction operating temperature is not only a function of the component-level thermal resistance, but the system level design and its operating conditions. In addition to the component's power consumption, a number of factors affect the final operating die-junction temperature: airflow, board population (local heat flux of adjacent components), system air temperature rise, altitude, etc. Due to the complexity and the many variations of system-level boundary conditions for today's microelectronic equipment, the combined effects of the heat transfer mechanisms (radiation convection and conduction) may vary widely. For these reasons, we recommend using conjugate heat transfer models for the boards, as well as, system-level designs. # 17 System Design Information This section provides electrical and thermal design recommendations for successful application of the MPC8555E. ## 17.1 System Clocking The MPC8555E includes five PLLs. - 1. The platform PLL (AV<sub>DD</sub>1) generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 15.2, "Platform/System PLL Ratio." - The e500 Core PLL (AV<sub>DD</sub>2) generates the core clock as a slave to the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 15.3, "e500 Core PLL Ratio." - 3. The CPM PLL (AV<sub>DD</sub>3) is slaved to the platform clock and is used to generate clocks used internally by the CPM block. The ratio between the CPM PLL and the platform clock is fixed and not under user control. - 4. The PCI1 PLL (AV<sub>DD</sub>4) generates the clocking for the first PCI bus. - 5. The PCI2 PLL (AV<sub>DD</sub>5) generates the clock for the second PCI bus. ## 17.2 PLL Power Supply Filtering Each of the PLLs listed above is provided with power through independent power supply pins ( $AV_{DD}1$ , $AV_{DD}2$ , $AV_{DD}3$ , $AV_{DD}4$ , and $AV_{DD}5$ respectively). The $AV_{DD}$ level should always be equivalent to $V_{DD}$ , and preferably these voltages will be derived directly from $V_{DD}$ through a low frequency filter scheme such as the following. There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide five independent filter circuits as illustrated in Figure 49, one to each of the five AV<sub>DD</sub> pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. Each circuit should be placed as close as possible to the specific $AV_{DD}$ pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of the 783 FC-PBGA footprint, without the inductance of vias. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 Figure 49 shows the PLL power supply filter circuit. Figure 49. PLL Power Supply Filter Circuit ## 17.3 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the MPC8555E can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8555E system, and the MPC8555E itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , and These capacitors should have a value of 0.01 or $0.1~\mu F$ . Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $LV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors— $100-330~\mu F$ (AVX TPS tantalum or Sanyo OSCON). ### 17.4 Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to $OV_{DD}$ , $GV_{DD}$ , or $LV_{DD}$ as required. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $GV_{DD}$ , $LV_{DD}$ , $OV_{DD}$ , and GND pins of the MPC8555E. ## 17.5 Output Buffer DC Impedance The MPC8555E drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for I<sup>2</sup>C). To measure $Z_0$ for the single-ended drivers, an external resistor is connected from the chip pad to $OV_{DD}$ or GND. Then, the value of each resistor is varied until the pad voltage is $OV_{DD}/2$ (see Figure 50). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### **System Design Information** When data is held high, SW1 is closed (SW2 is open) and $R_P$ is trimmed until the voltage at the pad equals $OV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. $R_P$ and $R_N$ are designed to be close to each other in value. Then, $Z_0 = (R_P + R_N)/2$ . Figure 50. Driver Impedance Measurement The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value $R_{term}$ . The measured voltage is $V_2 = 1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then $I_{source} = V_1/R_{source}$ . Table 50 summarizes the signal impedance targets. The driver impedance are targeted at minimum $V_{DD}$ , nominal $OV_{DD}$ , $105^{\circ}C$ . | Impedance | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI | DDR DRAM | Symbol | Unit | |----------------|-------------------------------------------------------------------------------|-----------|-----------|-------------------|------| | R <sub>N</sub> | 43 Target | 25 Target | 20 Target | Z <sub>0</sub> | Ω | | R <sub>P</sub> | 43 Target | 25 Target | 20 Target | Z <sub>0</sub> | Ω | | Differential | NA | NA | NA | Z <sub>DIFF</sub> | Ω | **Table 50. Impedance Characteristics** **Note:** Nominal supply voltages. See Table 1, $T_j = 105$ °C. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 ## 17.6 Configuration Pin Muxing The MPC8555E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$ on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation. While $\overline{HRESET}$ is asserted however, these pins are treated as inputs. The value presented on these pins while $\overline{HRESET}$ is asserted, is latched when $\overline{HRESET}$ deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Most of these sampled configuration pins are equipped with an on-chip gated resistor of approximately $20\,k\Omega$ . This value should permit the 4.7- $k\Omega$ resistor to pull the configuration pin to a valid logic low level. The pull-up resistor is enabled only during $\overline{HRESET}$ (and for platform/system clocks after $\overline{HRESET}$ deassertion to ensure capture of the reset value). When the input receiver is disabled the pull-up is also, thus allowing functional operation of the pin as an output with minimal signal quality or delay disruption. The default value for all configuration bits treated this way has been encoded such that a high voltage level puts the device into the default state and external resistors are needed only when non-default settings are required by the user. Careful board layout with stubless connections to these pull-down resistors coupled with the large value of the pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured. The platform PLL ratio and e500 PLL ratio configuration pins are not equipped with these default pull-up devices. ## 17.7 Pull-Up Resistor Requirements The MPC8555E requires high resistance pull-up resistors (10 k $\Omega$ is recommended) on open drain type pins. Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 51. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results. TSEC1\_TXD[3:0] must not be pulled low during reset. Some PHY chips have internal pulldowns that could cause this to happen. If such PHY chips are used, then a pullup must be placed on these signals strong enough to restore these signals to a logical 1 during reset. Refer to the PCI 2.2 specification for all pull-ups required for PCI. ## 17.8 JTAG Configuration Signals Boundary scan testing is enabled through the JTAG interface signals. The $\overline{TRST}$ signal is optional in the IEEE 1149.1 specification, but is provided on all processors that implement the PowerPC architecture. The MPC8555E requires $\overline{TRST}$ to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, generally systems will assert $\overline{TRST}$ during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying $\overline{TRST}$ to $\overline{HRESET}$ is not practical. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### **System Design Information** The COP function of these processors allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 51 allows the COP to independently assert HRESET or TRST, while ensuring that the target can drive HRESET as well. If the JTAG interface and COP header will not be used, TRST should be tied to HRESET so that it is asserted when the system reset signal (HRESET) is asserted. The COP header shown Figure 51 in adds many benefits—breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features are possible through this interface—and can be as inexpensive as an unpopulated footprint for a header to be added when needed. The COP interface has a standard header for connection to the target system, based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). There is no standardized way to number the COP header shown in Figure 51; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 51 is common to all known emulators. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 - Notes: - 1. RUN/STOP, normally found on pin 5 of the COP header, is not implemented. Connect pin 5 of the COP header to $OV_{DD}$ with a 10-k $\Omega$ pull-up resistor. - 2. Key location; pin 14 is not physically present on the COP header. Figure 51. JTAG Interface Connection MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 # 18 Document Revision History Table 51 provides a revision history for this hardware specification. **Table 51. Document Revision History** | Rev. No. | Date | Substantive Change(s) | |----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 | 10/2005 | Table 4: Added footnote 2 about junction temperature. | | | | Table 4: Added max. power values for 1000 MHz core frequency. | | | | Removed Figure 3, "Maximum AC Waveforms on PCI Interface for 3.3-V Signaling." | | | | Table 30: Modified note to t <sub>LBKSKEW f</sub> rom 8 to 9 | | | | Table 30: Changed t <sub>LBKHOZ1</sub> and t <sub>LBKHOZ2</sub> values. | | | | Table 30: Added note 3 to t <sub>LBKHOV1</sub> . | | | | Table 30 and Table 31: Modified note 3. | | | | Table 31: Added note 3 to t <sub>LBKLOV1</sub> . | | | | Table 31: Modified values for t <sub>LBKHKT</sub> , t <sub>LBKLOV1</sub> , t <sub>LBKLOV2</sub> , t <sub>LBKLOV3</sub> , t <sub>LBKLOZ1</sub> , and t <sub>LBKLOZ2</sub> . | | | | Figure 20: Changed Input Signals: LAD[0:31]/LDP[0:3]. | | | | Table 43: Modified note for signal CLK_OUT. | | | | Table 46: PCI1_CLK and PCI2_CLK changed from I/O to I. | | | | Table 52: Added column for Encryption Acceleration. | | 3 | 8/29/2005 | Table 4: Modified max. power values. | | | | Table 43: Modified notes for signals TSEC1_TXD[3:0], TSEC2_TXD[3:0], TRIG_OUT/READY, MSRCID4, CLK_OUT, and MDVAL. | | 2 | 8/2005 | Previous revision's history listed incorrect cross references. Table 2 is now correctly listed as Table 27 and Table 38 is now listed as Table 31. | | | | Table 7: Added note 2. | | | | Table 14: Modified min and max values for t <sub>DDKHMP</sub> | | 1 | 6/2005 | Table 27: Changed LV <sub>dd</sub> to OV <sub>dd</sub> for the supply voltage Ethernet management interface. | | | | Table 4: Modified footnote 4 and changed typical power for the 1000MHz core frequency. | | | | Table 31: Corrected symbols for body rows 9–15, effectively changing them from a high state to a low state. | | 0 | 6/2005 | Initial Release. | ## 19 Device Nomenclature Ordering information for the parts fully covered by this specification document is provided in Section 19.1, "Nomenclature of Parts Fully Addressed by this Document." # 19.1 Nomenclature of Parts Fully Addressed by this Document Table 52 provides the Freescale part numbering nomenclature for the MPC8555E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number. MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 **Table 52. Part Numbering Nomenclature** | MPC nnnn t pp aa a r | |----------------------| |----------------------| | Product<br>Code | | Encryption<br>Acceleration | Temperature<br>Range <sup>1</sup> | Package <sup>2</sup> | Processor<br>Frequency <sup>3</sup> | Platform<br>Frequency | Revision<br>Level <sup>4</sup> | |-----------------|------|-----------------------------------------|----------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------|--------------------------------| | MPC | 8555 | Blank = not<br>included<br>E = included | Blank = 0 to 105°C<br>C = -40 to 105°C | PX = FC-PBGA<br>VT = FC-PBGA<br>(lead free) | AJ = 533 MHz<br>AK = 600 MHz<br>AL = 667 MHz<br>AP = 833 MHz<br>AQ = 1000 MHZ | D = 266 MHz<br>E = 300 MHz<br>F = 333 MHz | | #### Notes: - 1. For Temperature Range=C, Processor Frequency is limited to 667 MHz with a Platform Frequency selector of 333 MHz, Processor Frequency is limited to 533 MHz with a Platform Frequency selector of 266 MHz. - 2. See Section 14, "Package and Pin Listings," for more information on available package types. - Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies. - 4.. Contact you local Freescale field applications engineer (FAE). ## 19.2 Part Marking Parts are marked as the example shown in Figure 52. #### Notes: MMMMM is the 5-digit mask number. ATWLYYWWA is the traceability code. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States. Figure 52. Part Marking for FC-PBGA Device MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 **Device Nomenclature** ### THIS PAGE INTENTIONALLY LEFT BLANK MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 ### THIS PAGE INTENTIONALLY LEFT BLANK MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 3.1 #### How to Reach Us: #### **Home Page:** www.freescale.com #### email support@freescale.com ### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2005. Document Number: MPC8555EEC Rev. 3.1 10/2005