# National Semiconductor is now part of Texas Instruments. Search <a href="http://www.ti.com/">http://www.ti.com/</a> for the latest technical information and details on our current products and services. # LMV1088 # **Dual Input, Far Field Noise Suppression Microphone Amplifier with Automatic Calibration Ability** ### **General Description** The LMV1088 amplifies near-field voice signals within 4cm of the microphones while rejecting far-field acoustic noise greater than 0.5m from the microphones. Up to 20dB of far-field rejection is possible in a properly configured and calibrated system. Part of the Powerwise® family of energy efficient solutions, the LMV1088 consumes 1mA of supply current while providing superior performance to DSP solutions consuming over 10 times the power. A fast calibration during the manufacturing test process allows the LMV1088 to compensate the entire microphone system. This calibration includes mismatch in microphone gain and frequency response, as well as acoustical path variances. The LMV1088 stores the calibration coefficients in onboard EEPROM. The calibration is initiated by I2C command or by pin control. The dual microphone inputs are differential to provide excellent noise immunity. The microphones are biased with an internal low-noise bias supply. # **Key Specifications** (3.3V supply, unless otherwise specified) | <ul><li>Supply voltage</li></ul> | 2.7V to 5.5V | |--------------------------------------|--------------| | <ul><li>Supply current</li></ul> | 1mA (typ) | | ■ Signal to noise ratio (A-weighted) | 60dB (typ) | | ■ Total harmonic distortion | 0.1% (typ) | | ■ Noise cancellation | 20dB (typ) | | ■ PSRR | 85dB (typ) | #### **Features** - Low power consumption - No added processing delay - Automatic Calibration - Space-saving 36 Bump micro SMD package - Up to 20dB SNRI # **Applications** - Mobile handsets - Mobile and handheld two-way radios - Bluetooth and other powered headsets - Hand-held voice microphones - Portable public address systems # **Application of the LMV1088** 20213029 PowerWise® is a registered trademark of National Semiconductor Corporation. # **Typical Application** 2 FIGURE 1. Typical Dual Microphone Far Field noise Cancelling Application # **Connection Diagrams** Top View Order Number LMV1088RL See NS Package Number RLA36TTA # **Pin Descriptions** **TABLE 1. Pin Name and Function** | Bump<br>Number | Pin Name | Pin Type | Pin Function | |----------------|--------------------|----------------------|---------------------------------| | A1 | NC | No Connect | No Connect (Note 1) | | A2 | T7 | Digital Input | Auxiliary_Control pin (Note 3) | | А3 | PE | Digital Input | Program Enable EEPROM | | A4 | MIC2- | Analog Input | microphone 2 input – | | <b>A</b> 5 | MIC2+ | Analog Input | microphone 2 input + | | A6 | Mic Bias | Analog Output | Bias for Microphones | | B1 | NC | No Connect | No Connect (Note 1) | | B2 | NC | No Connect | No Connect (Note 1) | | В3 | T5 | | Float (Note 2) | | B4 | GND | Ground | Amplifier ground | | B5 | T1 | | Float (Note 2) | | B6 | MIC1+ | Analog Input | Microphone 1 input + | | C1 | NC | No Connect | No Connect (Note 1) | | C2 | NC | No Connect | No Connect (Note 1) | | C3 | T6 | | Float (Note 2) | | C4 | T3 | | Float (Note 2) | | C5 | GND | Ground | Amplifier ground | | C6 | MIC1- | Analog Input | Microphone 1 input – | | D1 | ADR | Digital Input | I <sup>2</sup> C Address select | | D2 | NC | No Connect | No Connect (Note 1) | | D3 | GND | Ground | Amplifier ground | | D4 | T4 | | Float (Note 2) | | D5 | T2 | | Float (Note 2) | | D6 | REF | Analog Reference | Reference Voltage De-coupling | | E1 | SCL | Digital Input | I <sup>2</sup> C Clock | | E2 | T8 | Ground | Connect to GND | | E3 | NC | No Connect | No Connect (Note 1) | | E4 | NC | No Connect | No Connect (Note 1) | | E5 | NC | No Connect | No Connect (Note 1) | | E6 | NC | No Connect | No Connect (Note 1) | | F1 | SDA | Digital Input/Output | I <sup>2</sup> C Data | | F2 | I2CV <sub>DD</sub> | Supply | I <sup>2</sup> C power supply | | F3 | V <sub>DD</sub> | Supply | Power Supply | | F4 | OUT | Analog Output | Optimized Audio Out | | F5 | LPF | Analog Input | Lowpasss Filter Capacitor | | F6 | CAL | Digital Input | Calibration Start | Note 1: Connect NC pins to GND for optimum noise performance. Note 2: Do not ground pins. $\textbf{Note 3:} \ \mathsf{Force} \ \mathsf{V}_{\mathsf{DD}} \ \mathsf{setup} \ \mathsf{for} \ \mathsf{manual} \ \mathsf{calibrations.} \ \mathsf{Force} \ \mathsf{GND} \ \mathsf{setup} \ \mathsf{for} \ \mathsf{calibration} \ \mathsf{circuitry.}$ # **Absolute Maximum Ratings** (Note 4) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 6.0V Storage Temperature -85°C to +150°C ESD Rating (Note 7) ESD Rating (Note 8) Junction Temperature (T<sub>JMAX</sub>) Mounting Temperature 2000V 150°C 235°C Infrared or Convection (20 sec.) Thermal Resistance $\theta_{\text{JA}}$ (microSMD) 70°C/W Soldering Information See AN-112 "microSMD Wafers Level Chip Scale Package." ## **Operating Ratings** (Note 5) Supply Voltage 2.7V to 5.5V $I^2CV_{DD}$ (Note 13) 1.8V to 5.5V Temperature Range $-40^{\circ}C$ to $85^{\circ}C$ # Electrical Characteristics 3.3V and 5.0V (Note 4) Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V_{DD} = 3.3V$ and 5.0V, $V_{IN} = 18 \text{mV}_{P-P}$ , pass through mode (Note 11), preamplifier gain = 20dB, postamplifier gain = -2.5dB, $R_L = 100 \text{k}\Omega$ , and $C_L = 4.7 \text{pF}$ . | | | | LMV | | | | |-------------------|-----------------------------------------------------|-------------------------------------------------------------|---------------------|---------------------|----------------------------------|--| | Symbol | Parameter | Conditions | Typical<br>(Note 9) | Limits<br>(Note 10) | Units (Limits) | | | SNR | Signal-to-Noise Ratio | f = 1kHz, V <sub>IN</sub> = 18mV <sub>PP</sub> , A-Weighted | 60 | | dB | | | V <sub>IN</sub> | Max Input Signal | f = 1kHz and THD+N < 1% | 97 | | mV <sub>P-P</sub> | | | V <sub>OUT</sub> | AC Output Voltage | f = 1kHz, preamp gain = 36dB<br>$V_{IN} = 30mV_{P-P}$ | 500 | | mV <sub>RMS</sub> | | | | DC Output Voltage | | 800 | | mV | | | THD+N | Total Harmonic Distortion + Noise | $f = 1kHz, V_{IN} = 18mV_{P-P}$ | 0.1 | | % | | | $Z_{IN}$ | Input Impedance | | 100 | | kΩ | | | Z <sub>OUT</sub> | Output Impedance | | 150 | | Ω | | | Z <sub>LOAD</sub> | | R <sub>LOAD</sub><br>C <sub>LOAD</sub> | | 10<br>10 | kΩ (min)<br>pF (max) | | | A <sub>M</sub> | Microphone Pre Amplifier Gain Range | f = 1kHz | 6 – 36 | | dB | | | A <sub>MR</sub> | Microphone Pre Amplifier Gain Adjustment Resolution | f = 1kHz | 2 | | dB | | | A <sub>P</sub> | Post Amplifier Gain Range | f = 1kHz Pass Through Mode and<br>Summing Mode | -2.5 – 9.5 | | dB | | | Λ <sub>P</sub> | rost Ampliner Gain hange | f = 1kHz Noise Canceling Mode<br>(Note 12) | 0 – 12 | | dB | | | A <sub>PR</sub> | Post Amplifier Gain Adjustment Resolution | f = 1kHz | 3 | | dB | | | A <sub>CR</sub> | Gain Compensation Range | f = 300Hz - f = 3400Hz | | ±3 | dB (max) | | | A <sub>MD</sub> | Gain Matching Difference After Calibration | f = 300Hz<br>f = 1kHz<br>f = 3kHz | | 0.5<br>0.5<br>0.5 | dB (max)<br>dB (max)<br>dB (max) | | | T <sub>CAL</sub> | Calibration Duration | | | 770 | ms (max) | | | | | Input Referred, Input AC grounded | | | | | | PSRR | Power Supply Rejection Ratio | f = 217Hz (100mV <sub>P-P</sub> ) | 85 | | dB | | | | | f = 1kHz (100mV <sub>P-P</sub> ) | 80 | | dB | | | CMRR | Common Mode Rejection Ratio | f = 1kHz, | 60 | | dB | | | $V_{BM}$ | Microphone Bias Supply Voltage | I <sub>BIAS</sub> = 1mA | 2.0 | | V | | | $\epsilon_{VBM}$ | Microphone Bias Supply Noise | A-Weighted | 10 | | μV <sub>RMS</sub> | | | I <sub>BM</sub> | Total available Microphone Bias Current | | | 1.2 | mA (min) | | | I <sub>DDQ</sub> | Supply Quiescent Current | V <sub>IN</sub> = 0V | 1 | 1.5 | mA (max) | | | I <sub>DDCP</sub> | Supply Current during Calibration and Programming | Calibrating or Programming EEPROM | 28 | 50 | mA (max) | |-------------------|---------------------------------------------------|-----------------------------------------------------------------|----|-----|----------| | I <sub>DD</sub> | Supply Current | $V_{IN} = 25 \text{mV}_{P-P}$ both inputs, Noise canceling mode | 1 | 1.5 | mA (max) | # **Digital Interface Characteristics** (Notes 4, 13) Unless otherwise specified, all limits guaranteed for T<sub>J</sub> = 25°C, I<sup>2</sup>CV<sub>DD</sub> within the Operating Rating (Note 13) | | | | LMV | Units | | | |-------------------|---------------------------------------------|-----------------------------|---------------------|-------------------------------------|----------|--| | Symbol | Parameter | Conditions | Typical<br>(Note 9) | Limits<br>(Note 10) | (Limits) | | | V <sub>IH</sub> | Logic High Input Level | SCL, SDA, ADR, CAL, PE pins | | 0.6xl <sup>2</sup> CV <sub>DD</sub> | V (min) | | | V <sub>IL</sub> | Logic Low Input Level | SCL, SDA, ADR, CAL, PE pins | | 0.4xl <sup>2</sup> CV <sub>DD</sub> | V (max) | | | ts <sub>CAL</sub> | CAL Setup Time | | 2 | | ms | | | th <sub>CAL</sub> | CAL Hold time until calibration is finished | | | 770 | ms (min) | | | ts <sub>PEC</sub> | PE Setup Time | | 2 | | ms | | | th <sub>PEC</sub> | PE Hold until calibration is finished | | | 770 | ms (min) | | **Note 4:** "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified. Note 5: The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed. Note 6: The maximum power dissipation must be de-rated at elevated temperatures and is dictated by $T_{JMAX}$ , $\theta_{JC}$ , and the ambient temperature $T_A$ . The maximum allowable power dissipation is $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$ or the number given in the *Absolute Maximum Ratings*, whichever is lower. For the LMV1088, $T_{JMAX} = 150^{\circ}$ C and the typical $\theta_{JA}$ for this microSMD package is 70°C/W and for the LLP package $\theta_{JA}$ is 64°C/W Refer to the Thermal Considerations section for more information Note 7: Human body model, applicable std. JESD22-A114C. Note 8: Machine model, applicable std. JESD22-A115-A. Note 9: Typical values represent most likely parametric norms at $T_A = +25$ °C, and at the *Recommended Operation Conditions* at the time of product characterization and are not guaranteed. Note 10: Datasheet min/max specification limits are guaranteed by test, or statistical analysis. Note 11: In Pass Through mode, only one microphone input is active. See also PC Compatible Interface for more information how to configure the LMV1088. Note 12: In Noise Canceling Mode there is 2.5dB additional gain before calibration when compared to the other operating modes to compensate for the gain reduction that is caused by the noise canceling effect. Note 13: The voltage at $I^2CV_{DD}$ must not exceed the voltage on $V_{DD}$ . # **Typical Performance Characteristics** Unless otherwise specified, $T_J = 25$ °C, $V_{DD} = 3.3$ V, $V_{IN} = 18$ m $V_{PL} = 1.0$ p, pass through mode (Note 11), preamplifier gain = 20dB, postamplifier gain = -2.5dB, $R_L = 100$ kΩ, and $R_L = 4.7$ pF. Supply Current vs. Supply Voltage THD+N vs Frequency, pass through mode Mic1 $V_{IN} = 36mV_{P-P}$ THD+N vs Frequency, Noise canceling mode signal at Mic1, Mic2 AC shorted, V<sub>IN</sub> = 36mV<sub>P-P</sub> 20213003 THD+N vs Frequency, pass through mode Mic2 $V_{IN} = 36mV_{P-P}$ FREQUENCY (Hz) THD+N vs $V_{\rm IN}$ , pass through mode Mic1 20213005 THD+N vs Frequency, Noise canceling mode Mic1 AC shorted, signal at Mic2, $V_{IN} = 36 \text{mV}_{P-P}$ 20213016 20213006 #### THD+N vs $V_{IN}$ , pass through mode Mic2 20213015 ### THD+N vs V<sub>IN</sub>, Noise canceling mode Mic1 AC shorted, signal at Mic2 20213017 #### PSRR vs Frequency, pass through mode Mic2 Mic1+ Mic2 AC shorted 20213019 # THD+N vs $V_{\rm IN}$ , Noise canceling mode signal at Mic1, Mic2 AC shorted 20213014 #### PSRR vs Frequency, pass through mode Mic1 Mic1+ Mic2 AC shorted 20213018 #### PSRR vs Frequency, Noise canceling mode Mic1+ Mic2 AC shorted 20213020 #### PSRR vs Frequency, Microphone Bias Mic1+ Mic2 AC shorted 9 # **Application Data** ## Gain Balance and Gain Budget In systems where input signals have a high dynamic range, critical noise levels and where the dynamic range of the output voltage is also limited, careful gain balancing can be essential for the best performance. Having not enough gain in the Pre Amplifier can result in higher noise levels while to much gain in the Pre Amplifier will result in clipping and saturation in the noise cancelling processor and output stages. The gain ranges and maximum signal levels for the different functional blocks is shown in Figure 2. Two examples are given as a guideline how to select proper gain settings. FIGURE 2. Maximum Signal Levels #### **EXAMPLE1** An application using microphones with $50\text{mV}_{pp}$ maximum output voltage, and a baseband chip after the LMV1088 with $1.5\text{V}_{pp}$ maximum input voltage. For optimum noise performance we would like to have the maximum gain at the input stage. So using Pre Amp gain =14dB and Post Amp gain = 6dB is the optimum for this application. - 1. $50\text{mV}_{pp} + 36 \text{ dB} = 3.1\text{V}_{pp}$ . - This is higher than the maximum 1.4V<sub>pp</sub> allowed for the Noice cancelling Processor (NCP). This means a gain lower then 28.9dB should be selected. - Select the nearest lower gain from the gain setting table to be 28dB. This will prevent the NCP from being overloaded by the microphone. With this setting, the resulting output level of the Pre Amplifier will be 1.26V<sub>nn</sub>. - 4. The NCP can have a maximum processing gain of 9dB (depending on the calibration result) which will result in 3.5V<sub>pp</sub> at the output of the LMV1088. This level is higher then maximum level hat is allowed at the input of the Post Amp of the LMV1088. Therefore the Pre Amp gain has to be reduced, to 1.4V<sub>pp</sub> minus 9dB = 0.5V<sub>pp</sub>. This limits the Pre Amp gain to a maximum of 20dB. - 5. The baseband chip limits the maximum output voltage to 1.5V<sub>pp</sub> with the minimum of 6dB Post Amp gain, this results in having a lower level at the input of the Post Amp of 0.75V<sub>pp</sub>. Now calculating this for a maximum NCP gain of 9dB the output of the Pre Amp must be <266mV<sub>pp</sub>. - Calculating the new gain for the Pre Amp will result in <1.4 dB gain.</li> - 7. The nearest lower gain will be 14dB. So using Pre Amp gain =14dB and Post Amp gain = 6dB is the optimum for this application. #### **EXAMPLE 2** An application using microphones with $10mV_{pp}$ maximum output voltage, and a baseband chip after the LMV1088 with $3.3V_{pp}$ maximum input voltage. For optimum noise performance we would like to have the maximum gain at the input stage. - 1. $10\text{mV}_{pp} + 36\text{dB} = 631\text{mV}_{pp}$ - 2. This is lower than the maximum $1.4V_{pp}$ so this is OK. - 3. The NCP can have a maximum processing gain of 9dB (depending on the calibration result) which will result in 3.5V<sub>pp</sub> at the output of the LMV1088. This level is higher then maximum level hat is allowed at the input of the Post Amp of the LMV1088. Therefore the Pre Amp gain has to be reduced, to 1.4V<sub>pp</sub> minus 9dB = 0.5V<sub>pp</sub>. This limits the Pre Amp gain to a maximum of 34dB. - 4. With a Post Amp gain setting of 6dB the output of the Post Amp will be $2.8V_{\rm pp}$ which is OK for the baseband. - 5. The nearest lower Post Amp gain will be 6dB. So using Pre Amp gain =14dB and Post Amp gain = 6dB is the optimum for this application. # I<sup>2</sup>C Compatible Interface #### I<sup>2</sup>C SIGNALS The LMV1088 pin Serial Clock (SCL) is used for the l²C clock SCL and the pin Serial Data (SDA) is used for the l²C data signal SDA. Both of these signals need a pull-up resistor according to l²C specification. The LMV1088 can be controlled through two slave addresses. The two l²C slave address for LMV1088 are given in Table 2 . #### **TABLE 2. Chip Address** | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------------------------------------------------------|----|----|----|----|----|----|----|-----| | 1st Chip Address<br>I <sup>2</sup> C Adress='0' | 1 | 1 | 0 | 0 | 1 | 1 | 0 | W/R | | 2 <sup>nd</sup> Chip Address<br>I <sup>2</sup> C Adress='1' | 1 | 1 | 0 | 0 | 1 | 1 | 1 | W/R | #### **I2C DATA VALIDITY** The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when SCL is LOW. I<sup>2</sup>C Signals: Data Validity #### **I<sup>2</sup>C START AND STOP CONDITIONS** START and STOP bits classify the beginning and the end of the I<sup>2</sup>C data transmission session. START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH. STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.(Note 14) I<sup>2</sup>C Start Stop Conditions Note 14: The master should issue STOP after no acknowledgement. #### TRANSFERRING DATA Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9th clock pulse, signifying an acknowledge. A receiver which has been addressed must generate an acknowledge after each byte has been received. After the START condition, the I²C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LMV1088 address is $11001100_2$ or $11001110_2$ . For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register. www.national.com 11 Register changes take effect at the SCL rising edge during the last acknowledge (ACK) from slave. In Figure 3 there is a write example shown, for a device at a randomly chosen address'00110100<sub>2</sub>'. w = write (SDA = "0") r = read (SDA = "1") ack = acknowledge (SDA pulled down by slave) rs = repeated start FIGURE 3. Example I<sup>2</sup>C Write Cycle When a READ function is to be accomplished, a WRITE function must precede the READ function. Figure 3, shows a read example for a device at a random chosen address '00110101<sub>2</sub>'. FIGURE 4. Example I<sup>2</sup>C Read Cycle FIGURE 5. I<sup>2</sup>C Timing Diagram TABLE 3. I<sup>2</sup>C Timing Paramters | Cumbal | Parameter | Liı | Limit | | | |----------------|-----------------------------------------------------------------|-----|-------|-------|--| | Symbol | Parameter | Min | Max | Units | | | 1 | Hold Time (repeated) START Condition | 0.6 | | μs | | | 2 | Clock Low Time | 1.3 | | μs | | | 3 | Clock High Time | 600 | | ns | | | 4 | Setup Time for a Repeated START Condition | 600 | | ns | | | 5 | Data Hold Time (Output direction, delay generated by LMV1088) | 300 | 900 | ns | | | 5 | Data Hold Time (Input direction, delay generated by the Master) | 0 | 900 | ns | | | 6 | Data Setup Time | 100 | | ns | | | 7 | Rise Time of SDA and SCL | 20 | 300 | ns | | | 8 | Fall Time of SDA and SCL | 15 | 300 | ns | | | 9 | Set-up Time for STOP condition | 600 | | ns | | | 10 | Bus Free Time between a STOP and a START Condition | 1.3 | | μs | | | C <sub>b</sub> | Capacitive Load for Each Bus Line | 10 | 200 | pF | | NOTE: Data guaranteed by design TABLE 4. I<sup>2</sup>C Register Description | Address | Reg. | Bits | | Defaul | | | | | | |-----------------------------------------------------------|------|-------|--------------------|-------------------------------|--------------------|---------------------|--------------|--|--| | 0x01h | Α | [3:0] | Microphone prea | mplifier gain from 6 | dB up to 36dB in 2 | dB steps. | | | | | | | | 0000 | 60 | dB | · | | | | | | | | 0001 8dB | | | | | | | | | | | 0010 | 10 | )dB | | | | | | | | | 0011 | 12 | dB | | | | | | | | | 0100 | 14 | ·dB | | | | | | | | | 0101 | 16 | idB | | | | | | | | | 0110 | 18 | dB | | | | | | | | | 0111 | 20 | )dB | | 0111 | | | | | | | 1000 | 22 | dB | | | | | | | | | 1001 | 24 | ·dB | | | | | | | | | 1010 | 26 | idB | | | | | | | | | 1011 | 28 | dB | | | | | | | | | 1100 | <u> </u> | odB | | | | | | | | | 1101 | <del> </del> | dB | | | | | | | | | 1110 | - | ·dB | | | | | | | | | 1111 | <b>}</b> | idB | | | | | | | | | A4 = Mute mic1 a | and A5 = mute mic2 | | <u> </u> | | | | | | | [5:4] | | on; 1 = microphon | | | | | | | | | [7.0] | <u> </u> | A6 = enable Mic 1, | | | | | | | | | [7:6] | (1 = enable Mic; | 0 = disable Mic) | | | | | | | 0x02h | В | [2:0] | Gain setting for t | he post amplifier fro | om (3dB steps) (No | te 12). | | | | | | | | | Pass Through | Noise Canceling | | | | | | | | | | mode | mode | | | | | | | | | 000 | -2.5dB | 0db | | | | | | | | | 001 | 0.5dB | 3dB | | | | | | | | | 010 | 3.5dB | 6dB | | 0+00 | | | | | | | 011 | 6.5dB | 9dB | | | | | | | | | 100 | 9.5dB | 12dB | | | | | | | | | 101 | 9.5dB | 12dB | | | | | | | | | 110 | 9.5dB | 12dB | | | | | | | | | 111 | 9.5dB | 12dB | | | | | | | | | Mic select bits | | | | | | | | | | | 00 | | N | oise canceling mode | | | | | | | [4:3] | 01 | | | Only Mic 1 on | 00 | | | | | | | 10 | | | Only Mic 2 on | | | | | | | | 11 | | | Mic 1 + Mic 2 | | | | | | | [7:5] | Not Used | | | | 000 | | | | 0x0Ch | L | [7:0] | reads the output | of the EEDDOM | | | read | | | | UXUCII | | [7:0] | reads the output | OI THE EEPHOW | | | only | | | | 0x0Dh | М | [7:0] | reads the output | a cutaut of the EEDDOM | | | | | | | OVODII | 141 | [,,0] | Todas ine output | eads the output of the EEPROM | | | | | | | | | [6:0] | reads the output | of the FFPROM | | | read<br>only | | | | 0x0Eh | N | [0.0] | | ds the output of the EEPROM | | | | | | | ready" signal. This give the status of the program cycle. | | | | | | read | | | | | | | r. 1 | 1 = ready ; 0 = p | rogram cycle in pro | gress | | only | | | | Address | Reg. | Bits | | | Description | Default | |---------|------|-------|---------------------|-------------------|------------------------------------|---------| | 0x0Fh | 0 | [7:4] | Control the gain of | compensation betw | een the two mics at 300Hz (Note 1) | , | | | | | 0000 (0) | 0.0dB | | | | | | | 0001 (1) | 0.5dB | | | | | | | 0010 (2) | 1.0dB | | | | | | | 0011 (3) | 1.5dB | | | | | | | 0100 (4) | 2.0dB | | | | | | | 0101 (5) | 2.5dB | | | | | | | 0110 (6) | 3.0dB | | | | | | | 0111 (7) | Not used | | 0000 | | | | | 1000 (8) | Not used | | 0000 | | | | | 1001 (9) | -0.5dB | | | | | | | 1010 (A) | -1.0dB | | | | | | | 1011 (B) | −1.5dB | | | | | | | 1100 (C) | -2.0dB | | | | | | | 1110 (D) | −2.5dB | | | | | | | 1110 (E) | -3.0dB | | | | | | | 1111 (F) | Not Used | | | | | | [3:0] | Control the gain of | compensation betw | een the two mics at 3kHz (Note 1) | | | | | | 0000 (0) | 0.0dB | | | | | | | 0001 (1) | 0.5dB | | | | | | | 0010 (2) | 0.0dB | | | | | | | 0011 (3) | 1.5dB | | | | | | | 0100 (4) | 2.0dB | | | | | | | 0101 (5) | 2.5dB | | | | | | | 0110 (6) | 3.0dB | | | | | | | 0111 (7) | Not used | | 0000 | | | | | 1000 (8) | Not used | | 0000 | | | | | 1001 (9) | −0.5dB | | | | | | | 1010 (A) | −1.0dB | | | | | | | 1011 (B) | −1.5dB | | | | | | | 1100 (C) | −2.0dB | | | | | | | 1101 (D) | –2.5dB | | | | | | | 1110 (E) | -3.0dB | | | | | | | 1111 (F) | Not used | | | | Address | Reg. | Bits | | Description | | | | | |---------|------|-------|---------------------|-----------------------------------------|------------------------------------------------|-------|--|--| | 0x10h | Р | [7:4] | Control compensa | ation gain for Mic2 | channel at ALL frequencies (Note 1) | , | | | | | | | 0000 (0) | -3.0dB | | | | | | | | | 0001 (1) | -3.0dB | | | | | | | | | 0010 (2) | -2.5dB | | | | | | | | | 0011 (3) | -2.0dB | | | | | | | | | 0100 (4) | -1.5dB | | | | | | | | | 0101 (5) | -1.0dB | | | | | | | | | 0110 (6) | -0.5dB | | | | | | | | | 0111 (7) | 0.0dB | | 0000 | | | | | | | 1000 (8) | 0.0dB | | 0000 | | | | | | | 1001 (9) | 0.5dB | | | | | | | | | 1010 (A) | 1.0dB | | | | | | | | | 1011 (B) | 1.5dB | | | | | | | | | 1100 (C) | 2.0dB | | | | | | | | | 1101 (D) | 2.5dB | | | | | | | | | 1110 (E) | 3.0dB | | | | | | | | | 1111 (F) | 3.0dB | | | | | | | | [3:0] | ` ′ | | channel at ALL frequencies (Note 1) | | | | | | | | 0000 (0) | -3.0dB | | | | | | | | | 0001 (1) | -3.0dB | | | | | | | | | 0010 (2) | -2.5dB | | | | | | | | | 0011 (3) | -2.0dB | | | | | | | | | 0100 (4) | -1.5dB | | | | | | | | | 0101 (5) | -1.0dB | | | | | | | | | 0110 (6) | -0.5dB | | | | | | | | | 0111 (7) | 0.0dB | | | | | | | | | 1000 (8) | 0.0dB | | 0000 | | | | | | | 1001 (9) | 0.5dB | | | | | | | | | 1010 (A) | 1.0dB | | | | | | | | | 1011 (B) | 1.5dB | | | | | | | | | 1100 (C) | 2.0dB | | | | | | | | | 1101 (D) | 2.5dB | | | | | | | | | 1110 (E) | 3.0dB | | | | | | | | | 1111 (F) | 3.0dB | | | | | | 0x11h | Q | [6:0] | | | egisters once "newdata" pulse is generated | ļ. | | | | | | , | StoreBar signal | | 1 3 | | | | | | | [7] | _ | storeBar = 0 enables EEPROM programming | | | | | | | | | storeBar = 1 data | | | | | | | 0x12h | R | [0] | Start Calibration v | /ia I2C '0' to '1' = s | tart calibration (keep '1' during calibration) | 0 | | | | | | [7] | Internal test | | | 00000 | | | | | | [/] | internal test | | | 0 | | | () represents binary value in hexadecimal format #### **Automatic Calibration** The full automatic calibration should only be required once, when the product containing the LMV1088 has completed manufacture, and prior to application packaging. The product containing the LMV1088 will be calibrated to the microphones, the microphone spacings, and the acoustical properties of the final manufactured product containing the LMV1088. The compensation or calibration technology is achieved via memory stored coefficients when the FFNS circuitry activates the calibration sequence. The purpose of the calibration sequence is to choose the optimized coefficients for the FFNS circuitry for the given microphones, spacing, and acoustical environment of the product containing the LMV1088. A basic calibration can be performed with a single 1kHz tone, however to take full advantage of this calibration feature a three tone calibration (See the section *PERFORMING A THREE TONE CALIBRATION*) is preferred. The automatic calibration process can be initiated from either a digital interface CALIBRATE pin (CAL) or via the I<sup>2</sup>C interface The logic level at the PROGRAM ENABLE (PE) pin determines if the result of the calibration is volatile or permanent. To make the result of the calibration permanent (stored in the EEPROM) the PROGRAM ENABLE (PE) pin must be high during the automatic calibration process. #### **AUTOMATIC CALIBRATION VIA CAL PIN** To initiate the automatic calibration via the CAL pin, the following procedure is required: - From the initial condition where both PE and CAL are at 'low' level - bring PE to a 'high' level (enable EEprom write) - bring CAL to a 'high' level to start Calibration - Apply Audio stimulus (single tone 1kHz or three tone sequence as described in PERFORMING A THREE TONE CALIBRATION) - · Hold CAL 'high' for at least 770ms - · Remove Audio stimulus - · bring CAL to a 'low' level to stop Calibration - bring PE to a 'low' level (disable EEprom write) A tone may be applied prior to the rising of CAL and PE. Signals applied to the microphone inputs before rising of CAL and PE are ignored by the calibration system. FIGURE 6. Automatic Calibration via CAL pin Note: When the I<sup>2</sup>C is operated, make sure that register 'R' (address 0x12) bit 0 is '0' before operating the CAL pin (default value for this bit). When this bit is set '1' the calibration engine of the LMV1088 is started and will remain active with a higher supply current than normal operation. The state of the calibration remains active until this bit is reset, '0". With the bit set the 'low' to' high' transfer of the CAL pin will be innored #### **AUTOMATIC CALIBRATION VIA I2C COMMAND** To initiate the automatic calibration via the I<sup>2</sup> interface, the following procedure is required: - From the initial condition where PE is 'low' level - Bring PE to a 'high' level (enable EEprom write) - Write '1' into I<sup>2</sup>C register 'R' (address 0x12) bit 0 to start calibration - Apply Audio stimulus (single tone 1kHz or three tone sequence as described in PERFORMING A THREE TONE CALIBRATION) - · Wait at least 770ms - · Remove Audio stimulus - Write '0' into I2C to finish calibration - Bring PE to a 'low' level (disable EEprom write) A tone may be applied prior to the rising of CAL and PE. Signals applied to the microphone inputs before rising of CAL and PE are ignored by the calibration system. FIGURE 7. Automatic Calibration via I<sup>2</sup>C COMMAND #### PERFORMING A THREE TONE CALIBRATION In a system with two microphones in an enclosure there will always be a difference in the transfer function in both gain and frequency response. The LMV1088 has the capability to perform an automatic calibration function to minimize these differences. To perform this calibration, a test sequence of three tones is required right after the PE and CAL inputs are brought to a logic high level. At the end of this sequence the calibration data is automatically stored in the internal EEPROM. The three tones have to be applied as follows: · A first tone with a frequency of 1kHz - · A second tone with a frequency of 300Hz - · A third tone with a frequency of 3kHz A tone may be applied prior to the rising of CAL and PE. Signals applied to the microphone inputs before rising of CAL and PE are ignored by the calibration system. Between each tone pair there is a small time, indicated by a cross, to change the frequency. During that time the input tone is ignored by the calibration system. The total calibration sequence requires less then 770ms. **FIGURE 8. Three Tone Calibration Timing** **TABLE 5. Automatic Calibration Timing Parameters** | Cumbal | Parameter | Lin | Unitis | | |------------------|--------------------------|-----|--------|---------| | Symbol | Parameter | Min | Max | Officis | | t <sub>ST1</sub> | Calibration Start Tone 1 | | 10 | ms | | t <sub>ET1</sub> | Calibration End Tone 1 | 200 | | ms | | t <sub>ST2</sub> | Calibration Start Tone 2 | | 215 | ms | | t <sub>ET2</sub> | Calibration End Tone 2 | 400 | | ms | | t <sub>ST3</sub> | Calibration Start Tone 3 | | 415 | ms | | t <sub>ET3</sub> | Calibration End Tone 3 | 600 | | ms | | t <sub>cc</sub> | Calibration Complete | 770 | | ms | NOTE: Data guaranteed by design #### THREE TONE CALIBRATION SETUP A calibration test setup consist of a test room (acoustical box) with a loudspreaker (acoustical source) driven with the test tone sequence from *Figure 8*. The test setup is shown in *Figure 9*. The distance between the source and microphone 1 and microphone 2 must be equal and the sound must travel without any obstacle from source to both microphones. The sound will travel with the limited speed of 300m/s from the loudspeaker source to the microphones. When creating the calibration signals this time should not be ignored, 30cm distance will cause 1ms delay. FIGURE 9. Three Tone Calibration Test setup #### SUPPLY CURRENT DURING CALIBRATION The Calibration function performs two main tasks in a sequence. First the AC characteristics of the microphones are matched. Then in the second stage, if the PE pin is high, the on-chip EEPROM is programmed. During the first stage of this sequence the supply current on the LMV1088 will increase to about 2.5 mA. During the writing of the EEPROM the supply current will rise for about 215ms to about 30 mA. This increased current is used for the on chip charge pump which generates the high voltages that are required for programming the EEPROM. FIGURE 10. Supply current during calibration and programming #### **Manual Calibration** You can manually program the gain of the two mic inputs on the LMV1088 using the I<sup>2</sup>C interface. Table 5 shows the control bits for I<sup>2</sup>C Register O and P with the corresponding gains. This can be easily done by doing the following: - 1) READ contents of the $I^2C$ register N immediately after powering up. - 2) Set PE pin and T7 pin to Vdd. - 3) WRITE to I2C register O and P to choose the calibration settings. Bits O<7:4> control the two mics at 300 Hz and bits O<3:0> control the two mics at 3kHz. Bits P<7:4> control the Mic2 gain and bits P<3:0> control the Mic1 gain - 4) WRITE a '0' to I2C register Q<7> bit (storeBar) and the bits from I2C register N<6:0> to I2C register Q<6:0> - 5) When I2C register N<7> (ready) goes high, then the EEPROM programming is complete. Now PE pin and T7 pin should be set to GND and I2C register Q<7> (storeBar) should be returned to '1'. ## **Low-Pass Filter At The Output** At the output of the LMV1088 there is a provision to create a 1st order low-pass filter (only enabled in 'Noise Cancelling' mode). This low-pass filter can be used to compensate for the change in frequency response that results from the noise cancellation process.. The change in frequency response resembles a first-order high-pass filter, and for many of the applications it can be approximately compensated by a first-order low-pass filter with cutoff frequency between 1.5kHz and 2.5kHz. The transfer function of the low pass filter is derived as: H(s) = Post Amplifier / SRfCf + 1 This low-pass filter is created by connecting a capacitor between the LPF pin and the OUT pin of the LMV1088. The value of this capacitor also depends on the selected output gain. For different gains the feedback resistance in the Low-pass Filter network changes as shown in *Table 6*. TABLE 6. Low-pass Filter internal impedance | Post Amplifier Gain | Feedback resistance R <sub>if</sub> | |------------------------|-------------------------------------| | Setting (dB) (Note 15) | (kΩ) | | 0 | 20 | | 3 | 29 | | 6 | 40 | | 9 | 57 | | 12 | 80 | This will result in the following values for a cutoff frequency of 2000 Hz: TABLE 7. Low-pass Filter Capacitor for 2kHz | Post Amplifier Gain Setting (dB) (Note 15) | R <sub>if</sub> (kΩ) | C <sub>f</sub> (nF) | |--------------------------------------------|----------------------|---------------------| | 0 | 20 | 3.9 | | 3 | 29 | 2.7 | | 6 | 40 | 2.0 | | 9 | 57 | 1.3 | | 12 | 80 | 1.0 | Note 15: Noise Cancelling Mode ### **Measurement Setup** Because of the nature of the calibration system it is not possible to predict the absolute gain in the two microphone channels of the Far Field Noise Cancelling System. This is because, after the calibration function has been operated, the noise cancelling circuit will compensate for the difference in gain between the microphones. In Noise Cancelling mode, this can result in a final gain offset of max 3dB between the gain set in the registers (RA[3:0] and RB[2:0]) and the actual measured gain between input and output of the LMV1088. After performing a calibration the frequency characteristic of the microphone channels will be matched for the two microphones. As a result of this matching there can be a slight slope in the frequency characteristic in one or both amplifiers. #### **A-WEIGHTED FILTER** The human ear is sensitive for acoustic signals within a frequency range from about 20Hz to 20kHz. Within this range the sensitivity of the human ear is not equal for each frequency. To approach the hearing response, weighting filters are introduced. One of those filters is the A-weighted filter. The A-weighted filter is used in signal to noise measurements and THD+N measurements, where the wanted audio signal is compared to device noise and distortion. The use of this filter improves the correlation of the measured values to the way these ratios are perceived by the human ear FIGURE 11. A-Weighted Filter #### **MEASURING NOISE AND SNR** The overall noise of the LMV1088 is measured within the frequency band from 10Hz to 22kHz using an A-weighted filter. The Mic+ and Mic- inputs of the LMV1088 are shorted for AC signals via a short between the input capacitors, see *Figure* 12 FIGURE 12. Noise Measurement Setup For the signal to noise ratio (SNR) the signal level at the output is measured with a 1kHz input signal of $18\text{mV}_{PP}$ using an A-weighted filter. This voltage represents the output voltage of a typical electret condenser microphone at sound pressure level of 94dB SPL, which is the standard level for these measurements. The LMV1088 is programmed for 17.5dB of total gain (20dB pre-amplifier and -2.5dB post-amplifier) with only Mic1 or Mic2 on. (See also *I*<sup>2</sup>C Compatible Interface) The input signal is applied differential between the corresponding Mic+ and Mic-. Because the part is in Pass Through mode the Low-pass Filter at the output of the LMV1088 is disabled. # **Revision History** | Rev | Date | Description | | | |------|----------|---------------------------------------------------------------------------------------------|--|--| | 1.0 | 09/26/07 | Initial release. | | | | 1.01 | 12/10/07 | Few text edits (changed TL to RL). | | | | 1.02 | 03/07/08 | Text edits. | | | | 1.03 | 03/10/08 | Replaced Typical Appl. ckt diagrams and some text edits. | | | | 1.04 | 03/12/08 | Deleted 5.0V EC table. | | | | 1.05 | 03/14/08 | Replaced Tables 4 and 5. Also edited the Application diagram on page 1. | | | | 1.06 | 03/25/08 | Text edits and replaced the Typical Application circuit diagram. | | | | 1.07 | 03/28/08 | Text edits. | | | | 1.08 | 04/04/08 | Text edits. | | | | 1.09 | 04/17/08 | Text edits. | | | | 1.10 | 05/27/08 | Text edits. | | | | 1.11 | 06/05/08 | Edited the Application drawing on page 1. | | | | 1.12 | 09/19/08 | Text edits. | | | | 1.13 | 02/11/09 | Text edits. | | | | 1.14 | 02/19/09 | Deleted the "Clarisound <sup>TM</sup> " symbol from the D/S. | | | | 1.15 | 02/26/09 | Deleted the "Clarisound <sup>TM</sup> " label from the Typical Application circuit diagram. | | | # Physical Dimensions inches (millimeters) unless otherwise noted $\begin{array}{c} 36 \text{ Bump micro SMD Technology} \\ \text{NS Package Number RLA36TTA} \\ \text{X}_1 = 3.459 \pm 0.03, \quad \text{X}_2 = 3.459 \pm 0.03, \quad \text{X}_3 = 0.6 \pm 0.075 \end{array}$ ## **Notes** For more National Semiconductor product information and proven design tools, visit the following Web sites at: | Products | | Design Support | | |--------------------------------|------------------------------|-------------------------|--------------------------------| | Amplifiers | www.national.com/amplifiers | WEBENCH® Tools | www.national.com/webench | | Audio | www.national.com/audio | App Notes | www.national.com/appnotes | | Clock and Timing | www.national.com/timing | Reference Designs | www.national.com/refdesigns | | Data Converters | www.national.com/adc | Samples | www.national.com/samples | | Interface | www.national.com/interface | Eval Boards | www.national.com/evalboards | | LVDS | www.national.com/lvds | Packaging | www.national.com/packaging | | Power Management | www.national.com/power | Green Compliance | www.national.com/quality/green | | Switching Regulators | www.national.com/switchers | Distributors | www.national.com/contacts | | LDOs | www.national.com/ldo | Quality and Reliability | www.national.com/quality | | LED Lighting | www.national.com/led | Feedback/Support | www.national.com/feedback | | Voltage Reference | www.national.com/vref | Design Made Easy | www.national.com/easy | | PowerWise® Solutions | www.national.com/powerwise | Solutions | www.national.com/solutions | | Serial Digital Interface (SDI) | www.national.com/sdi | Mil/Aero | www.national.com/milaero | | Temperature Sensors | www.national.com/tempsensors | SolarMagic™ | www.national.com/solarmagic | | Wireless (PLL/VCO) | www.national.com/wireless | Analog University® | www.national.com/AU | THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2009 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com