#### 3W/CH FILTERLESS STEREO CLASS-D AUDIO AMPLIFIER ### **Description** The DIODES™ PAM8404 is a 3W high-efficiency filterless Class-D audio amplifier in 4mm x 4mm and 2mm x 2mm wafer chip scale (WCSP) packages that requires few external components. Features like 89% efficiency, -63dB PSRR, improved RF-rectification immunity, and very small PCB area make the PAM8404 Class-D amplifier ideal for cellular handsets and PDA applications. In cellular handsets, the earpiece, speaker phone, and melody ringer can each be driven by the PAM8404. The PAM8404 allows independent gain by summing signals from seperate sources, and has as low as $43\mu V$ noise floor. PAM8404 is available in QFN 4mm x 4mm and WCSP 2mm x 2mm packages. ### **Features** - 3W Output at 10% THD with a $4\Omega$ Load and 5V Supply - Supply Voltage from 2.5V to 5.5V - Efficiency Up to 89% - Superior Low Noise without Input - Few External Components to Save the Space and Cost - Short Circuit Protection - Thermal Shutdown - Space Saving Packages : - 2mm x 2mm WCSP - 4mm x 4mm Thin QFN - Pb-Free Packages - Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2) - Halogen and Antimony Free. "Green" Device (Note 3) - For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/ ### **Applications** - LCD Monitor / TV Projector - Notebook Computers - Portable Speakers - Portable DVD Players, Game Machines - Cellular Phones/Speaker Phones ### **Pin Assignments** ### WCSP 2mmx2mm Top View #### QFN 4mmx4mm Top View # **Typical Applications Circuit** # **Pin Descriptions** | Pin | Pin Number | | | |-------|--------------|---------|----------------------------------------------| | Name | U-QFN4040-20 | WCSP2x2 | Function | | G1 | 1 | B2 | Gain Select (MSB) | | OUTL+ | 2 | A3 | Left Channel Positive Differential Output | | PVDD | 313 | A2 | Power Supply (Must be Same Voltage as AVDD) | | PGND | 412 | C4 | Power Ground | | OUTL- | 5 | A4 | Left Channel Negative Differential Output | | NC | 610 | _ | Not Connected | | SDL | 7 | B4 | Left Channel Shutdown Terminal (active low) | | SDR | 8 | В3 | Right Channel Shutdown Terminal (active low) | | AVDD | 9 | D2 | Analog Supply (Must be Same Voltage as PVDD) | | OUTR- | 11 | D4 | Right Channel Negative Differential Output | | OUTR+ | 14 | D3 | Right Channel Positive Differential Output | | G0 | 15 | C2 | Gain Select (LSB) | | INR+ | 16 | D1 | Right Channel Positive Input | | INR- | 17 | C1 | Right Channel Negative Input | | AGND | 18 | C3 | Analog Ground | | INL- | 19 | B1 | Left Channel Negative Input | | INL+ | 20 | A1 | Left Channel Positive Input | June 2022 ## **Functional Block Diagram** Note: 1. For the QFN package, G0 and G1 pin have an internal $300 \text{K}\Omega$ pull-down resistor. ### **Absolute Maximum Ratings** (@T<sub>A</sub> = +25°C, unless otherwise specified.) These are stress ratings only and functional operation is not implied. Exposure to absolute maximum ratings for prolonged time periods may affect device reliability. All voltages are with respect to ground. | Parameter | Rating | Unit | | |------------------------------|------------------------------|------|--| | Supply Voltage | 6.0 | V | | | Input Voltage | -0.3 to V <sub>DD</sub> +0.3 | V | | | Maximum Junction Temperature | 150 | | | | Storage Temperature | -65 to +150 | °C | | | Soldering Temperature | 250, 10sec | | | ### Recommended Operating Conditions (@T<sub>A</sub> = +25°C, unless otherwise specified.) | Parameter | Rating | Unit | |-----------------------------|-------------|------| | Supply Voltage Range | 2.5 to 5.5 | V | | Operation Temperature Range | -40 to +85 | °C | | Junction Temperature Range | -40 to +125 | °C | ## **Thermal Information** | Parameter | Package | Symbol | Max | Unit | | |------------------------------------------|--------------|-----------------------|-----|------|--| | Thermal Resistance (Junction to Ambient) | WCSP2x2-16 | $\theta_{JA}$ | 64 | | | | Thermal Resistance (Junction to Ambient) | U-QFN4040-20 | | 31 | °C/W | | | Thermal Resistance (Junction to Case) | WCSP2x2-16 | $\theta_{ extsf{JC}}$ | _ | | | | Thermal Resistance (Junction to Case) | U-QFN4040-20 | | 13 | | | ## Electrical Characteristics (@TA = +25°C, AVDD = PVDD = 5V, GND = PGND = 0V, unless otherwise specified.) #### U-QFN4040-20 | Symbol | Parameter | Test Conditions | | Min | Тур | Max | Units | | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------|-----|------|-----|-------|--| | $V_{DD}$ | Supply Power | | | 2.5 | | 5.5 | V | | | | | TUD N. 400/ ( 4111 B. 40 | $V_{DD} = 5.0V$ | | 3 | | W | | | | | THD+N = 10%, f = 1kHz, $R_L = 4\Omega$ | V <sub>DD</sub> = 3.6V | | 1.5 | | VV | | | | | THD+N = 1%, f = 1kHz, R <sub>L</sub> = 4Ω | $V_{DD} = 5.0V$ | | 2.35 | | W | | | _ | Outsid Bassa | | V <sub>DD</sub> = 3.6V | | 1.2 | | | | | Po | Output Power | THE N. 4007 C. ALLE B. 000 | $V_{DD} = 5.0V$ | | 1.7 | | W | | | | | THD+N = 10%, f = 1kHz, $R_L = 8\Omega$ | V <sub>DD</sub> = 3.6V | | 0.9 | | | | | | | TUD N 40/ ( 411 D 00 | $V_{DD} = 5.0V$ | | 1.4 | | 10/ | | | | | THD+N = 1%, f = 1kHz, $R_L = 8\Omega$ | V <sub>DD</sub> = 3.6V | | 0.7 | | W | | | | | $V_{DD} = 5.0V, Po = 0.5W, R_L = 8\Omega$ | | | 0.15 | | - % | | | TUD . N | Total Harmonic Distortion Plus | $V_{DD} = 3.6V, Po = 0.5W, R_L = 8\Omega$ | f = 1kHz | | 0.27 | | | | | THD+N | Noise | $V_{DD} = 5.0V, Po = 1W, R_{L} = 4\Omega$ | 6 41.11- | | 0.23 | | | | | | | $V_{DD} = 3.6V, Po = 1W, R_{L} = 4\Omega$ | f = 1kHz | | 0.24 | | % | | | PSRR | DODD Develop Complete District Device of the control contro | V <sub>DD</sub> = 5.0V, Inputs AC-Grounded with | f = 100kHz | | -48 | | ٩D | | | PSKK | Power Supply Ripple Rejection | $C_{IN} = 1.0 \mu F$ | f = 1kHz | | -63 | | dB | | | Cs | Crosstalk | $V_{DD}$ = 5V, Po = 0.5W, R <sub>L</sub> = 4 $\Omega$ , Gv = 23dB | f = 1kHz | | -93 | | dB | | | SNR | Signal-to-Noise | $V_{DD} = 5V$ , $V_{ORMS} = 1VGv = 23dB$ | A-weighting | | 87 | | dB | | | V <sub>N</sub> | V <sub>N</sub> Output Noise | $V_{DD} = 5V$ , Inputs AC-Grounded with $C_{IN} = 1\mu F$ | A-weighting | | 43 | | μV | | | | | BW 22Hz – 22kHz | No A-weighting | | 59 | | | | | Dyn | Dynamic Range | V <sub>DD</sub> = 5V, THD = 1% | A-weighting | | 97 | | dB | | | _ | F(Colonia) | R <sub>L</sub> = 8Ω, THD = 10% | 6 41.11- | | 89 | | % | | | η | Efficiency | R <sub>L</sub> = 4Ω, THD = 10% | f = 1kHz | | 84 | | | | | | Outpoont Current | V <sub>DD</sub> = 5.0V | Nolood | | 11 | | m= A | | | ΙQ | Quiescent Current | V <sub>DD</sub> = 3.6V | No load | | 6 | | mA | | | I <sub>SD</sub> | Shutdown Current (Note 2) | V <sub>DD</sub> = 2.5V to 5.5V | $V_{SD} = 0.3V$ | | < 1 | | μΑ | | | P-a/aiii | Static Drain-to-Source On-State | I <sub>DS</sub> = 500mA, V <sub>GS</sub> = 5V | PMOS | | 250 | | mΩ | | | R <sub>DS(ON)</sub> | Resistor | 1DS = 500111A, VGS = 5V | NMOS | | 170 | | | | | fsw | Switching Frequency | $V_{DD} = 3V$ to $5V$ | | | 300 | | kHz | | | Vos | Output Offset Voltage | $V_{IN} = 0V$ , $V_{DD} = 5V$ | | | 10 | | mV | | | | | | G0 = L, G1 = L | | 6 | | - dB | | | Gain | Closed-Loop Voltage Gain | $V_{DD} = 5V$ , RL = $4\Omega$ , f = 1kHz | G0 = H, G1 = L | | 12 | | | | | | C.CCC Loop Vollage Call | 155 11,112 12,1111 | G0 = L, G1 = H | | 18 | | | | | OTD | Overtemporature Protection | | G0 = H, G1 = H | | 24 | | | | | OTP | Overtemperature Protection | No Load, Junction Temperature | $V_{DD} = 5V$ | | 150 | | °C | | | OTH | Overtemperature Hysterisis | | I | | 50 | I | | | Note: 2. I<sub>SD</sub> < 1μA when measured with G0=G1=L. If G0 or G1 is High, then I<sub>SD</sub> will be higher and it will depend on the external pull-up resistor value. This only applies to the QFN package. To maintain I<sub>SD</sub> < 1μA, use GPIO to control G0 and G1 pins. Change G0 and/or G1 to Low when device is in shutdown mode, or simply connect G0 and/or G1 to SD pin to set the required gain with no additional shutdown current. ## Electrical Characteristics (@TA = +25°C, AVDD = PVDD = 5V, GND = PGND = 0V, unless otherwise specified.) WCSP2x2-16 | Symbol | Parameter | Test Conditions | | Min | Тур Мах | Max | Units | |---------------------|---------------------------------|----------------------------------------------------------------------|------------------------|-----|---------|-----|----------| | $V_{DD}$ | Supply Power | | | 2.5 | | 5.5 | V | | | | THD+N = 10%, f = 1kHz, $R_L = 4\Omega$ | $V_{DD} = 5.0V$ | | 2.2 | | W | | | | | V <sub>DD</sub> = 3.6V | | 1.2 | | | | | | THE N. 407 ( 4111 B. 40 | $V_{DD} = 5.0V$ | | 1.8 | | W | | _ | 0.1.15 | THD+N = 1%, f = 1kHz, $R_L = 4\Omega$ | V <sub>DD</sub> = 3.6V | | 1 | | | | Po | Output Power | | $V_{DD} = 5.0V$ | | 1.5 | | | | | | THD+N = 10%, f = 1kHz, $R_L = 8\Omega$ | V <sub>DD</sub> = 3.6V | | 0.8 | | W | | | | THE N. 407 ( ALLE B. 00 | $V_{DD} = 5.0V$ | | 1.2 | | 14/ | | | | THD+N = 1%, f = 1kHz, $R_L = 8\Omega$ | V <sub>DD</sub> = 3.6V | | 0.6 | | W | | | | $V_{DD} = 5.0V$ , $Po = 0.5W$ , $R_L = 8\Omega$ | | | 0.3 | | | | | Total Harmonic Distortion Plus | $V_{DD} = 3.6V, Po = 0.5W, R_L = 8\Omega$ | f = 1kHz | | 0.4 | | % | | THD+N | Noise | $V_{DD} = 5.0V, Po = 1W, R_L = 4\Omega$ | | | 0.3 | | | | | | $V_{DD} = 3.6V, Po = 1W, R_L = 4\Omega$ | f = 1kHz | | 0.2 | | % | | PSRR | Power Supply Ripple Rejection | $V_{DD}$ = 5.0V, Inputs AC-Grounded with $C_{IN}$ = 1.0 $\mu$ F | f = 217kHz | | -50 | | dB | | Cs | Crosstalk | $V_{DD} = 5.0V$ , Po = 0.5W, R <sub>L</sub> = 4 $\Omega$ , Gv = 23dB | f = 1kHz | | -70 | | dB | | SNR | Signal-to-Noise | $V_{DD} = 5V$ , $V_{ORMS} = 1VGv = 23dB$ | A-weighting | | 85 | | dB | | V <sub>N</sub> | | $V_{DD} = 5V$ , Inputs AC-Grounded with $C_{IN} = 0.47\mu F$ | A-weighting | | 34 | | μV | | | | BW 22Hz – 22kHz | No A-weighting | | 54 | | | | Dyn | Dynamic Range | V <sub>DD</sub> = 5V, THD = 1% | A-weighting | | 98 | | dB | | | F(Colonia) | R <sub>L</sub> = 8Ω, THD = 10% | 6 41.11- | | 85 | | - % | | η | Efficiency | R <sub>L</sub> = 4Ω, THD = 10% | f = 1kHz | | 75 | | | | | 0 | V <sub>DD</sub> = 5.0V | | | 12 | | <b>—</b> | | ΙQ | Quiescent Current | V <sub>DD</sub> = 3.6V | No load | | 7 | | mA | | I <sub>SD</sub> | Shutdown Current | V <sub>DD</sub> = 2.5V to 5.5V | $V_{SD} = 0.3V$ | | < 1 | | μΑ | | <u> </u> | Static Drain-to-Source On-State | L 500m A V 5V | PMOS | | 500 | | m0 | | R <sub>DS(ON)</sub> | Resistor | $I_{DS} = 500 \text{mA}, V_{GS} = 5 \text{V}$ | NMOS | | 460 | | mΩ | | fsw | Switching Frequency | $V_{DD} = 5V$ | | | 300 | | kHz | | Vos | Output Offset Voltage | $V_{IN} = 0V$ , $V_{DD} = 5V$ | | | 20 | | mV | | | | | G0 = L, G1 = L | | 6 | | | | Gain | Closed-Loop Voltage Gain | $V_{DD} = 5V$ , RL = $4\Omega$ , f = 1kHz | G0 = H, G1 = L | | 12 | | dB | | Jaiii | Olosca-Loop Vollage Gall | VUU - 5V, INC - 452, I - INIIZ | G0 = L, G1 = H | | 18 | | | | | | | G0 = H, G1 = H | | 24 | | | | OTP | Overtemperature Protection | No Load, Junction Temperature | V <sub>DD</sub> = 5V | | 150 | | •c | | OTH | Overtemperature Hysteresis | , | .00 -: | | 50 | | | ## Typical Performance Characteristics (@T<sub>A</sub> = +25°C, unless otherwise specified.) U-QFN4040-20 ## Typical Performance Characteristics (continued) (@T<sub>A</sub> = +25°C, unless otherwise specified.) #### U-QFN4040-20 Frequency Response $V_{DD}$ =5V, $R_L$ =4 $\Omega$ , $C_{IN}$ =1 $\mu$ F Crosstalk vs Frequency $V_{DD}$ =5V, $R_L$ =4 $\Omega$ , Gain=23dB THD+N vs Frequency $V_{DD}$ =5V, $R_L$ =4 $\Omega$ , $C_{IN}$ =1 $\mu$ F, Gain=23dB PSSR vs Frequency Input ac-ground, V<sub>DD</sub>=5V 200mVpp, Noise Floor FFT Inputs ac-ground, $V_{DD}$ =5V, $C_{IN}$ =1 $\mu$ F, $R_L$ =4 $\Omega$ , В ## Typical Performance Characteristics (continued) (@T<sub>A</sub> = +25°C, unless otherwise specified.) ### U-QFN4040-20 ## Typical Performance Characteristics (cont.) (@T<sub>A</sub> = +25°C, unless otherwise specified.) ### WCSP2x2-16 10k ## Typical Performance Characteristics (cont.) (@TA = +25°C, unless otherwise specified.) #### WCSP2x2-16 Frequency Response $V_{DD}$ =5V, $R_L$ =4 $\Omega$ , $C_{IN}$ =1 $\mu$ F Crosstalk vs Frequency $V_{DD}$ =5V, $R_L$ =4 $\Omega$ , Gain=23dB ‡₽<sub>0</sub>=1.2W PSSR vs Frequency Input ac-ground, $V_{DD}$ =5V 200mVpp, 500 Hz 0.05 Noise Floor FFT Inputs ac-ground, $V_{DD}$ =5V, $C_{IN}$ =1 $\mu$ F, $R_{L}$ =4 $\Omega$ , # Typical Performance Characteristics (cont.) (@T<sub>A</sub> = +25°C, unless otherwise specified.) ### WCSP2x2-16 ### **Application Information** #### **Test Setup for Performance Testing** Notes: - 13. The AP AUX-0025 low pass filter is necessary for class-D amplifier measurement with AP analyzer. - 24. Two 22µH inductors are used in series with load resistor to emulate the small speaker for efficiency measurement. #### **Gain Setting** The gain of PAM8404 can be selected as 6,12,18 or 24 dB utilizing the G0 and G1 gain setting pins. The gains showed in the following table are realized by changing the input resistors inside the amplifier. The input impedance changes with the gain setting. Table 1. Gain Setting | G1 | G0 | Gain<br>(V/V) | Gain<br>(dB) | Input<br>Impedance<br>(kΩ) | |----|----|---------------|--------------|----------------------------| | 0 | 0 | 2 | 6 | 28.1 | | 0 | 1 | 4 | 12 | 17.3 | | 1 | 0 | 8 | 18 | 9.8 | | 1 | 1 | 16 | 24 | 5.2 | For optimal performance the gain should be set to 2x ( $R_I = 150k\Omega$ ). Lower gain allows the PAM8404 to operate at its best, and keeps a high voltage at the input making the inputs less susceptible to noise. In addition to these features, lower value of Gain minimizes pop noise. #### Input Capacitors (C<sub>I</sub>) In the typical application, an input capacitor, $C_I$ , is required to allow the amplifier to bias the input signal to the proper DC level for optimum operation. In this case, $C_I$ and the input impedance $R_I$ form a high-pass filter with the corner frequency determined by the following equation: $$f_C = \frac{1}{2\Pi R_1 C_1}$$ It is important to consider the value of $C_1$ as it directly affects the low frequency performance of the circuit. When $R_i$ is $28.1k\Omega$ and the specification calls for a flat bass response are down to 200Hz, the equation is reconfigured as follows: $$C_{I} = \frac{1}{2\Pi R_{I} f_{C}}$$ When input resistance variation is considered, the $C_l$ is 28nF, so one would likely choose a value of 33nF. A further consideration for this capacitor is the leakage path from the input source through the input network ( $C_l$ , $R_l + R_F$ ) to the load. This leakage current creates a DC offset voltage at the input to the amplifier that reduces useful headroom, especially in high-gain applications. ### **Application Information** ### Input Capacitors (C<sub>I</sub>) (cont.) For this reason, a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the DC level is held at $V_{DD}/2$ , which is likely higher than the source DC level. Please note that it is important to confirm the capacitor polarity in the application. If the corner frequency is within the audio band, the capacitors should have a tolerance ±10% or better, because any mismatch in capacitance cause an impedance mismatch at the corner frequency and below. #### **Decoupling Capacitor (CS)** The PAM8404 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents possible oscillations caused by the long cable between the amplifier and the speaker. The optimum decoupling is achieved by using two different types of capacitors that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent series-resistance (ESR) ceramic capacitor, typically $1\mu F$ , is placed as close as possible to the device each $V_{DD}$ and $PV_{DD}$ pin for the best operation. For filtering lower frequency noise signals, a large ceramic capacitor of $10\mu F$ or greater placed near the audio power amplifier is recommended. #### How to Reduce EMI Most applications require a ferrite bead filter for EMI elimination as shown at Figure 1. The ferrite filter reduces EMI of around 1MHz and higher. When selecting a ferrite bead, choose one with high impedance at high frequencies and low impedance at low frequencies. Figure 1. Ferrite Bead Filter to Reduce EMI #### **Shutdown Operation** In order to reduce power consumption while not in use, the PAM8404 contains shutdown circuitry to turn off the amplifier's bias circuitry. It features independent shutdown controls for each channel. This shutdown turns the amplifier off when logic low is placed on the $\overline{SDx}$ pin. By switching the shutdown pin to GND, the PAM8404 supply current draw will be minimized in idle mode. For QFN package, G0 and G1 pins have a $300 \text{K}\Omega$ pull-down resistor. For this package, if G0 or G1 is High, then ISD will be higher and it will depend on the value of the external pull-up resistor. To maintain ISD < $1\mu\text{A}$ , use GPIO to control G0 and G1 pins. Change G0 and/or G1 to Low when the device is in shutdown mode, or simply connect G0 and/or G1 to SD pin to set the required gain with no additional shutdown current. #### **Short Circuit Protectrion (SCP)** The PAM8404 has short-circuit protection circuitry on the outputs to prevent the device from damage when output-to-output shorts or output-to-GND shorts occur. When a short circuit occurs, the device immediately goes into shutdown state. Once the short is removed, the device will be reactivated. ### **Overtemperature Protection (OTP)** Thermal protection on the PAM8404 prevents the device from damage when the internal die temperature exceeds +150°C. There is a +15°C tolerance on this trip point from device to device. Once the die temperature exceeds the set point, the device will enter the shutdown state and the outputs are disabled. This is not a latched fault. The thermal fault is cleared once the temperature of the die is decreased by +50°C. This large hysteresis will prevent motor boating sound well and the device begins normal operation at this point with no external system interaction. ### **Application Information** ### **POP and Click Circuitry** The PAM8404 contains circuitry to minimize turn-on and turn-off transients or "click and pops", where turn-on refers to either power supply turn-on or device recover from shutdown mode. When the device is turned on, the amplifiers are internally muted. An internal current source ramps up the internal reference voltage. The device will remain in mute mode until the reference voltage reaches the half supply voltage $V_{DD}/2$ . As soon as the reference voltage is stable, the device will begin full operation. For the best power-off pop performance, the amplifier should be set in shutdown mode prior to removing the power supply voltage. #### **PCB Layout Guidelines** #### Grouding It is recommended to use plane grounding or separate grounds. Do not use one line connecting power GND and analog GND. Noise currents in the output power stage need to be returned to output noise ground and nowhere else. When these currents circulate elsewhere, they may get into the power supply, or the signal ground, etc., even worse, they may form a loop and radiate noise. Any of these instances results in degraded amplifier performance. The output noise ground that the logical returns for the output noise currents associated with Class-D switching must tie to system ground at the power exclusively. Signal currents for the inputs, reference need to be returned to quiet ground. This ground only ties to the signal components and the GND pin. GND then ties to system ground. #### **Power Supply Line** Same as the ground, $V_{DD}$ and $PV_{DD}$ need to be separately connected to the system power supply. It is recommended that all the trace should be routed as short and thick as possible. For the power line layout, just imagine water stream, any barricade placed in the trace (shown in Figure 2) could result in the poor performance of the amplifier. Figure 2. Power Line ### **Component Placement** Decoupling capacitors, (as previously described), the high-frequency $1\mu F$ decoupling capacitors should be placed as close to the power supply terminals ( $V_{DD}$ and $PV_{DD}$ ) as possible. Large bulk power supply decoupling capacitors ( $10\mu F$ or greater) should be placed near the PAM8404 on the $PV_{DD}$ terminal. Input capacitors need to be placed very close to input pins. Output filter - The ferrite EMI filter should be placed as close to the output terminals as possible for the best EMI performance, and the capacitors used in the filters should be grounded to system ground. ### **Ordering Information** | Part Number | Part Marking | Package Type | Standard Package | Status | |-------------|----------------|--------------|----------------------|--------| | PAM8404ZER | FR<br>YW | WCSP-16 | 3000 Units/Tape&Reel | NRND | | PAM8404KGR | P8404<br>XXXYW | U-QFN4040-20 | 3000 Units/Tape&Reel | Active | ## **Marking Information** ## Package Outline Dimensions (All dimensions in mm.) | U-QFN4040-20 | | | | | | |----------------------|----------|------|-------|--|--| | Dim | Min | Max | Тур | | | | Α | 0.55 | 0.65 | 0.60 | | | | A1 | 0 | 0.05 | 0.02 | | | | A3 | - | - | 0.15 | | | | b | 0.20 | 0.30 | 0.25 | | | | D | 3.95 | 4.05 | 4.00 | | | | D2 | 2.40 | 2.60 | 2.50 | | | | Е | 3.95 | 4.05 | 4.00 | | | | E2 | 2.40 | 2.60 | 2.50 | | | | е | 0.50 BSC | | | | | | L | 0.35 | 0.45 | 0.40 | | | | Z - | | - | 0.875 | | | | All Dimensions in mm | | | | | | # **Suggested Pad Layout** | Dimensions | Value<br>(in mm) | |------------|------------------| | С | 0.500 | | Х | 0.350 | | X1 | 0.600 | | X2 | 2.500 | | Х3 | 4.300 | | Y | 0.600 | | Y1 | 0.350 | | Y2 | 2.500 | | Y3 | 4.300 | ## Package Outline Dimensions (cont.) (All dimensions in mm.) ### WCSP2x2-16 ### **Mechanical Data** #### U-QFN4040-20 - Moisture Sensitivity: Level 1 per J-STD-020 - Terminals: Finish NiPdAu Leads, Solderable per J-STD-002, Test B1 - **e**3 • Weight: 0.042 grams (Approximate) ### WCSP2x2-16 - Moisture Sensitivity: Level 1 per J-STD-020 - Terminals: Finish Sn ball, Solderable per J-STD-002, Test B1 - **@**3 • Weight: 0.012 grams (Approximate) #### **IMPORTANT NOTICE** - 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). - 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications. - 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities. - 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document. - 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. - 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application. - 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes. - 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use. - 9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a> DIODES is a trademark of Diodes Incorporated in the United States and other countries. The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. © 2022 Diodes Incorporated. All Rights Reserved. www.diodes.com PAM8404 18 of 18 June 2022 Document number: DS36446 Rev. 2 - 2 www.diodes.com © Diodes Incorporated