

# MC68360

# Preliminary Information MC68360 New Features on REV B

### February 1, 1994

Some new features have been added to the XC68360 Revision B device. The uses of these new features are not required with an exception of hardware device errata fixes. The main purpose of the revision B device is to fix the errata items that is described on the QUICC Device Errata as "will be fixed on rev B".

Revision B device is visually marked with mask number C69T. The RISC revision number in the XC68360 at address (MiscBase+\$00) has the value \$0002. Revision A0 device has a mask number 0C63T, and revision A1 has a mask number 1C63T. Both revisions A0 and A1 have microcode revision number of \$0001.

#### NOTE

The following information is not described in the MC68360 User's Manual (MC68360UM/AD). The use of this document along with QUICC Device Errata, QUICC Users Manual Errata and the User's Manual and Centronics Specification will fully describe revision B device operation.

### SCC

#### HDLC BUS

#### HDLC MODE REGISTER (PSMR)

The HDLC mode register (PSMR) have two additional defined bits. The width and the location of the register has not changed. The definition of the two new bits are as follows.

#### Bit 2 BPM (HDLC BUS Priority Mode)

This bit determines the number of idle bits needed to be counted prior to a frame transmission after a successful transmission.

0 = 10 bits 1 = 9 bits

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.





### Freescale Semiconductor, Inc.

Bit 1 BCM (HDLC BUS Collision Sense Mode)

This bit determines the sample point of collision detection.

- 0 = collision is sensed after 1/2 bit delay (or at3/4 bit delay if the clock duty cycle is 25%).
- 1 = collision is sensed after one bit delay

#### Ethernet

1 Heart Beat window

The Heart Beat window was increased from  $2\mu$ Sec to  $4\mu$ Sec. It is measured from Carrier Sense negation. This was changed in order to conform to the 802.3 standard.

2 Ethernet Mode Register (PCMR)

The Ethernet Mode Register (PSMR) have one additional defined bit to support full duplex Ethernet. The width and the location of the register has not changed. The definition of the new bit is as follows.

#### Bit 0 FDE (Full Duplex Ethernet)

This bit when set enables full duplex Ethernet operation.

- 0 = Disable full duplex ethernet.
- 1 = Enable full duplex ethernet.

#### NOTE

When this bit is set to 1 the LPB bit must also be set to 1.

3 Ethernet receive buffer descriptor.

The description of collision bit (CL) in the Ethernet receive buffer descriptor was corrected. The collision bit will be set if the reception was terminated by the negation of RENA. This may not be a late collision and the frame could be longer than 64 bytes.

### SMC

GCI has a new spec - Please see QUICC User's Manual Errata.

### PIP

Centronics support

Centronics feature is now supported in hardware. For more detail, please see the centronics specifications.

#### For More Information On This Product, Go to: www.freescale.com



### **IDMA**

Channel status register (CSR)

IDMA channel status register (CSR) was changed that a clear of Normal channel transfer done (DONE), Bus Error Source (BDS) or Bus Error Destination (BED) event is no longer required prior to a new transfer. These bits should be clead depending on the channel mask register (CMR) setting to avoid any unnecessary interrupt generation.

## SIGNAL DESCRIPTION

TRIS Pin

On Revision A, assertion of TRIS\* pin did not tristate clock out pins (CLKO1 and CLKO2). On revision B hardware fix was implemented so both clock out pins will be tristated with assertion of TRIS\* pin.

#### Home Page:

www.freescale.com email: support@freescale.com USA/Europe or Locations Not Listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of. directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



For More Information On This Product, Go to: www.freescale.com