#### **General Description** The MAX77342 provides a highly efficient solution for cell phone camera flash applications by integrating a 1.6A PWM DC-DC step-up converter and three programmable high-side, low-dropout LED current regulators. An I<sup>2</sup>C interface provides flexible control of the step-up converter, indicator, assist, torch, and flash mode selection, and flash safety timer duration settings. The device operates down to 2.5V, making it future proof for new battery technologies. The step-up converter features an internal switching MOSFET and synchronous rectifier to improve efficiency and minimize external component count. Three high-side, high-current regulators provide support for indicator, assist, torch, and flash modes. They can source up to 1600mA in flash mode, 100mA in torch and assist light mode, and 16mA for indicator. The output voltage is adaptively controlled, stepping up voltage only as high as necessary to support the required LED forward voltage in flash mode. This approach reduces IC power dissipation by optimizing the step-up ratio and by minimizing the losses in the current regulator. In torch, assist light, and indicator, the current regulators are powered directly from IN, providing the highest system efficiency. Additionally, the device includes a low input voltage protection function that reduces flash current during low battery conditions to prevent system undervoltage lockup. Other features include shorted LED detection, overvoltage and thermal shutdown protection, and low-power standby and shutdown modes. The MAX77342 is available in a 16-bump, 0.5mm pitch WLP package (2.065mm x 2.065mm). ### Simplified Block Diagram #### **Features** - 2.0V to 5.5V Operation Range - 2.5V to 5.5V with Full Functionality - 2.0V to 2.5V with Data Retention - Step-Up DC-DC Converter - 1.6A Guaranteed Output Current for V<sub>IN</sub> ≥ 3.0V and V<sub>OUT</sub> ≤ 4.2V - Adaptive Output Voltage Regulation Ensuring Highest System Efficiency Up to 90% - Down to 3.125% Duty Cycle - · On-Chip Power MOSFET and Synchronous Rectifier - 1MHz/2MHz/4MHz PWM Switching Frequency - Small 1µH Inductor - High-Side Flash/Torch/Indicator LED Current Regulator - I<sup>2</sup>C Programmable Flash Output Current (100mA to 1600mA in 100mA Steps) - I<sup>2</sup>C Programmable Torch Output Current (30mA to 100mA in 10mA Steps) - I<sup>2</sup>C Programmable Indicator Output Current (1mA to 16mA in 1mA Steps) - Adaptive Regulation Voltage (150mV typ) for Flash Mode - · Low-Dropout Voltage (100mV max) for Torch Mode - I<sup>2</sup>C Programmable Flash Safety Timer - Open/Short LED Detection - Tx Mask Reducing Output Current During Tx Event - Overvoltage Protection - Thermal Shutdown Protection - 1µA Shutdown Current - 16-Bump, 0.5mm Pitch, 2.065mm x 2.065mm WLP #### **Applications** • Cell Phones and Smartphones Ordering Information appears at end of data sheet. For related parts and recommended products to use with this part, refer to <a href="https://www.maximintegrated.com/MAX77342.related">www.maximintegrated.com/MAX77342.related</a>. # 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver ### **TABLE OF CONTENTS** | General Description | | |-------------------------------------------------------------------|----| | Features | 1 | | Applications | 1 | | Simplified Block Diagram | 1 | | Absolute Maximum Ratings | 6 | | Package Thermal Characteristics | 6 | | Electrical Characteristics | 6 | | Typical Operating Characteristics | | | Bump Configuration | 17 | | Bump Description | 17 | | Detailed Description | 19 | | Step-Up Converter | 19 | | DC-DC Converter On/Off Control | 19 | | Soft-Start | 19 | | Output Capacitor Fault | 20 | | Adaptive Output Voltage Regulation | 21 | | Overvoltage Protection | 23 | | Low-Side Current Limit | 23 | | LED Current Regulator | 23 | | Indicator Mode | 23 | | Torch Mode | 24 | | Assist Light | 25 | | Flash Mode | 26 | | Enable of Current Regulator | 26 | | FLED Current Regulator | 26 | | Ramping UP/DOWN Current Regulator for FLED Current Regulator Only | 27 | # 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver | TABLE OF CONTENTS (continued) | | |-----------------------------------|----| | Flash Safety Timer | 27 | | Low Input Voltage Function | 30 | | TX_MASK | 30 | | Undervoltage Lockout | 31 | | Shutdown and Standby | 31 | | Short Detection | 31 | | Thermal Shutdown | 31 | | I <sup>2</sup> C Serial Interface | 32 | | I <sup>2</sup> C Slave Address | 32 | | I <sup>2</sup> C Bit Transfer | 32 | | START and STOP Conditions | 33 | | Write Operations | 34 | | Read Operations | 35 | | I <sup>2</sup> C Register MAP | 36 | | Applications Information | 47 | | Inductor Selection | 47 | | Input Capacitor Selection | 47 | | Output Capacitor Selection | 47 | | PCB Layout | 48 | | Ordering Information | 49 | | Package Information | 49 | | Chip Information | 49 | | Revision History | 50 | # 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver | LIST OF FIGURES | | |--------------------------------------------------------------|----| | Figure 1. Typical Application Circuit and Simplified Diagram | | | Figure 2. Switching Frequency Scaling | 19 | | Figure 3. DC-DC Converter Soft-Start | 20 | | Figure 4. Adaptive Output Voltage Regulation State Diagram | | | Figure 5. Overvoltage State Diagram | 23 | | Figure 6. LED Ramping During Torch Mode | 24 | | Figure 7. LED Ramping During Assist Light Mode | | | Figure 8. LED Ramping During FLASH Mode | 26 | | Figure 9. State Flowchart | 28 | | Figure 10. Maximum Flash Timer Mode | 29 | | Figure 11. One-Shot Flash Timer Mode | 29 | | Figure 12. Low Voltage Condition | | | Figure 13. Flash Current During TX_MASK | | | Figure 14. 2-Wire Serial Interface Timing Detail | | | Figure 15. Bit Transfer | | | Figure 16. Start and Stop Conditions | | | Figure 17. Acknowledge | | | Figure 18. Write to the IC | | | Figure 19. Read from the IC. | | | Figure 20. Recommended PCB Layout | 48 | # 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver | LIST OF TABLES | | |--------------------------------------------------------------------------------------------------------------------------------|------| | Table 1. CHIP_ID1 | . 37 | | Table 2. CHIP_ID2 | . 37 | | Table 3. ISET | . 38 | | Table 4. TX_MASK | . 39 | | Table 5. LOW_VOLTAGE | . 40 | | Table 6. FLASH_TMR_CNTL | . 40 | | Table 7. FLED_EN | 41 | | Table 8. STATUS | . 42 | | Table 9. 1W_STAT | . 43 | | Table 10. 1W_IND_CNTL | . 43 | | Table 11. DCDC_SS | . 44 | | Table 12. DCDC_OUT | . 44 | | Table 13. DCDC_OUT_MAX | . 45 | | Table 14. COUT_DET | . 45 | | Table 15. Maximum Output Current Capability of DC-DC Step-Up Converter (L = $1\mu$ H, $V_{OUT}$ = $4.2V$ , $f_{SW}$ = $4MHz$ ) | . 46 | | Table 16. Maximum Output Current Capability of DC-DC Step-Up Converter (L = $1\mu$ H, $V_{IN}$ = $2.7V$ , $f_{SW}$ = $4$ MHz) | . 46 | | Table 17. Suggested Inductor | . 47 | | Table 18. Suggested Output Capacitors | . 47 | #### **Absolute Maximum Ratings** | IN to AGND | 0.3V to +6.0V | |----------------------------|------------------------------------| | OUT, IN_FLED to PGND | 0.3V to +6.0V | | EN, SDA, SCL, FLASH_STB, | TORCH_EN, | | TX_MASK, IND to AGND | 0.3V to +(V <sub>IN</sub> + 0.3V) | | LX, FLED to PGND | 0.3V to +(V <sub>OUT</sub> + 0.3V) | | AGND to PGND | 0.3V to +0.3V | | ILX Current (RMS per bump) | 1.7A | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | |-------------------------------------------------------|----------------| | 16-Bump WLP (derate 20.4mW/°C above | +70°C)1632mW | | Operating Temperature Range | 40°C to +85°C | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Bump Temperature (soldering) (Note 1) | +260°C | | | | Note 1: This device is constructed using a unique set of packaging techniques that impose a limit on the thermal profile the device can be exposed to during board level solder attach and rework. This limit permits only the use of the solder profiles recommended in the industry-standard specification, JEDEC 020A, paragraph 7.6, Table 3 for IR/VPR and Convection reflow. Preheating is required. Hand or wave soldering is not allowed. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Thermal Characteristics (Note 2)** **WLP** Junction-to-Ambient Thermal Resistance (θ<sub>JA</sub>) .......49°C/W Note 2: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **Electrical Characteristics** $(V_{IN} = 3.6V, V_{PGND} = V_{AGND} = 0V, T_A = -40^{\circ}C$ to +85°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------|------------------------|------|-----|-----------------|-------| | GENERAL | | | | | | | | | INI Operating Valtage | | | | 2.5 | | 5.5 | | | IN Operating Voltage<br>Range | V <sub>IN</sub> | Limited operation, current rebut digital content preserve | | 2.0 | | 2.5 | V | | IN Undervoltage Lockout | V | V <sub>IN</sub> falling where current red<br>100mV typ hysteresis (V <sub>UV</sub> | | 2.3 | 2.4 | 2.5 | V | | (UVLO) Threshold VIN_UVLO | | V <sub>IN</sub> falling power-on reset, 100mV hysteresis (V <sub>POR</sub> ) | | 0.9 | 1.5 | 2.0 | | | IN Shutdown Supply<br>Current | I <sub>SD</sub> | EN = SCL = SDA =<br>TORCH_EN = LOW | T <sub>A</sub> = +25°C | | 0.4 | 1 | μA | | IN Standby Supply<br>Current | I <sub>STDBY</sub> | EN = HIGH, SCL = SDA = static, TORCH_EN = LOW | T <sub>A</sub> = +25°C | | 1.3 | 5 | μA | | Internal Bias Startup Time | <sup>t</sup> BIAS_RDY | From entering standby mode until any action can be performed | | | 32 | 70 | μs | | LOGIC INTERFACE | | | | | | | | | EN, TORCH_EN,<br>TX_MASK, SDA, SCL<br>Logic Input High Voltage | $V_{IH}$ | V <sub>IN</sub> = 2.5V to 4.5V | | 1.26 | | $V_{\text{IN}}$ | V | | FLASH_STB Logic Input<br>High Voltage | V | V <sub>IN</sub> = 2.5V to 4.5V | VSEL_STB = 0 | 0.84 | | V <sub>IN</sub> | ] | | | VIΗ | VIIN - 2.0V to 4.0V | VSEL_STB = 1 | 1.26 | | $V_{\text{IN}}$ | | $(V_{IN} = 3.6V, V_{GND} = 0V, T_A = -40^{\circ}C$ to +85°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) (Note 3) | PARAMETER | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------|----------------------------|-----------------|-------|-------|----------| | EN, TORCH_EN,<br>TX_MASK, SDA, SCL<br>Logic Input Low Voltage | V <sub>IL</sub> | V <sub>IN</sub> = 2.5V to 4.5V | | | | 0.4 | V | | FLASH_STB, TORCH_EN,<br>TX_MASK Pulldown<br>Resistor to PGND | R <sub>PD</sub> | V <sub>IH</sub> = 1.5V | | 150 | 300 | 450 | kΩ | | Logic Input Current | | V <sub>IL</sub> = 0V or V <sub>IH</sub> = 3.6V | T <sub>A</sub> = +25°C | -1 | 0.01 | +1 | μΑ | | FLASH_STB Detection<br>Delay | t <sub>FLASH_STB_</sub> | Time it takes to detect a FLASH_STB rising or falling edge | VSEL_STB = 0 VSEL_STB = 1 | | 7 | | ns<br>µs | | I <sup>2</sup> C INTERFACE (Note 4) | | | | | | | | | SDA Output Low Voltage | | I <sub>SDA</sub> = 3mA | | | 0.03 | 0.4 | V | | I <sup>2</sup> C Clock Frequency | | | | | | 400 | kHz | | Bus-Free Time Between START and STOP | t <sub>BUF</sub> | | | 1.3 | | | μs | | Hold Time Repeated<br>START Condition | t <sub>HD_STA</sub> | | | 0.6 | 0.1 | | μs | | SCL Low Period | t <sub>LOW</sub> | | | 1.3 | 0.2 | | μs | | SCL High Period | tHIGH | | | 0.6 | 0.2 | | μs | | Setup Time Repeated START Condition | tsu_sta | | | 0.6 | 0.1 | | μs | | SDA Hold Time | t <sub>HD_DAT</sub> | | | 0 | -0.01 | | μs | | SDA Setup Time | tsu_dat | | | 100 | 50 | | ns | | Setup Time for STOP<br>Condition | t <sub>HD_STO</sub> | | | 0.6 | 0.1 | | μs | | STEP-UP DC-DC CONVER | RTER | | | | | | | | Operating Supply Current | | In PWM mode, I <sub>OUT</sub> = 0mA<br>(Note 4) | A, switching PWM mode | | 6 | | mA | | OUT Voltage Range | V <sub>OUT</sub> | Adaptive controlled | | V <sub>IN</sub> | | 5.15 | V | | Digital Overvoltage<br>Threshold | V <sub>OVP_D</sub> | Digital setting of 8-bit DAC | (0XFF max) | | 5.15 | | V | | OVP_D Debounce Timer | t <sub>OVP_D</sub> | Time where adaptive regulovP_D threshold until curr regulator are disabled, I <sub>OU</sub> | ent regulator and DC-DC | 0.912 | 1.024 | 1.126 | ms | | Analog Overvoltage<br>Threshold | V <sub>OVP_A</sub> | | | 5.35 | 5.425 | 5.50 | V | | Output Adaptive Regulation<br>Step Size | V <sub>ADP_SS</sub> | Smallest step size when ou adaptive regulation | utput voltage is in | | 10 | | mV | | Adaptive Output Voltage<br>Regulation Threshold | V <sub>ADP_REG</sub> | I <sub>OUT</sub> = 0mA | | 135 | 150 | 165 | mV | $(V_{IN}$ = 3.6V, $V_{GND}$ = 0V, $T_A$ = -40°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|-------|-----|-------| | Load Regulation | | V <sub>IN</sub> = 3.2V, V <sub>OUT</sub> = 3.8V | | | 200 | | mV/A | | Active Discharge Resistor | R <sub>OUT_R_</sub> | V <sub>OUT</sub> = 3.6V | | 25 | 50 | 75 | Ω | | | | Sampling frequency | During normal mode | | 62.5 | | l | | Adaptive Sample Rate | fadpt_sr | of adaptive regulation (Note 4) | During soft-start | | 125 | | kHz | | Soft-Start Peak Current<br>Limit | I <sub>LIM_</sub> ss | Peak current limit during | soft-start | 290 | 415 | 500 | mA | | | | V <sub>IN</sub> = 2.7V, | DCDC_ILIM = 00 | | 1.25 | | | | Low-Side Current Limit | | $V_{FLED}$ = 4.2V (this is | DCDC_ILIM = 01 | | 1.95 | | A | | Low olde ourrent Limit | | the static limit, dynamic | DCDC_ILIM = 10 | | 2.30 | | ] ^ | | | | value is slightly higher) | DCDC_ILIM = 11 | | 2.80 | | | | High-Side Zero-Crossing Threshold | I <sub>ZX</sub> | | | 35 | 42 | 50 | mA | | LX Low-Side<br>On-Resistance | | LX to PGND, I <sub>LX</sub> = 200m. | A | 30 | 50 | 80 | mΩ | | LX High-Side<br>On-Resistance | | LX to OUT, I <sub>LX</sub> = -200mA | 1 | 40 | 65 | 100 | mΩ | | LVLookogo | | \\ - F F\\ | T <sub>A</sub> = +25°C | | 0.1 | 5 | | | X Leakage | $V_{LX} = 5.5V$ $T_A = +85^{\circ}C$ | | | 1 | | μA | | | Operating Frequency | f <sub>SW</sub> | V <sub>IN</sub> = 2.5V to 4.4V, T <sub>A</sub> = -40°C to +85°C | | 3.6 | 4.0 | 4.4 | MHz | | Maximum Duty Cycle | D <sub>MAX</sub> | | | | 83 | | % | | | | D <sub>MIN 4M</sub> for frequency fr | om 4MHz to 2MHz | | 12.5 | | | | Minimum Duty Cycle | D <sub>MIN</sub> | D <sub>MIN_2M</sub> for frequency fr | om 2MHz to 4MHz | | 6.25 | | % | | | | D <sub>MIN_1M</sub> for 1MHz freque | ency | | 3.125 | | 1 | | Maximum Duty Cycle for | | D <sub>MAX 2M</sub> for frequency f | rom 2MHz to 4MHz | | 25 | | 0/ | | Shift Up in Frequency | | D <sub>MAX_1M</sub> for frequency f | rom 1MHz to 2MHz | | 12.5 | | - % | | Missing C <sub>OUT</sub> Detection<br>Threshold | V <sub>COUT_TH</sub> | Maximum voltage threshold that V <sub>OUT</sub> is allowed to discharge in time duration t <sub>COUT_DIS</sub> before a COUT_DET fault is latched, only active for DIS_COUTDET = 0 | | | 150 | | mV | | Missing C <sub>OUT</sub> Detection<br>Time | tcout_dis | Time where OUT is discharged using I <sub>COUT_DIS</sub> to determine if C <sub>OUT</sub> is missing, only active for DIS_COUTDET = 0 | | | 12 | | μs | | Missing C <sub>OUT</sub> Detection<br>Discharge Current | I <sub>COUT_DIS</sub> | Discharge current from OUT to AGND during t <sub>COUT_DIS</sub> , only active for DIS_COUTDET = 0 | | | 700 | | μA | | Soft-Start Duration | tDCDC_SS | V <sub>IN</sub> = 2.5V to 4.4V, from 6 start completed | enable triggered until soft- | 217 | 256 | 294 | μs | $(V_{IN}$ = 3.6V, $V_{GND}$ = 0V, $T_A$ = -40°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 3) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------|------|-------| | LED CURRENT SOURCE | DRIVERS | | | | | | | | Current Regulator Supply<br>Current from OUT | | FLED supply current in fla | FLED supply current in flash mode | | 210 | | μA | | Current Regulator Supply | | FLED supply current in to | rch/assist mode | | 110 | | μA | | Current from IN | | IND supply current in indi- | cator mode | | 40 | | μΛ | | Flash Current | I <sub>FLASH</sub> | In 100mA steps, I_FLASH | 1[3:0] | 100 | | 1600 | mA | | TX_MASK Current Reduction Range | | In 200mA steps, I_FLASH | H_TX[1:0] | 200 | | 800 | mA | | Low Voltage Current Reduction Range | | In 200mA steps, I_LOW_ | V[1:0] | 200 | | 800 | mA | | Torch Current | I <sub>TORCH</sub> | In 10mA steps, I_TORCH | [2:0] | 30 | | 100 | mA | | Indicator Current | I <sub>IND</sub> | Indicator mode output cur I_IND[3:0] | rent range in 1mA steps, | 1 | | 16 | mA | | TX_MASK Trigger Time | t <sub>TX_MASK_</sub><br>DELAY | Time from when TX_MAS current is lowered, rising of | | | 20 | 200 | μs | | Minimum Output Current<br>During TX_MASK/Low<br>Voltage Event | | | | | 100 | | mA | | Assist and Torch Light High Current Time | tTORCH2<br>FINAL | · | Time duration that output current is set for 100mA (max) before ramping to final value | | 64 | 71 | μs | | Outrot Assurance | | 1200mA to 1600mA | $T_A = -5^{\circ}C \text{ to } +85^{\circ}C$ | -5 | | +5 | | | Output Accuracy for Flash | | 1200IIIA to 1000IIIA | $T_A = -40^{\circ}C \text{ to } -5^{\circ}C$ | -8 | | +8 | % | | | | 100mA to 1200mA | _ | -8 | | +8 | | | Output Accuracy | | 60mA to 100mA | $T_A = -5^{\circ}C \text{ to } +85^{\circ}C$ | -5 | | +5 | | | Output Accuracy for Assist/Torch | | 00111/10 100111/1 | $T_A = -40^{\circ}C \text{ to } -5^{\circ}C$ | -8 | | +8 | % | | | | 40mA to 60mA | | -8 | | +8 | | | Output Accuracy for | | 1mA to 16mA | $T_A = -5^{\circ}C \text{ to } +85^{\circ}C$ | -5 | | +5 | - % | | Indicator Mode | | THIN CO TOTAL | $T_A = -40^{\circ}C \text{ to } -5^{\circ}C$ | -8 | | +8 | /0 | | FLED Current Regulator<br>Dropout | V <sub>FLED</sub> | 500mA, 800mA, and 1600mA setting at -10%, powered from IN_FLED setting at -10% powered from IN_FLED | | | 65 | 100 | mV | | | | 100mA setting at -10%, p | owered from IN | | 65 | 100 | | | IND Current Regulator<br>Dropout | I <sub>IND</sub> _<br>DROPOUT | I <sub>IND</sub> = 24.5mA | | | | 100 | mV | | LED Leakage in<br>Shutdown | | V <sub>IN</sub> = V <sub>IN_FLED</sub> = 5.5V,<br>V <sub>FLED</sub> = 0V | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = +85°C | | 0.01 | 5 | μA | | Flash Ramp Rate | t <sub>FLASH_</sub> | FLED current ramp rise time, time it takes for current regulator to ramp from 0mA to full-scale current | | 445 | 496 | 550 | μs | $(V_{IN}$ = 3.6V, $V_{GND}$ = 0V, $T_A$ = -40°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|---------|-------------------| | Current Regulator Ramp<br>Rate | <sup>t</sup> IRAMP | Time between LSB step of torch, assist, or flash current during ramping up/down; in flash mode LSB consists of two 50mA steps | | 32 | 35.2 | μѕ | | Total Startup Time | | t <sub>BIAS_RDY</sub> + t <sub>FLASH_STB_DELAY</sub> + t <sub>BG_RDY</sub> + t <sub>DCDC_SS</sub> + t <sub>RAMP</sub> , timing from flash strobe enabling flash mode until output current is at the 1600mA setting | 670 | | 1000 | μs | | Active Pulldown | R <sub>IND</sub> _<br>LED_PD | Indicator LED output active when current regulator is not active | 50 | 100 | 150 | Ω | | Shorted LED Detection<br>Threshold | V <sub>LED</sub> _<br>SHORT | | | | 1.0 | V | | Assist and Torch Light<br>Open LED Detection<br>Threshold | | V <sub>IN</sub> - V <sub>FLED</sub> | 0 | 20 | 40 | mV | | Indicator Light Open LED Detection Threshold | | V <sub>IN</sub> - V <sub>IND</sub> | 0 | 20 | 40 | mV | | FLED Output Current | | At switching frequency | | 18 | | mΛ | | Ripple | | At adaptive sample rate | | 46 | | mA <sub>P-P</sub> | | Open and Short<br>Debounce Timer | | From LED short detected until LED current regulator is disabled | 0.912 | 1.024 | 1.126 | ms | | TIMERS | | | | | | | | Flash Duration Timer<br>Range | <sup>t</sup> FLASH | In 1.024ms steps | 1.024 | | 262.144 | ms | | Flash Duration Timer<br>Accuracy | | | -10 | 0 | +10 | % | | TORCH_EN Debounce<br>Timer | tTORCH_<br>EN_DB | | 5.5 | | 9.0 | ms | | PROTECTION | | | | | | | | Thermal Shutdown | T <sub>SD</sub> | T <sub>J</sub> rising where the I <sup>2</sup> C ENABLE register is reset | | +160 | | °C | | Thermal-Shutdown<br>Hysteresis | | | | 20 | | °C | | LOW-VOLTAGE DETECTION | ON | | | | | | | Low Battery Detect<br>Threshold Range | | In 100mV steps, sampled before current regulator is enabled, LOW_VOLTAGE_TH[2:0] | 3.0 | | 3.7 | V | | Low Battery Voltage<br>Threshold Accuracy | | | | ±2.5 | | % | | Minimum Output Current<br>During LOW_VOLTAGE<br>Event | | | | 100 | | mA | Note 3: All devices are 100% production tested at $T_A = +25$ °C. Limits over the operating temperature range are guaranteed by design. Note 4: Design guidance only, not tested during final test. #### **Typical Operating Characteristics** (TA = +25°C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** (TA = +25°C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** (TA = +25°C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** (T<sub>A</sub> = +25°C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** (TA = +25°C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** (T<sub>A</sub> = +25°C, unless otherwise noted.) ## **Bump Configuration** ## **Bump Description** | BUMP | NAME | FUNCTION | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1, A2 | PGND | Power Ground for the DC-DC Converter. Connect PGND (A1 and A2 externally connected together) as close as possible to the IC. Make a star connection between the C <sub>IN</sub> and C <sub>OUT</sub> capacitor to ensure a short ground loop. Connect PGND to the common ground plane of the application. | | А3 | Input Supply. Connect the IN bypass capacitor close to IN and the common ground plane. T used for low noise supply for internal bias, as well as torch, assist, indicator current regulato single-wire interface. | | | A4 | EN | Enable Input. Logic-enable input used to transition from shutdown to standby mode. Pull EN logic-high to enter standby mode. This input is high impedance. | | B1, B2 | LX | Inductor Connection. Connect LX to the switched side of the inductor. LX is internally connected to the drain of the internal low-side MOSFET. LX is connected to OUT through the body diode of the high-side switch during shutdown. (Bumps B1 and B2 must be externally connected together.) | | В3 | TORCH_EN | Torch Mode Enable. Logic input that can be programmed to enable torch mode. TORCH_EN logic input has an internal 300kΩ pulldown resistor. | | B4 | TX_MASK | Tx Mask Input. This input can be programmed to set the reduction of flash current during a Tx event. Connect TX_MASK to the PA enable signal to limit the current drawn from the flash module during Tx of the system. The TX_MASK logic input has an internal 300kΩ pulldown resistor. | | C1 | OUT | DC-DC Step-Up Converter Output Voltage. Bypass OUT with two 10µF ceramic capacitors. OUT is not to be used to power other applications since the DC-DC step-up converter can only operate in adaptive mode. Bumps C1 and C2 must be externally connected together. | | C2 | IN_FLED | Flash Current Regulator Input Supply. It powers the flash current regulator. Bumps C1 and C2 must be externally connected together. | ### **Bump Description (continued)** | BUMP | NAME | FUNCTION | |------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С3 | FLASH_STB | Flash Event Trigger. Logic input that can be programmed to trigger the flash event. The FLASH_STB logic input has an internal $300k\Omega$ pulldown resistor. | | C4 | SDA | I <sup>2</sup> C Data Input. Data is read on the rising edge of SCL and data is clocked out on the falling edge of SCL. | | D1 | FLED | Flash LED. High-side current regulator output. Current flowing out of FLED is set by I <sup>2</sup> C register settings. Connect FLED to the anode of a flash LED or LED module. | | D2 | IND | IND is used to drive a separate indicator LED. IND is pulled to AGND with an internal $100\Omega$ resistor when the single-wire driver is disabled. | | D3 | AGND | Analog Ground. Connect AGND to the common ground plane of the application. | | D4 | SCL | I <sup>2</sup> C Clock Input. Data is read on the rising edge of SCL. | Figure 1. Typical Application Circuit and Simplified Diagram #### **Detailed Description** The MAX77342 flash driver IC integrates an adaptive 1.6A PWM step-up DC-DC converter, and three high-side current regulators: one for LED camera flash powered by the adaptive DC-DC step-up converter, one for torch/assist light applications powered directly from IN, and one for indicator mode powered directly from IN. An I<sup>2</sup>C interface controls output current settings for indicator, torch, assist, and flash mode, enabling torch, assists, and flash mode as well as flash timer duration settings. #### **Step-Up Converter** The IC includes a PWM step-up converter with frequency scaling, optimizing efficiency for low duty cycle operation. The output voltage of the DC-DC step-up converter is adaptive controlled, based on the forward voltage of the installed LED. It is therefore not recommended to use the DC-DC step-up converter output to power other applications. During soft-start, the converter is allowed to operate in discontinuous mode. Once the current regulator ramp-up is initiated, the converter is forced into PWM mode. In cases where $V_{\text{IN}}$ is close to the required $V_{\text{OUT}}$ or even higher, the converter is required to operate at as low of a duty cycle as possible, while still operating in PWM mode. Therefore, the device scales the frequency of the converter depending on the required duty cycle to ensure the output is kept within regulation. See Figure 2. Figure 2. Switching Frequency Scaling During output voltage ramping, the inductor peak current is limited through the low-side nMOS power switch to load the battery as little as possible during the charging of the output capacitor. In the same time, the output voltage ramping is also controlled to avoid high output dV/dt. When the DC-DC converter is disabled, the OUT node is actively discharged until it reaches $V_{\text{IN}}$ - 150mV (typ). This ensures that the output voltage is always at $V_{\text{IN}}$ level when the DC-DC converter is enabled. This is done to prevent the output from discharge through the high-side switch, resulting in current being reversed back to the input capacitor. #### **DC-DC Converter On/Off Control** The DC-DC converter is automatically enabled when the current regulator is enabled in flash mode only, and automatically turns off again once the current regulator is disabled. The operation mode of the DC-DC converter is determined by the voltage headroom across the current regulator. The OUT voltage is regulated $V_{\mbox{ADP\_REG}}$ above FLED voltage. If the adaptive control loop detects that the converter is operating in minimum duty cycle mode, the adaptive regulation prevents the internal regulation loop to decrease the output voltage, since the converter, in this case, is no longer operating in closed loop. In this mode of operation the output is regulated to $V_{\mbox{IN}} \times D_{\mbox{MIN}} \times D_{\mbox{MIN}}$ #### Soft-Start When the input supply is initially applied to the device, the output capacitor is charged to the input supply minus a diode drop. During this charging period, there is no limit of the input current. The output capacitor is charged through the internal body diode of the high-side switch. This initial charge is done with the high-side switch configured as a current source. In the second phase of soft-start, the converter is starting to switch at 1MHz with the high-side switch disabled. This is done to prevent large dl/dt current to be drawn from the input. As the output rises, the converter changes the switching frequency to first 2MHz and then 4MHz. Once operating at 4MHz, the high-side switch is enabled. The output ramps from V<sub>IN</sub> to DCDC\_SS level. Once the converter has completed the soft-start, it is forced into PWM mode and the current regulator is now allowed to ramp. Figure 3. DC-DC Converter Soft-Start #### **Output Capacitor Fault** If the output capacitor is missing, the output ripple of the DC-DC converter increases significantly. This condition trips an OVP\_A fault condition. Since it cannot be determined if the OVP was due to a missing capacitor or other reasons, an additional test can be performed to determine if the capacitor is missing or not. To activate this test, clear DIS\_COUTDET function in register 0x23h. When the $C_{\mbox{OUT}}$ detection is enabled, upon enabling a flash event, the DC-DC converter first precharges the output to IN, then monitors the $V_{OUT}$ against the $V_{IN}$ to see if the output drops within a specified time interval. If the output drops below $V_{COUT\_TH}$ 150mV (typ) of the IN, it indicates that no output capacitor is present on the output. Since the voltage difference between IN and OUT is only $V_{COUT\_TH}$ (150mV), this test is sensitive to large ripple on the input, which can easily trip the missing $C_{OUT}$ detection. It is therefore recommended to only activate the $C_{OUT}$ detection when no other significant load is present at the battery. If missing $C_{OUT}$ is detected, a fault condition is latched into the fault register. To resume operation after the fault, the fault must be cleared by reading. #### **Adaptive Output Voltage Regulation** The adaptive regulation scheme for the device is achieved using a digital regulation control loop. The output voltage is controlled using an internal 8-bit DAC with a 2.6V to 5.3V range and a step size of V<sub>ADP\_SS</sub> (10mV). The effective output voltage range is limited by minimum duty cycle for the lower limit and the upper limit is limited by the OVP\_D (5.15V) threshold or the peak current limit of the converter. When the converter is initially enabled, the converter first performs a soft-start cycle. During this time the output of the converter is charged up to the DCDC\_SS threshold. This is done before the current regulator is enabled to ensure there is sufficient headroom to operate the current regulator. Once the soft-start is completed, the current regulator is enabled. The device samples the voltage headroom across the current regulator to determine if the output voltage should be regulated to a higher threshold. The adaptive regulation has two different behaviors depending on if the current regulator is ramping up the current or if the current has reached the final steady-state level During current ramping up, reducing the output voltage is not allowed by the adaptive regulation. This is done to ensure that sufficient headroom is always available for the current regulator. The voltage across the current regulator is sampled every f<sub>ADPT\_SR</sub> (125kHz) and the output is then adjusted V<sub>ADP\_SS</sub> (10mV) up or kept at present level if sufficient headroom is detected. During the final steady-state current level, the voltage across the current regulator is sampled at a lower frequency, every $f_{ADPT\_SR}$ (62.5kHz) and the output is then adjusted $V_{ADP\_SS}$ (10mV) up or down depending on the current regulator headroom. If the input current limiter is tripped, the device adaptive control blocks the output voltage from increasing. This is an indication that insufficient energy is available and the output is not within regulation. Therefore, increasing the output voltage in this case does not result in an actual increase of output voltage, since the input current is limiting the output voltage. If the adaptive regulation is trying to regulate the output voltage to a higher threshold than the OVP\_D threshold, the adaptive control loop limits the output voltage to the OVP\_D threshold. If the output condition is trying to regulate the output voltage above the OVP\_D threshold for a duration longer than tovP\_D 1.024ms (typ), this generates a fault condition meaning that the FLED is open and disables the DC-DC converter and the FLED driver. Once the initial ramp up of the current regulator is completed, the sample rate of the adaptive regulation threshold faDP\_SR is changed from 125kHz to 62.5kHz. This is done to ensure slow changes on the output, hence reducing EMI issues. In addition, the output voltage is now allowed to either ramp up or down one LSB depending on the voltage headroom measured across the current regulator. The only exception for this is during the following conditions: - Input current limit active. In this case the output is only allowed to decrease if sufficient headroom is detected for the current regulator. - Output exceeding overvoltage threshold, OVP\_D. In this case the output is only allowed to decrease if sufficient headroom is detected for the current regulator. Using the I<sup>2</sup>C register, it is possible to read out the actual adaptive output voltage regulation threshold. This value is stored in the DCDC\_OUT register, making it possible for the application to determine what the adaptive output voltage is within the expected range for the current operation. This result can be used to determine the condition of the external LED as well as for fault indication. During a flash event, the adaptive maximum voltage is stored in the DCDC\_OUT\_MAX I<sup>2</sup>C register. This information can be used to determine the actual forward voltage of the LED as well as the peak voltage condition during the flash event. See Figure 4 for a state diagram of the adaptive regulation function. Figure 4. Adaptive Output Voltage Regulation State Diagram #### **Overvoltage Protection** The device includes two overvoltage protection circuits. The first protection mechanism is part of the adaptive regulation control, and limits the converter output voltage to the OVP\_D threshold for a duration of tovp\_D (1.024ms) before the current regulator and the DC-DC converter are disabled. The second protection mechanism is set to trigger on a higher threshold, but has a much faster reaction time. If the output voltage rises above the OVP\_A threshold, the converter and current regulators are disabled within a reduced time delay. Figure 5. Overvoltage State Diagram #### **Low-Side Current Limit** The device provides a programmable current limit for the low-side switch. This current limit functions as an input current limit, and is critical for the application, since this function determines the maximum current that can be drawn from the input supply. This low-side current limit is also important for the choice of inductor, since it determines the minimum saturation current, to avoid the inductor hitting saturation. If the input current limit is reached during operation, the low-side switch terminates the cycle and turns on the high-side switch. This results in a drop of the output voltage. The device operates in continuous input current limit condition, but due to a drop in output voltage, the current regulator parameters cannot be guaranteed in this mode of operation. For a duty cycle lower than the minimum duty cycle the converter cannot limit the current. This is due to the fact that the current in the inductor does not discharge sufficiently during the OFF-time to ensure that the LX peak current does not hit the peak current limit within the time for the minimum duty cycle. In application though, this is only an issue if the flash current is set to 80% min of the peak current limit. #### **LED Current Regulator** The MAX77342 has three internal high-side current regulators. They are connected to two outputs, FLED and IND. The FLED output is used for flash, torch, and assist light mode using the following current regulators. - Flash mode current regulator - Assist/torch mode current regulator The IND output is used for indicator and consists of a single current regulator that is always powered directly from IN. Each of the current settings is flexibly controlled by the $I^2C$ interface. #### **Indicator Mode** Indicator mode operates separate from the torch, assist, and flash modes, since it has a dedicated output. The current regulator for IND is directly powered from the IN, and always regulates to 2.9V (min) or operates in dropout for $V_{\text{IN}}$ voltages less than 3.0V ( $V_{\text{IND\_DROPOUT\_REG}}$ ) when it is used. This is done to ensure that a minimum 2.9V is always available for the IND interface. #### **Torch Mode** Torch mode can be activated from either standby mode or shutdown mode. The only way to enable the torch mode in shutdown mode is by using the TORCH\_EN logic input. In standby mode, the torch mode can be enabled by two conditions: - TORCH\_EN when TORCH\_EN\_MASK is set, FLED\_EN is set, and FLED\_MODE = 00 - 2) FLED\_EN when TORCH\_EN\_MASK is cleared and FLED\_MODE = 00 The TORCH\_EN logic input has a debouncer at the input to ensure that the logic input can be used by non GPIO control. When TORCH EN is initially pulled high, it must be high for t<sub>TORCH\_EN\_DB</sub> before torch mode is activated. Once in torch mode, TORCH\_EN must be low for t<sub>TORCH\_EN\_DB</sub> for the device to go back to standby or shutdown mode. When torch mode is enabled, the output current is first ramped with a rate of $10\text{mA}/32\mu\text{s}$ , from 30mA to 100mA. This is done to control the ramp rate of the current into the LED. Open/short detection is performed once the output current reaches full scale. In case a fault is detected, the current regulator is disabled and the device enters standby or shutdown state depending on the logic EN input. After $t_{\text{TORCH2FINAL}}$ the current is ramped down from 100mA to the final value with a rate of $10\text{mA}/32\mu\text{s}$ . Figure 6. LED Ramping During Torch Mode The current regulator for assist and torch operation is powered directly from IN. This provides the best efficiency for the system, but limits the operation range of the current regulator. For LED with higher $V_F$ than $V_{IN}$ - $V_{DROPOUT}$ (100mV at 10% drop for assist and torch mode), the current regulator enters dropout operation and during this mode of operation, the output current is limited by the external LED $V_F$ vs. IF curve. #### **Assist Light** Assist light can only be activated from standby mode. The assist light can be activated using either the I<sup>2</sup>C interface or the logic input FLASH\_STB. The assist mode can be enabled by two conditions: - 1) FLASH\_STB when FLASH\_STB\_MASK is set, FLED EN is set, and FLED MODE = 10 - 2) FLED\_EN when FLASH\_STB\_MASK is cleared and FLED MODE = 10 When enabling the assist light using the FLASH\_STB, there is no debounce on the logic input. When assist light mode is enabled, the output current is first ramped with a rate of $10\text{mA}/32\mu\text{s}$ , from 30mA to 100mA. This is done to control the ramp rate of the current into the LED. Open/short detection is performed once the output current reaches full scale. In case a fault is detected, the current regulator is disabled and the device enters standby. After $t_{\text{TORCH2FINAL}}$ the current is ramped down from 100mA to the final value with a rate of $10\text{mA}/32\mu\text{s}$ . The current regulator for assist and torch light operation is powered directly from IN. This provides the best efficiency for the system, but limits the operation range of the current regulator. For LED with higher $V_F$ than $V_{IN}$ - $V_{DROPOUT}$ (100mV at 10% drop for assist and torch mode), the current regulator enters dropout operation and during this mode of operation output current is limited by the external LED $V_F$ vs. $I_F$ curve. Figure 7. LED Ramping During Assist Light Mode #### Flash Mode In flash mode, the current regulator can be enabled using the I<sup>2</sup>C interface or by using logic FLASH\_STB logic input if the I<sup>2</sup>C FLASH\_STB MASK bit is set. When the flash mode is enabled, the IC first performs a soft-start of the DC-DC converter to bring the output voltage to a level where the LED starts to conduct current. Once this is completed, the output current of the FLED is ramped at a rate of 50mA/16.5kHz or 100mA/32.125kHz to control the ramp rate of the current into the LED. The ramp rate is divided into 50mA sections to allow for smoother transition on output. At the 100mA setting the open/short detection is enabled. In case a fault is detected, the current regulator is disabled and the IC enters standby or shutdown state depending on the EN input. Once the open/short detection is performed and passed, the IC continues to ramp the output current to the final value. #### **Enable of Current Regulator** #### **FLED Current Regulator** The flash current regulator can be enabled using the I<sup>2</sup>C interface for assist or torch mode or by a dedicated logic input, FLASH\_STB. The torch light mode can be enabled using the I<sup>2</sup>C interface or by the logic TORCH\_EN input. The current regulators can be enabled from two different modes of operation. - Shutdown mode (torch mode only) - Standby mode (torch/assist or flash) In shutdown mode, the only mode that can be activated is torch mode. Torch mode can only be activated using the TORCH\_EN, and only when the TORCH\_EN\_MASK bit is set. In standby mode, the FLED current regulator can be enabled in the following configurations: - Torch mode (FLED\_MODE = "00"). Enabled using the TORCH\_EN logic input when the following conditions are met: EN is logic-high and the TORCH\_EN\_MASK bit is set. In this mode the output current is set to I\_TORCH. - Assist light (FLED\_MODE = "10"). The assist light can be enabled using the FLASH\_STB logic input or by using the I<sup>2</sup>C interface. Enable assist light with the FLASH\_STB logic input when the following conditions are met: EN is logic-high, the FLED\_EN bit is set, and the FLASH\_STB\_MASK bit is set. Alternatively, the assist light can be enabled using the I<sup>2</sup>C interface. This is done by setting the FLED\_EN bit when the following conditions are met: EN is logic-high and the Figure 8. LED Ramping During FLASH Mode FLASH\_STB\_MASK bit is cleared. In this mode the output current is set to I\_TORCH. • Flash mode (FLED\_MODE = 11). Flash mode can be enabled using the FLASH STB logic input or by using the I<sup>2</sup>C interface. Enable flash mode with FLASH\_STB logic input when the following conditions are met: EN is logic-high, the FLED EN bit is set, and the FLASH STB MASK bit is set. Alternatively, flash mode can be enabled using the I2C interface. This is done by setting the FLED EN bit when the following conditions are met: EN is logic-high and the FLASH STB MASK bit is cleared. The duration of the flash mode by using FLASH\_STB is determined by the FLASH\_TMR\_ CNTL bit and can be set to either maximum duration (level sensitive) or one-shot (edge sensitive) mode. If flash mode is enabled using the I2C interface, the FLASH TMR CNTL bit is ignored, and the duration of the flash is determined by the FLASH TMR setting. In this mode the output current is set to I\_FLASH. #### • IND interface (FLED MODE = 01, IND SEL = 1) Indicator mode can be enabled using the FLASH\_STB logic input or by using the I<sup>2</sup>C interface. Enable indicator mode with FLASH\_STB logic input when the following conditions are met: EN is logic-high, FLED\_EN bit is set, and FLASH\_STB\_MASK bit is set. Alternatively, the indicator mode can be enabled using the I<sup>2</sup>C interface. This is done by setting the FLED\_EN bit when the following conditions are met: EN is logic-high and the FLASH\_STB\_MASK bit is cleared. ## Ramping UP/DOWN Current Regulator for FLED Current Regulator Only The current regulator has a ramp function that is engaged every time the current regulator is enabled/disabled. This is done to control the EMI of the current regulator output. The ramping of the current regulator is done by ramping one LSB step of the current regulator per internal clock. Providing a "stair case" ramp of the output current. See Figure 8. For flash mode, the output current increases in 50mA steps per 2 x $t_{RAMP\_STEP}$ from 50mA until the final value. The ramp time is defined by $t_{RAMP}$ and is dependent on the number in LSB that is ramped. For assist and torch modes, the output current increases in 10mA steps per $t_{RAMP\_STEP}$ from 30mA until the final value. The ramp time is defined by $t_{RAMP}$ and is dependent on the number in LSB that is ramped. The actual time used for ramping up and down is determined by the following equations: For flash mode: $$^{t}$RAMP\_FLASH = $^{t}$RAMP\_STEP \times \Delta I_{FLASH}$$ where $\Delta I_{FLASH}$ is the delta change in output current divided by 100mA. For torch mode: $t_{RAMP\_TORCH} = t_{RAMP\_STEP} \times \Delta t_{TORCH}$ where $\Delta t_{TORCH}$ is the delta change in output current divided by 10mA. If ramping from off condition, the minimum current level should be calculated from 30mA and not 0mA, since the first step is 30mA instead of 10mA. The ramp is activated for the following condition: - 1) During initial enable of the current regulator - 2) User change in output current - 3) After TX\_MASK event, when the output current is increased The ramp is not active for the following conditions: - 1) When output current is reduced as a result of a TX MASK - 2) During a fault condition #### Flash Safety Timer The flash safety timer is activated any time flash mode is enabled. The flash safety timer, programmable from 1.024ms to 262.144ms through the I<sup>2</sup>C, limits the duration of the flash mode in case the flash is not disabled with FLASH\_STB or I<sup>2</sup>C within the programmed flash safety timer duration. The flash mode is terminated when the timer expires. The flash timer can operate in two different modes, oneshot time mode or maximum duration timer mode. One-shot mode is sensitive to the edge of the FLASH\_STB pin and maximum duration mode is sensitive to the level of the FLASH\_STB pin. Figure 9. State Flowchart ## 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver Maximum flash timer mode can only be used for enabling flash mode using the FLASH\_STB logic input. In this mode the flash is enabled for as long as the FLASH\_STB logic input is logic-high and the flash timer has not expired. If the flash timer expires before the FLASH\_STB is pulled low, the current regulator is disabled again and a fault condition is latched into the status register. One-shot flash timer mode can be used with either FLASH\_STB or I<sup>2</sup>C trigger flash. For I<sup>2</sup>C triggered flash, the one-shot mode is always used regardless of the FLASH\_TMR setting. For one-shot mode, the flash is enabled on the rising edge of FLASH\_STB or by writing to the I<sup>2</sup>C register. The duration of the flash is determined by the FLASH\_TMR settings, and is terminated upon the timer expiring. For one-shot mode there is no fault condition for the flash timer. Figure 10. Maximum Flash Timer Mode Figure 11. One-Shot Flash Timer Mode #### **Low Input Voltage Function** The IC monitors the input voltage before initial enable of flash mode and changes the behavior of the LED driver accordingly. For the input, there is a monitor function that can be enabled using the LOW\_VOLTAGE\_EN I<sup>2</sup>C bit. When the low voltage function is enabled, it monitors the input voltage before the flash is initiated to determine the flash output current. The low voltage function is only active in flash mode. If the input voltage drops below the user-defined threshold, LOW\_VOLTAGE\_TH, the flash output current is reduced by LOW\_VOLTAGE\_CUR. This prevents the LED driver from overloading the battery, thus preventing a system failure. See Figure 12. #### TX MASK The IC has a logic input that can be used to provide the flash driver with the information that an RF Tx burst is in progress. During the Tx burst, the output current needs to be reduced with a predetermined current defined by the I FLASH TX I<sup>2</sup>C setting. When the TX\_MASK is triggered, the current is immediately reduced by the I\_FLASH\_TX value within 20µs (typ). The output current level then stays at this level as long as the TX\_MASK condition is present. If the TX\_MASK goes low while in flash mode, the output current is ramped up to normal value, using the normal ramp function. The TX\_MASK event latches a status flag in the status register, making it possible to read back if a Tx event had occurred during the flash event. See Figure 13. Figure 12. Low Voltage Condition Figure 13. Flash Current During TX\_MASK #### **Undervoltage Lockout** The device has UVLO detection that allows operation in different modes depending on the input voltage. - V<sub>IN</sub> < 1.5V (typ): the device is powered down and I<sup>2</sup>C registers are reset. - 1.5V (typ) < V<sub>IN</sub> < 2.4V (typ): I<sup>2</sup>C registers are kept intact, but remaining blocks are powered off and a fault status is latched into the status register. This is the UVLO function. - 2.4V (typ) < V<sub>IN</sub>: fully operational #### **Shutdown and Standby** The device is in shutdown when EN is logic-low. In power-on reset condition ( $V_{IN}$ < 1.5V typ), the I<sup>2</sup>C registers are reset to default value. In shutdown, supply current is reduced to 0.4µA (typ). When $V_{\mbox{IN}}$ is above its $V_{\mbox{POR}}$ threshold and EN is pulled logic-high, the IC enters standby and is ready to accept I<sup>2</sup>C commands. #### **Short Detection** The device includes a comparator to detect if the FLED/IND output is shorted to ground. If the voltage level on the output of the current regulators is less than 1.0V (max), this is an indication that the FLED output is shorted to ground. The device interprets this as a shorted output and therefore disables the current regulator, forcing the part to enter standby mode. In the event of a shorted FLED output this event is logged into the I<sup>2</sup>C status register, where it can be read by the processor. The short detection is enabled for assist light and torch light as soon as the output current reaches maximum current, and continues monitoring the output for short during the entire duration. For short fault in assist, torch, or flash mode, a fault is latched into the FLED\_FLT bit of the I<sup>2</sup>C register. For indicator mode, the short detection is enabled once the current regulator is enabled. If a fault is detected, a status is latched into the IND\_FLT bit of the I<sup>2</sup>C register. To resume operation after the fault, the fault must be cleared by reading the status register. #### **Open Detection** For assist and torch light mode, the current regulator is operating directly from the IN. Since the worst-case forward voltage for the assist/torch light LED is larger than the minimum operating input voltage, performing open LED detection is difficult to achieve without risking flash open detection, since it is required to have assist/torch light operating in dropout condition. Therefore the open detection is archived by measuring the voltage from IN to FLED. If the voltage is less than 40mV (max), the device determines that an open condition exists at the output and a fault is latched into the FLED\_FLT bit of the status register. For flash mode, an open LED forces the adaptive regulation at OVP\_D and therefore a fault condition is latched. For single-wire operation, an open detection is required since this is used to inform the single-wire interface of open/short detection. If the output voltage rises above $V_{\mbox{IND\_OPEN}}$ , this is an indication that the single-wire interface is not responding or the indicator LED is not correctly connected. In this case a fault is latched into the I<sup>2</sup>C bit, IND FLT. To resume operation after the fault, the fault must be cleared by reading. #### **Thermal Shutdown** Thermal shutdown limits total power dissipation in the IC. When the junction temperature exceeds 160°C (typ), the device turns off, allowing the IC to cool. In the event of an overtemperature condition occurring, the event is logged into the I<sup>2</sup>C status register, where it can be read by the processor. Once thermal shutdown occurs, the FLED\_EN and IND\_EN I<sup>2</sup>C bits are reset, and the IC is suspended. During a thermal shutdown condition, the only active part of the IC is the I<sup>2</sup>C interface, UVLO, and thermal monitor. All other blocks are powered down. To resume full operation after the fault, the temperature must drop by 20°C. Thermal fault must be cleared by reading before normal operation can be resumed. #### I<sup>2</sup>C Serial Interface An I<sup>2</sup>C-compatible, 2-wire serial interface controls the stepup converter output voltage, flash, torch current settings, flash duration, and other parameters. The serial bus consists of a bidirectional serial-data line (SDA) and a serialclock input (SCL). The IC is a slave-only device, relying upon a master to generate a clock signal. The master initiates data transfer to and from the IC and generates SCL to synchronize the data transfer. See Figure 14. I<sup>2</sup>C is an open-drain bus. Both SDA and SCL are bidirectional lines, connected to a positive supply voltage through a pullup resistor. They both have Schmitt triggers and filter circuits to suppress noise spikes on the bus to assure proper device operation. A bus master initiates communication with the IC as a slave device by issuing a START condition followed by the IC address. The IC address byte consists of 7 address bits and a read/write bit (R/W). After receiving the proper address, the IC issues an acknowledge bit by pulling SDA low during the ninth clock cycle. #### I<sup>2</sup>C Slave Address The IC acts as a slave transmitter/receiver. Its slave address is 0x60 for write operations and 0x61 for read operations. #### I<sup>2</sup>C Bit Transfer Each data bit, from the most significant bit to the least significant bit, is transferred one by one during each clock cycle. During data transfer, the SDA signal is allowed to change only during the low period of the SCL clock and it must remain stable during the high period of the SCL clock. See Figure 15. Figure 14. 2-Wire Serial Interface Timing Detail Figure 15. Bit Transfer #### **START and STOP Conditions** Both SCL and SDA remain high when the bus is not busy. The master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the IC, it issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission, Figure 16. Both START and STOP conditions are generated by the bus master. #### **Acknowledge** The acknowledge bit is used by the recipient to hand-shake the receipt of each byte of data (Figure 17). After data transfer, the master generates the acknowledge clock pulse and the recipient pulls down the SDA line during this acknowledge clock pulse so the SDA line stays low during the high duration of the clock pulse. When the master transmits the data to the IC, it releases the SDA line and the IC takes control of the SDA line and generates the acknowledge bit. When SDA remains high during this 9th clock pulse, this is defined as the not acknowledge signal. The master can then generate either a STOP condition to abort the transfer, or a repeated START condition to start a new transfer. Figure 16. Start and Stop Conditions Figure 17. Acknowledge #### **Write Operations** The IC recognizes the write byte protocol as defined in the SMBus specification and shown in section A of Figure 18. The write byte protocol allows the I<sup>2</sup>C master device to send 1 byte of data to the slave device. The write byte protocol requires a register pointer address for the subsequent write. The IC acknowledges any register pointer even though only a subset of those registers actually exists in the device. The write byte protocol is as follows: - 1) The master sends a START command. - The master sends the 7-bit slave address followed by a write bit. - The addressed slave asserts an acknowledge by pulling SDA low. - 4) The master sends an 8-bit register pointer. - 5) The slave acknowledges the register pointer. - 6) The master sends a data byte. - 7) The slave updates with the new data. - 8) The slave acknowledges the data byte. - 9) The master sends a STOP condition. In addition to the write-byte protocol, the IC can write to multiple registers as shown in section B of Figure 18. This protocol allows the I<sup>2</sup>C master device to address the slave only once and then send data to a sequential block of registers starting at the specified register pointer. Use the following procedure to write to a sequential block of registers: - 1) The master sends a START command. - The master sends the 7-bit slave address followed by a write bit. - The addressed slave asserts an acknowledge by pulling SDA low. - 4) The master sends the 8-bit register pointer of the first register to write. - 5) The slave acknowledges the register pointer. - 6) The master sends a data byte. - 7) The slave updates with the new data. - 8) The slave acknowledges the data byte. - Steps 6 to 8 are repeated for as many registers in the block, with the register pointer automatically incremented each time. - 10) The master sends a STOP condition. Figure 18. Write to the IC ## 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver #### **Read Operations** The method for reading a single register (byte) is shown in section A of Figure 19. To read a single register: - The master sends a START command. - The master sends the 7-bit slave address followed by a write bit. - The addressed slave asserts an acknowledge by pulling SDA low. - 4) The master sends an 8-bit register pointer. - 5) The slave acknowledges the register pointer. - 6) The master sends a repeated START condition. - The master sends the 7-bit slave address followed by a read bit. - 8) The slave asserts an acknowledge by pulling SDA low. - 9) The slave sends the 8-bit data (contents of the register). - 10) The master asserts an acknowledge by pulling SDA low. - 11) The master sends a STOP condition. In addition, the IC can read a block of multiple sequential registers as shown in section B of Figure 19. Use the following procedure to read a sequential block of registers: - 1) The master sends a START command. - The master sends the 7-bit slave address followed by a write bit. - The addressed slave asserts an acknowledge by pulling SDA low. - The master sends an 8-bit register pointer of the first register in the block. - 5) The slave acknowledges the register pointer. - 6) The master sends a repeated START condition. - The master sends the 7-bit slave address followed by a read bit. - 8) The slave asserts an acknowledge by pulling SDA low. - 9) The slave sends the 8-bit data (contents of the register). - 10) The master asserts an acknowledge by pulling SDA low. - 11) Steps 9 and 10 are repeated for as many registers in the block, with the register pointer automatically incremented each time. - 12) The master sends a STOP condition. Figure 19. Read from the IC # 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver ## **I<sup>2</sup>C** Register MAP | ADDRESS | NAME | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | |---------|----------------|-----------------------|--------------------|---------------|---------------------|-----------------|----------------------|-------------------------|----------|--| | 0x00 | CHIP_ID1 | MAN_ID [3:0] | | | | DIE_ID[3:0] | | | | | | 0x01 | CHIP_ID2 | RESERVED | RESERVED | RESERVED | SERVED RESERVED | | DIE_REV[0:3] | | | | | 0x02 | ISET | RESERVED I_TORCH[2:0] | | | I_FLASH[3:0] | | | | | | | 0x03 | TX_MASK | FLASH_<br>STB_MASK | FLASH_<br>TMR_CNTL | RESERVED | DCDC_ILIM[1:0] | | TORCH_<br>EN_MASK | IND_SEL | VSEL_STB | | | 0x04 | LOW_VOLTAGE | RESERVED | LOW_<br>VOLTAGE_EN | LOV | LOW_VOLTAGE_TH[2:0] | | LOW_VOLTAGE_CUR[1:0] | | POR | | | 0x05 | FLASH_TMR_CNTL | FLASH_TMR[0:7] | | | | | | | | | | 0x06 | FLED_EN | TX_MASK_EN | EN I_FLASH_TX[0:1] | | RESERVED | RESERVED | FLED_EN | FLED_M | ODE[0:1] | | | 0x07 | STATUS | OVLO | FLED_FLT | THRM | FLASH_TMR | TX_MASK | IND_FLT | LOW_<br>VOLTAGE<br>_DET | UVLO | | | 0x08 | 1W_STAT | RESERVED | ILIM | RESERVED | COUT_DET | _ | _ | _ | _ | | | 0x09 | RESERVED | RESERVED | | | | | | | | | | 0x0A | LED_MEM_START | LED_START[7:0] | | | | | | | | | | 0x0B | LED_MEM_STOP | LED_STOP[7:0] | | | | | | | | | | 0x0C | IND_CTL | RESERVED | RESERVED | IND_MODE[0:1] | | IND_CUR[0:3] | | | | | | 0x0D | LED_MEM_CMD | LED_CMD[7:0] | | | | | | | | | | 0x20 | DCDC_SS | DCDC_SS[7:0] | | | | | | | | | | 0x21 | DCDC_OUT | DCDC_OUT[7:0] | | | | | | | | | | 0x22 | DCDC_MAX | DCDC_MAX[7:0] | | | | | | | | | | 0x23 | COUT_DET | RESERVED | RESERVED | RESERVED | RESERVED | DIS_<br>COUTDET | RESERVED | RESERVED | RESERVED | | ### Table 1. CHIP\_ID1 This register contains manufacturer ID and die type. REGISTER NAME CHIP\_ID1 ADDRESS 0x00h RESET VALUE 0x65h TYPE Read only SPECIAL FEATURES — | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|-------------|--------------------------------|---------------| | B7 MSB | | | | | B6 | MAN IDIS:01 | Manufacturer ID | 0110 | | B5 | MAN_ID[3:0] | 0110 Maxim Integrated Products | 0110 | | B4 | | | | | В3 | | | | | B2 | DIE IDIO.01 | Die ID | 0404 | | B1 | DIE_ID[3:0] | 0101 (MAX77311) | 0101 | | B0 LSB | | | | #### Table 2. CHIP\_ID2 This register contains version control. REGISTER NAME CHIP\_ID2 ADDRESS 0x01h **RESET VALUE** Depends on revision of IC **TYPE** Read only SPECIAL FEATURES — | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|--------------|------------------------------------|---------------| | B7 MSB | _ | Reserved for future use | 0 | | B6 | _ | Reserved for future use | 0 | | B5 | _ | Reserved for future use | 0 | | B4 | _ | Reserved for future use | 0 | | В3 | | Die REV | | | B2 | DIE DEV(2.01 | 0000 Revision 1<br>0001 Revision 2 | | | B1 | DIE_REV[3:0] | <br>1110 Revision 15 | <del>_</del> | | B0 LSB | | 1111 Revision 16 | | ## MAX77342 # 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver #### Table 3. ISET This register contains control for the output current in assist and flash modes. REGISTER NAME ISET ADDRESS 0x2h RESET VALUE 0x3Fh TYPE Read/Write SPECIAL FEATURES — | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|--------------|-----------------------------------------------|---------------| | B7 MSB | _ | Reserved for future use | 0 | | В6 | | Setting of torch and assist current 000: 30mA | | | B5 | I_TORCH[2:0] | 001: 40mA<br>011: 60mA (default) | 011 | | B4 | | 110: 90mA<br>111: 100mA | | | В3 | | Setting of flash current | | | B2 | | 0000: 100mA | | | B1 | I_FLASH[3:0] | 0001: 200mA<br>1110: 1500mA | 1111 | | B0 LSB | | 1111: 1600mA | | ## MAX77342 # 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver ## Table 4. TX\_MASK This register contains control for TX\_MASK. REGISTER NAME TX\_MASK ADDRESS 0x3h RESET VALUE 0xCDh TYPE Read/Write SPECIAL FEATURES — | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|----------------|----------------------------------------------------------------------------------------------------|---------------| | B7 MSB | FLASH_STB_MASK | Enable of FLASH_STB logic input 0: FLASH_STB logic input disabled 1: FLASH_STB logic input enabled | 1 | | В6 | FLASH_TMR_CNTL | Flash timer control 0: One-shot mode 1: Maximum duration mode | 1 | | B5 | _ | Reserved for future use | 0 | | B4 | DCDC_ILIM[1:0] | Selects current limit for low-side switch<br>00: 1.4A<br>01: 2.1A | 01 | | В3 | | 10: 2.5A<br>11: 2.9A | | | B2 | TORCH_EN_MASK | Enable of TORCH_EN logic input 0: TORCH_EN logic input disabled 1: TORCH_EN logic input enabled | 1 | | B1 | IND_SEL | Select operation of single-wire current regulator 0: Do not use 1: Set to indicator function | 0 | | B0 LSB | VSEL_STB | Voltage selection for FLASH_STB input 0: 1.2V IO 1: 1.8V IO | 1 | ### Table 5. LOW\_VOLTAGE This register contains control information for the low input voltage function. **REGISTER NAME** LOW\_VOLTAGE ADDRESS 0x04h RESET VALUE 0x54h TYPE Read/Write SPECIAL FEATURES - | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|----------------------|----------------------------------------------------------------------------------------------------------------------------|---------------| | B7 MSB | _ | Reserved for future use | 0 | | В6 | LOW_VOLTAGE_EN | ON/OFF control for the low-voltage function 0: Disabled 1: Enabled | 1 | | B5 | | Selects low-voltage detection threshold 000: 3.0V | | | B4 | LOW_VOLTAGE_TH[2:0] | 001: 3.1V<br>110: 3.6V | 010 | | В3 | | 111: 3.7V | | | B2 | LOW VOLTAGE CUR[1:0] | Reduction of flash current during low-voltage event 00: 200mA 01: 400mA | 10 | | B1 | LOW_VOLIAGE_CON[1.0] | 10: 600mA<br>11: 800mA | 10 | | B0 LSB | POR | This bit is used to reset all I <sup>2</sup> C registers to default value 0: No action 1: Reset I <sup>2</sup> C registers | 0 | #### Table 6. FLASH\_TMR\_CNTL This register contains control information for the flash timer. **REGISTER NAME** FLASH\_TMR\_CNTL ADDRESS 0x05h RESET VALUE 0x1Fh TYPE Read/Write SPECIAL FEATURES — | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|-----------------|----------------------------------------------|---------------| | B7 MSB | | | | | В6 | | | | | B5 | | | | | B4 | FLACIL TMD[7:0] | Selecting for flash timer | 00011111 | | В3 | FLASH_TMR[7:0] | Flash timer = (FLASH_TMR[7:0] + 1) x 1.024ms | 00011111 | | B2 | | | | | B1 | | | | | B0 LSB | | | | ### Table 7. FLED\_EN This register contains control information for the TX\_MASK and mode of operation. REGISTER NAME FLED\_EN ADDRESS 0x06h RESET VALUE 0xB0h TYPE Read/Write SPECIAL FEATURES B2 is reset upon a flash/torch event | BIT | NAME | | DESCRIPTION | | DEFAULT VALUE | |--------|-----------------|--------------------------------------------------------------|-------------------------------------------------------------------|-------------------------|---------------| | B7 MSB | TX_MASK_EN | 0: TX_MASK inp | TX_MASK enable 0: TX_MASK input disabled 1: TX_MASK input enabled | | | | B6 | | 00: 200mA | h current during a Tx event | | 0.4 | | B5 | I_FLASH_TX[1:0] | 01: 400mA<br>10: 600mA<br>11: 800mA | | | 01 | | B4 | _ | Reserved for futu | ıre use | | 1 | | B3 | _ | Reserved for futu | ıre use | | 0 | | | | | regulator always disable regal | _ | | | | | FLED_MODE | TORCH_EN_MASK = 0 | TORCH_EN_MASK = 1 | | | B2 | FLED_EN | 00 | Enabled | Enabled using TORCH_EN | 0 | | | | | FLASH_STB_MASK = 0 | FLASH_STB_MASK = 1 | | | | | 01 | Enabled | Enabled using FLASH_STB | | | | | 10 | Enabled | Enabled using FLASH_STB | | | | | 11 | Enabled | Enabled using FLASH_STB | | | B1 | FLED MODERAGE | Mode of operation | е | | 00 | | B0 LSB | FLED_MODE[1:0] | 01: Indicator mod<br>10: Assist light m<br>11: Flash light m | ode | | 00 | #### **Table 8. STATUS** This register contains the status of the MAX77342. REGISTER NAME STATUS ADDRESS 0x07h RESET VALUE 0x00h TYPE Read SPECIAL FEATURES Reset upon read operation and power-on reset | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | B7 MSB | OVLO | Indication that IC has been in an OVLO condition 0: OVLO has not occurred 1: OVLO has occurred Needs to be read before a new event can be executed | 0 | | В6 | FLED_FLT | FLED current regulator output status 0: No fault detected 1: Open or shorted LED detected for assist, torch, or flash modes Needs to be read before a new event can be executed | 0 | | B5 | THERM | Temperature fault indication 0: No temperature fault has occurred 1: Temperature fault has occurred Needs to be read before a new event can be executed | 0 | | В4 | FLASH_TMR | Indication of flash timer (only valid when operating in maximum timer mode) 0: Flash timer did not expire during last flash sequence 1: Flash timer expired during last flash sequence Reset upon read or trigger of flash event | 0 | | В3 | TX_MASK | Indication of TX_MASK 0: TX_MASK has not occurred during last flash event 1: TX_MASK has occurred during last flash event Reset upon read or trigger of flash event | 0 | | B2 | IND_FLT | IND current regulator output status 0: No fault detected 1: Fault detected (OPEN/SHORT) Needs to be read before a new event can be executed | 0 | | B1 | LOW_VOLTAGE_DET | Indication of status of low input voltage detection 0: Low voltage condition has not occurred during the last flash event 1: Low voltage condition has occurred before the last flash event Reset upon read or trigger of flash event | 0 | | B0 LSB | UVLO | Indication that the device has been in UVLO or EN low condition since last read operation 0: IN has been within operating range at all times 1: IN has dropped below the undervoltage lockout trip point. Reset upon read or trigger of assist, torch, or flash event | 0 | ### Table 9. 1W\_STAT This register contains the status for 1WIRE. REGISTER NAME 1W\_STAT ADDRESS 0x08h RESET VALUE 0x00h TYPE Read **SPECIAL FEATURES** Reset upon read operation and power-on reset | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|----------|--------------------------------------------------------------------------------------------------------------------------------------|---------------| | B7 MSB | _ | Reserved for future use | 0 | | В6 | ILIM | Peak input current limiter triggered 0: Input current below peak input current limit 1: Peak input current exceeding limit | 0 | | B5 | _ | Reserved for future use | 0 | | B4 | COUT_DET | Status of COUT detection 0: COUT detected 1: Error in C <sub>OUT</sub> detection Needs to be read before a new event can be executed | 0 | #### Table 10. 1W\_IND\_CNTL This register contains the byte to be written in indicator mode for single-wire interface. **REGISTER NAME** 1W\_IND\_CNTL ADDRESS 0x0Ch RESET VALUE 0x00h TYPE Read/write SPECIAL FEATURES - | BIT | NAME | | DESCRIPTION | DEFAULT VALUE | |--------|--------------|-----------|--------------------------------------------------------------------|---------------| | B7 MSB | _ | Reserved | | 0 | | В6 | _ | Reserved | | 0 | | B5 | | Decemined | | 00 | | B4 | <u> </u> | Reserved | | 00 | | В3 | | | Indicator current for<br>IND_SEL = 0<br>(single-wire current) (mA) | | | | | 0000 | 1 | | | | | 0001 | 2 | | | B2 | IND_CUR[3:0] | | | 000 | | | | 1010 | 11 | | | | | 1011 | 12 | | | B1 | | 1100 | 13 | | | | | 1101 | 14 | | | B0 LSB | | 1110 | 15 | | | DU LOD | | 1111 | 16 | | #### Table 11. DCDC\_SS This register contains control information for the DC-DC converter. REGISTER NAME DCDC\_SS ADDRESS 0x20h RESET VALUE 0x64h TYPE Read/write SPECIAL FEATURES - | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|--------------|------------------------------------------------------|---------------| | B7 MSB | | | | | B6 | | | | | B5 | | Set the soft-start threshold for the DC-DC converter | | | B4 | DODO 0017-01 | 00000000: 2.6V | 04400400 | | В3 | DCDC_SS[7:0] | 00000001: 2.611V<br>01100100: 3.6V | 01100100 | | B2 | | 11111111: 5.15V | | | B1 | | | | | B0 LSB | | | | #### Table 12. DCDC\_OUT This register contains control information about the actual regulation output voltage for the DC-DC converter during adaptive regulation. REGISTER NAME DCDC\_OUT ADDRESS 0x21h RESET VALUE 0x84h TYPE Read only SPECIAL FEATURES — | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|---------------|--------------------------------------------------------------------|---------------| | B7 MSB | | | | | B6 | | | | | B5 | | Read-back information regarding adaptive regulation output voltage | | | B4 | DCDC OUT[7:0] | 00000000: 2.6V | 10000100 | | В3 | DCDC_OUT[7:0] | 00000001: 2.61V<br>11111110: 5.14V | 10000100 | | B2 | | 11111111: 5.15V | | | B1 | | | | | B0 LSB | | | | ### Table 13. DCDC\_OUT\_MAX This register contains control information about the actual maximum output voltage for the DC-DC converter during adaptive regulation. REGISTER NAME DCDC\_OUT\_MAX ADDRESS 0x22h RESET VALUE 0x00h TYPE Read only SPECIAL FEATURES | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|-------------------|--------------------------------------------------------------------|---------------| | B7 MSB | | | | | B6 | | Read-back information regarding maximum adaptive regulation output | | | B5 | | voltage | | | B4 | DCDC OUT MAY(7:0) | 00000000: 2.6V | 0000000 | | В3 | DCDC_OUT_MAX[7:0] | 00000001: 2.61V | 00000000 | | B2 | | 11111110: 5.14V | | | B1 | | 111111111: 5.15V | | | B0 LSB | | | | #### Table 14. COUT\_DET This register contains control information about COUT\_DET. REGISTER NAME COUT\_DET ADDRESS 0x23h RESET VALUE 0x08h TYPE Read/Write SPECIAL FEATURES - | BIT | NAME | DESCRIPTION | DEFAULT VALUE | |--------|-------------|---------------------------------------------------------------------------------------------------|---------------| | B7 MSB | _ | Reserved for future use. | 0 | | B6 | | Reserved for future use. | 0 | | B5 | _ | Reserved for future use. | 0 | | B4 | _ | Reserved for future use. | 0 | | В3 | DIS_COUTDET | Disable of COUT_DET function 0: Enable COUT detection function 1: Disable COUT detection function | 1 | | B2 | _ | Reserved for future use. | 0 | | B1 | _ | Reserved for future use. | 0 | | B0 LSB | <u> </u> | Reserved for future use. | 0 | Table 15. Maximum Output Current Capability of DC-DC Step-Up Converter (L = 1 $\mu$ H, V<sub>OUT</sub> = 4.2V, f<sub>SW</sub> = 4MHz) | | I <sub>PEAK</sub> (A) (DCDC_ILIM[1:0]) | | | | | |---------------------|----------------------------------------|-----------|-----------|-----------|--| | V <sub>IN</sub> (V) | 00 | 01 | 10 | 11 | | | | 1.4 (typ) | 2.1 (typ) | 2.5 (typ) | 2.9 (typ) | | | 2.50 | 0.5 | 0.9 | 1.1 | 1.3 | | | 2.60 | 0.5 | 0.9 | 1.1 | 1.4 | | | 2.70 | 0.6 | 1.0 | 1.2 | 1.4 | | | 2.80 | 0.6 | 1.0 | 1.2 | 1.5 | | | 2.90 | 0.6 | 1.0 | 1.3 | 1.5 | | | 3.00 | 0.6 | 1.1 | 1.4 | 1.6 | | | 3.10 | 0.6 | 1.1 | 1.4 | 1.6 | | | 3.20 | 0.7 | 1.2 | 1.4 | 1.6 | | | 3.30 | 0.7 | 1.2 | 1.5 | 1.6 | | | 3.40 | 0.7 | 1.2 | 1.5 | 1.6 | | | 3.50 | 0.7 | 1.3 | 1.6 | 1.6 | | | 3.60 | 0.7 | 1.3 | 1.6 | 1.6 | | | 3.70 | 0.7 | 1.3 | 1.6 | 1.6 | | | 3.80 | 0.7 | 1.4 | 1.6 | 1.6 | | | 3.90 | 0.8 | 1.4 | 1.6 | 1.6 | | | 4.00 | 0.8 | 1.4 | 1.6 | 1.6 | | | 4.10 | 0.8 | 1.4 | 1.6 | 1.6 | | | 4.20 | 0.8 | 1.5 | 1.6 | 1.6 | | | 4.30 | 0.8 | 1.5 | 1.6 | 1.6 | | | 4.40 | 0.8 | 1.5 | 1.6 | 1.6 | | | 4.50 | 0.8 | 1.5 | 1.6 | 1.6 | | Table 16. Maximum Output Current Capability of DC-DC Step-Up Converter (L = $1\mu H$ , $V_{IN}$ = 2.7V, $f_{SW}$ = 4MHz) | | I <sub>PEAK</sub> (A) (DCDC_ILIM[1:0]) | | | | | |----------------------|----------------------------------------|-----------------|-----------------|-----------------|--| | V <sub>OUT</sub> (V) | 00<br>1.4 (typ) | 01<br>2.1 (typ) | 10<br>2.5 (typ) | 11<br>2.9 (typ) | | | 3.00 | 1.0 | 1.6 | 1.6 | 1.6 | | | 3.20 | 0.9 | 1.6 | 1.6 | 1.6 | | | 3.40 | 0.9 | 1.6 | 1.6 | 1.6 | | | 3.60 | 0.8 | 1.5 | 1.6 | 1.6 | | | 3.80 | 0.8 | 1.4 | 1.6 | 1.6 | | | 4.00 | 0.7 | 1.4 | 1.6 | 1.6 | | | 4.20 | 0.7 | 1.3 | 1.6 | 1.6 | | #### **Applications Information** #### **Inductor Selection** The device is designed to use a $1\mu H$ inductor. To prevent core saturation, ensure that the inductor-saturation current rating exceeds the peak inductor current for the application. Calculate the worst-case peak inductor current with the following formula: $$I_{PEAK} = \frac{V_{OUT} \times I_{OUT(MAX)}}{0.9 \times V_{IN(MIN)}} + \frac{V_{IN(MIN)}}{2 \times \pi \times L \times f_{SW}}$$ If the saturation current in the inductor is lower than the peak current of the application, the effective inductance starts to reduce, resulting in increased ripple current. Since the ripple current also affects the output voltage ripple, this impacts the performance of the device. The key area impacted is the output ripple current of the FLED output. Table 17 shows a list of recommended inductors for the device; the final choice of the inductor is dependent on the operating condition of the application. #### **Input Capacitor Selection** The input capacitor required consists of two capacitors; one capacitor for decoupling the input to IN, the other is for decoupling the inductor to reduce input ripple. The input capacitor is a 100nF ceramic capacitor. This capacitor is required to ensure a low-noise input to IN. This is critical for operation of functions like low voltage detection and current accuracy. The input capacitor for the inductor is required to support the ripple current from the DC-DC converter switching. The input capacitor needs to be a $10\mu F$ or larger ceramic capacitor. #### **Output Capacitor Selection** The output capacitor is one of the critical items in determining the output ripple current of the FLED output. The output ripple is generated from the voltage ripple existing on the OUT, due to DC-DC step-up converter switching. The output ripple consists of two main components: the ESR of the output capacitor and the $\Delta V$ across the output capacitor caused by the charge and discharge cycle. The choice of output capacitor is critical for the ripple current. To ensure low output ripple current two actions can be taken: - 1) Select an output capacitor with a low ESR. - 2) In PCB layout, careful routing between IC and output capacitor can reduce ripple current. The recommended output capacitance is $2 \times 10\mu F$ with a low ESR ( $2 \times 10\mu F$ is recommended as opposed to $1 \times 22\mu F$ so a lower ESR is achieved and to ensure low output ripple). Increasing the output capacitance reduces the output ripple current of the FLED output. Table 17. Suggested Inductor | MANUFACTURER | SERIES | INDUCTANCE (μH) | DCR<br>(mΩ) | I <sub>SAT</sub> (A) | DIMENSIONS<br>L <sub>TYP</sub> x W <sub>TYP</sub> x H <sub>MAX</sub> (mm) | |--------------|---------------|-----------------|-------------|----------------------|---------------------------------------------------------------------------| | Samsung | CIG32K1R0SAE | 1.0 | 60 | 2.7 | 3.2 x 2.5 x 1 | | Coilcraft | LPS4012-102ML | 1.0 | 60 | 2.8 | 4 x 4 x 1.1 | | Taiyo Yuden | NR03SB1R0N | 1.0 | 27 | 2.6 | 4 x 4 x 1.8 | | | BRL3225T1R0M | 1.0 | 51.6 | 2.4 | 3.2 x 2.5 x 1.7 | | TOKO | DFE252012C | 1.0 | 65 | 2.5 | 2.5 x 2.0 x 1.2 | | TOKO | DEM2818C | 1.0 | 29 | 2.3 | 2.8 x 3 x 1.8 | **Table 18. Suggested Output Capacitors** | MANUFACTURER | SERIES | CAPACITANCE (μF) | DIMENSIONS<br>(L <sub>TYP</sub> x W <sub>TYP</sub> x H <sub>MAX</sub> = Volume) (mm) | |--------------|----------------|------------------|--------------------------------------------------------------------------------------| | Murata | GRM188R60J126 | 10 | 1.6 x 0.8 x 0.85 | | Murata | GRM155R61C104K | 0.1 | 1.0 x 0.5 x 0.55 | | Taiyo Yuden | LMK105B7104K | 0.1 | 1.0 x 0.5 x 0.55 | | TDK | C1005X7R1A104K | 0.1 | 1.0 x 0.5 x 0.55 | #### **PCB Layout** Layout is critical for the performance of the device. Proper layout ensures good thermal conditions for the IC as well as minimizing EMI disturbances. Bypass IN to ground with a ceramic capacitor. Ceramic capacitors with X5R and X7R dielectrics are recommended for their low ESR and tighter tolerances over a wide temperature range. Place the capacitor as close as possible to the IC. The recommended minimum value for the input capacitor is 100nF placed near the IC with an additional capacitor of 10µF to PGND near the inductor; however, larger value capacitors can be used to reduce input ripple at the expense of size and higher cost. Bypass OUT to PGND with a ceramic capacitor. Ceramic capacitors with X5R and X7R dielectrics are recommended for their low ESR and tighter tolerances over a wide temperature range. Place the capacitor as close as possible to the IC. The recommended minimum value for the output capacitor is $4\mu F$ (derated; value at DC bias equal to $V_{OUT}$ ); however, larger value capacitors can be used to reduce output ripple at the expense of size and higher cost. To achieve low ripple current ( $15\text{mA}_{P-P}$ ) use 2 x $10\mu\text{F}$ ceramic capacitors. Connect the IN\_FLED as close as possible to the output capacitor, to achieve the lower output current ripple, IN\_FLED and OUT must be kelvin connected to the output capacitor. Sharing trace between OUT/IN\_FLED to the output capacitor increases the voltage ripple on the input of the current regulator, hence increases the output ripple current. Keep the ground loop between the input, output, and the device as short as possible, since this ground plane is carrying the full load current. Keep the connection between the LX and inductor as short as possible. Keep the LX trace away from noise-sensitive traces. The trace from FLED to the anode of the LED can be longer, but keeping this trace low impedance is critical for the efficiency of the applications as well as getting heat transferred away from the device. Place as much ground as possible around the device since this enhances the thermal properties of the device. Refer to the layout in the MAX77342 EV kit data sheet. Figure 20. Recommended PCB Layout ### **Ordering Information** | PART | TEMP RANGE | BUMP-PACKAGE | |---------------|----------------|----------------------------------| | MAX77342EWE+T | -40°C to +85°C | 16 WLP<br>(2.065mm x<br>2.065mm) | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. #### **Chip Information** PROCESS: BiCMOS 180nm #### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE TYPE | PACKAGE CODE | OUTLINE NO. | LAND PATTERN NO. | |--------------|--------------|----------------|------------------| | 16 WLP | W162F2+1 | <u>21-0200</u> | _ | T = Tape and reel. ## MAX77342 ## 1.6A Adaptive DC-DC Step-Up Converter with High-Side Flash Driver ## **Revision History** | REVISION | REVISION | DESCRIPTION | PAGES | |----------|----------|-----------------|---------| | NUMBER | DATE | | CHANGED | | 0 | 9/13 | Initial release | _ | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.