UC1714/5 UC2714/5 UC3714/5 # Complementary Switch FET Drivers #### **FEATURES** - Single Input (PWM and TTL Compatible) - High Current Power FET Driver, 1.0A Source/2A Sink - Auxiliary Output FET Driver, 0.5A Source/1A Sink - Time Delays Between Power and Auxiliary Outputs Independently Programmable from 50ns to 500ns - Time Delay or True Zero-Voltage Operation Independently Configurable for Each Output - Switching Frequency to 1MHz - Typical 50ns Propagation Delays - ENBL Pin Activates 220μA Sleep Mode - Power Output is Active Low in Sleep Mode - Synchronous Rectifier Driver #### DESCRIPTION These two families of high speed drivers are designed to provide drive waveforms for complementary switches. Complementary switch configurations are commonly used in synchronous rectification circuits and active clamp/reset circuits, which can provide zero voltage switching. In order to facilitate the soft switching transitions, independently programmable delays between the two output waveforms are provided on these drivers. The delay pins also have true zero voltage sensing capability which allows immediate activation of the corresponding switch when zero voltage is applied. These devices require a PWM-type input to operate and can be interfaced with commonly available PWM controllers. In the UC1714 series, the AUX output is inverted to allow driving a p-channel MOSFET. In the UC1715 series, the two outputs are configured in a true complementary fashion. #### **BLOCK DIAGRAM** #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage Vcc20V | |-----------------------| | Power Driver IOH | | continuous | | peak1A | | Power Driver IOL | | continuous 400mA | | peak2A | | Auxiliary Driver IOH | | continuous—100mA | | peak | | Auxiliary Driver IOL | | continuous | | peak1A | | • | | 0.3V to 20V | |--------------------------------------------------| | . $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ | | 150°C | | 300°C | | | **Note 1:** Unless otherwise indicated, voltages are referenced to ground and currents are positive into, negative out of, the specified terminals. **Note 2**: Consult Packaging Section of databook for thermal limitations and specifications of packages. #### **CONNECTION DIAGRAMS** **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, $V_{CC} = 15V$ , ENBL $\geq 2V$ , $R_T1 = 100k\Omega$ from T1 to GND, $R_T2 = 100k\Omega$ from T2 to GND, and $-55^{\circ}C < T_A < 125^{\circ}C$ for the UC1714/5, $-40^{\circ}C < T_A < 85^{\circ}C$ for the UC2714/5, and $0^{\circ}C < T_A < 70^{\circ}C$ for the UC3714/5, $T_A = T_A$ . | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------|---------------------------------------------------|-----|-----|-----|-------| | Overall | | • | | | | | Vcc | | 7 | | 20 | V | | I <sub>CC</sub> , nominal | ENBL = 2.0V | | 18 | 24 | mA | | I <sub>CC</sub> , sleep mode | ENBL = 0.8V | | 200 | 300 | μΑ | | Power Driver (PWR) | | | | | | | Pre Turn-on PWR Output, Low | $V_{CC} = 0V$ , $I_{OUT} = 10$ mA, ENBL ® 0.8V | | 0.3 | 1.6 | V | | PWR Output Low, Sat. (V <sub>PWR</sub> ) | $INPUT = 0.8V$ , $I_{OUT} = 40mA$ | | 0.3 | 0.8 | V | | | $INPUT = 0.8V, I_{OUT} = 400mA$ | | 2.1 | 2.8 | V | | PWR Output High, Sat. (V <sub>CC</sub> – V <sub>PWR</sub> ) | INPUT = $2.0V$ , $I_{OUT} = -20mA$ | | 2.1 | 3 | V | | | $INPUT = 2.0V, I_{OUT} = -200mA$ | | 2.3 | 3 | V | | Rise Time | $C_L = 2200pF$ | | 30 | 60 | ns | | Fall Time | C <sub>L</sub> = 2200pF | | 25 | 60 | ns | | T1 Delay, AUX to PWR | INPUT rising edge, $R_T 1 = 10k\Omega$ (Note 4) | 20 | 35 | 80 | ns | | T1 Delay, AUX to PWR | INPUT rising edge, $R_T 1 = 100 k\Omega$ (Note 4) | 350 | 500 | 700 | ns | | PWR Prop Delay | INPUT falling edge, 50% (Note 3) | | 35 | 100 | ns | **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, $V_{CC}$ = 15V, ENBL $\geq$ 2V, R<sub>T</sub>1 = 100kΩ from T1 to GND, R<sub>T</sub>2 = 100kΩ from T2 to GND, and -55°C < T<sub>A</sub> < 125°C for the UC1714/5, -40°C < T<sub>A</sub> < 85°C for the UC2714/5, and 0°C < T<sub>A</sub> < 70°C for the UC3714/5, T<sub>A</sub> = T<sub>J</sub>. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------|----------------------------------------------------|-----|-----------|-----|-------| | Auxiliary Driver (AUX) | | • | • | | • | | AUX Output Low, Sat (V <sub>AUX</sub> ) | $V_{IN} = 2.0V, I_{OUT} = 20mA$ | | 0.3 | 0.8 | V | | | V <sub>IN</sub> = 2.0V, I <sub>OUT</sub> = 200mA | | 1.8 | 2.6 | V | | AUX Output High, Sat (V <sub>CC</sub> - V <sub>AUX</sub> ) | $V_{IN} = 0.8V$ , $I_{OUT} = -10mA$ | | 2.1 | 3.0 | V | | | $V_{IN} = 0.8V$ , $I_{OUT} = -100mA$ | | 2.3 | 3.0 | V | | Rise Time | $C_L = 1000pF$ | | 45 | 60 | ns | | Fall Time | $C_{L} = 1000pF$ | | 30 | 60 | ns | | T2 Delay, PWR to AUX | INPUT falling edge, $R_T 2 = 10 k\Omega$ (Note 4) | 20 | 50 | 80 | ns | | T2 Delay, PWR to AUX | INPUT falling edge, $R_T 2 = 100 k\Omega$ (Note 4) | 250 | 350 | 550 | ns | | AUX Prop Delay | INPUT rising edge, 50% (Note 3) | | 35 | 80 | ns | | Enable (ENBL) | | | | | | | Input Threshold | | 0.8 | 1.2 | 2.0 | V | | Input Current, IIH | ENBL = 15V | | 1 | 10 | μΑ | | Input Current, I⊩ | ENBL = 0V | | -1 | -10 | μΑ | | T1 | | | | | | | Current Limit | T1 = 0V | | -1.6 | -2 | mA | | Nominal Voltage at T1 | | 2.7 | 3 | 3.3 | V | | Minimum T1 Delay | T1 = 2.5V, (Note 4) | | 40 | 70 | ns | | T2 | | | | | | | Current Limit | T2 = 0V | | -1.2 | -2 | mA | | Nominal Voltage at T2 | | 2.7 | 3 | 3.3 | V | | Minumum T2 Delay | T2 = 2.5V, (Note 4) | | 50 | 100 | ns | | Input (INPUT) | | | | | | | Input Threshold | | 0.8 | 1.4 | 2.0 | ٧ | | Input Current, I <sub>IH</sub> | INPUT = 15V | | 1 | 10 | μΑ | | Input Current, I <sub>IL</sub> | INPUT = 0V | | <b>-5</b> | -20 | μΑ | **Note 3:** Propagation delay times are measured from the 50% point of the input signal to the 10% point of the output signal's transition with no load on outputs. **Note 4:** T1 delay is defined from the 50% point of the transition edge of AUX to the 10% of the rising edge of PWR. T2 delay is defined from the 90% of the falling edge of PWR to the 50% point of the transition edge of AUX. #### **PIN DESCRIPTIONS** **AUX:** The AUX switches immediately at INPUT's rising edge but waits through the T2 delay after INPUT's falling edge before switching. AUX is capable of sourcing 0.5A and sinking 1.0A of drive current. See the Time Relationships diagram below for the difference between the UC1714 and UC1715 for INPUT, MAIN, and AUX. During sleep mode, AUX is inactive with a high impedance. **ENBL:** The ENBL input switches at TTL logic levels (approximately 1.2V), and its input range is from 0V to 20V. The ENBL input will place the device into sleep mode when it is a logical low. The current into Vcc during the sleep mode is typically 220µA. **GND:** This is the reference pin for all input voltages and the return point for all device currents. It carries the full peak sinking current from the outputs. Any tendency for the outputs to ring below GND voltage must be damped or clamped such that GND remains the most negative potential. #### **PIN DESCRIPTIONS (cont.)** **INPUT:** The input switches at TTL logic levels (approximately 1.4V) but the allowable range is from 0V to 20V, allowing direct connection to most common IC PWM controller outputs. The rising edge immediately switches the AUX output, and initiates a timing delay, T1, before switching on the PWR output. Similarly, the INPUT falling edge immediately turns off the PWR output and initiates a timing delay, T2, before switching the AUX output. It should be noted that if the input signal comes from a controller with FET drive capability, this signal provides another option. INPUT and PWR provide a delay only at the leading edge while INPUT and AUX provide the delay at the trailing edge. **PWR:** The PWR output waits for the T1 delay after the INPUT's rising edge before switching on, but switches off immediately at INPUT's falling edge (neglecting propagation delays). This output is capable of sourcing 1A and sinking 2A of peak gate drive current. PWR output includes a passive, self-biased circuit which holds this pin active low, when ENBL $\geq$ 0.8V regardless of VCC's voltage. T1: A resistor to ground programs the time delay between AUX switch turn-off and PWR turn-on. **T2:** This pin functions in the same way as T1 but controls the time delay between PWR turn-off and activation of the AUX switch. T1, T2: The resistor on each of these pins sets the charging current on internal timing capacitors to provide independent time control. The nominal voltage level at each pin is 3V and the current is internally limited to 1mA. The total delay from INPUT to each output includes a propagation delay in addition to the programmable timer but since the propagation delays are approximately equal, the relative time delay between the two outputs can be assumed to be solely a function of the programmed delays. The relationship of the time delay vs. RT is shown in the Typical Characteristics curves. Either or both pins can alternatively be used for voltage sensing in lieu of delay programming. This is done by pulling the timer pins below their nominal voltage level which immediately activates the timer output. **VCC:** The V<sub>CC</sub> input range is from 7V to 20V. This pin should be bypassed with a capacitor to GND consistent with peak load current demands. #### TYPICAL CHARACTERISTICS Time relationships. (Notes 3, 4) T1 Delay, T2 Delay vs. Rτ # **TYPICAL CHARACTERISTICS (cont.)** $I_{CC}$ vs Switching Frequency with No Load and 50% Duty Cycle $R_T1 = R_T2 = 50k$ $I_{CC}$ vs $R_T$ with Opposite $R_T = 50k$ T1 Deadband vs. Temperature AUX to PWR T2 Deadband vs. Temperature PWR to AUX ### **TYPICAL APPLICATIONS** Figure 1. Typical application with timed delays. Figure 2. Using the timer input for zero-voltage sensing. # **TYPICAL APPLICATIONS (cont.)** Figure 3. Self-actuated sleep mode with the absence of an input PWM signal. Wake up occurs with the first pulse while turn-off is determined by the (RTO CTO) time constant. Figure 4. Using the UC1715 as a complementary synchronous rectifier switch driver with n-channel FETs Figure 5. Synchronous rectifier application with a charge pump to drive the high-side n-channel buck switch. $V_{IN}$ is limited to 10V as $V_{CC}$ will rise to approximately $2V_{IN}$ . # **TYPICAL APPLICATIONS (cont.)** Figure 6. Typical forward converter topology with active reset provided by the UC1714 driving an N-channel switch (Q1) and a P-channel auxilliary switch (Q2). Figure 7. Using an N-channel active reset switch with a floating drive command. Vicor Corporation has claimed that the use of active reset in a forward converter topology is covered under its U.S. Patent 4,441,146. Unitrode is not suggesting or encouraging persons to infringe or use Vicor's patented technology absent a license from Vicor.