SCES378B - OCTOBER 2001 - REVISED MAY 2002 - **Member of the Texas Instruments** Widebus+™ Family - Supports SSTL 2 Data Inputs - **Outputs Meet SSTL 2 Class II Specifications** - Differential Clock Inputs (CLK and CLK) - Supports LVCMOS Switching Levels on the **RESET** Input - **RESET** Input Disables Differential Input Receivers, Resets All Registers, and **Forces All Outputs Low** - Flow-through Architecture Optimizes PCB Layout - **Latch-Up Performance Exceeds 100 mA Per** JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### description This 26-bit registered buffer is designed for 2.3-V to 2.7-V V<sub>CC</sub> operation. All inputs are SSTL 2, except the LVCMOS reset (RESET) input. All outputs are SSTL 2, Class II compatible. The SN74SSTV32877 operates from a differential clock (CLK and $\overline{\text{CLK}}$ ). Data are registered at the crossing of CLK going high and CLK going low. The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage ( $V_{RFF}$ ) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET input always must be held at a valid logic high or low level. When OE and RESET are high, the outputs are in the high-impedance state. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus+ is a trademark of Texas Instruments. # SN74SSTV32877 **26-BIT REGISTERED BUFFER** WITH SSTL\_2 INPUTS AND OUTPUTS SCES378B - OCTOBER 2001 - REVISED MAY 2002 #### **GKE PACKAGE** (TOP VIEW) | | _ | 1 | 2 | 3 | 4 | 5 | 6 | |---|---|------------|------------|------------|------------|------------|------------| | Α | / | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\circ$ | | В | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | С | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | D | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Е | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | F | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | G | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | н | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | J | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | K | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | L | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | M | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | N | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Р | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | R | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Т | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | \ | | | | | | | ## terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|-------|------------------|-----------|-----|-----------| | Α | D1 | Vcc | GND | $V_{DDQ}$ | Q1 | Q2 | | В | D3 | D2 | V <sub>REF</sub> | GND | Q3 | Q4 | | С | D5 | D4 | NC | GND | Q5 | Q6 | | D | D7 | D6 | GND | $V_{DDQ}$ | Q7 | Q8 | | Е | D9 | D8 | Vcc | GND | Q9 | $V_{DDQ}$ | | F | D11 | D10 | GND | $V_{DDQ}$ | Q10 | GND | | G | D13 | D12 | VCC | $V_{DDQ}$ | Q12 | Q11 | | Н | D15 | D14 | GND | GND | GND | Q13 | | J | CLK | NC | GND | GND | GND | Q14 | | K | CLK | RESET | Vcc | $V_{DDQ}$ | Q15 | Q16 | | L | D16 | D17 | GND | $V_{DDQ}$ | Q17 | GND | | M | D18 | D19 | VCC | GND | Q18 | $V_{DDQ}$ | | N | D20 | D21 | GND | $V_{DDQ}$ | Q20 | Q19 | | Р | D22 | D23 | NC | GND | Q22 | Q21 | | R | D24 | D25 | Œ | GND | Q24 | Q23 | | T | D26 | Vcc | GND | $V_{DDQ}$ | Q26 | Q25 | #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |-------------|----------------------|---------------|--------------------------|---------------------|--| | 0°C to 70°C | LFBGA – GKE | Tape and reel | SN74SSTV32877GKER | SV877 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUTS | | | | | OUTPUT | |--------|---------------|---------------|---------------|---------------|--------| | RESET | OE | CLK | CLK | D | Q | | Н | L | <b>↑</b> | $\downarrow$ | Н | Н | | Н | L | $\uparrow$ | $\downarrow$ | L | L | | Н | L | L or H | L or H | Χ | $Q_0$ | | Н | Н | Χ | X | X | Z | | L | X or floating | X or floating | X or floating | X or floating | L | SCES378B - OCTOBER 2001 - REVISED MAY 2002 ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> or V <sub>DDQ</sub> | | |--------------------------------------------------------------------------------------------------|---------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Output voltage range, VO (see Notes 1 and 2) | $-0.5 \text{ V to V}_{DDQ} + 0.5 \text{ V}$ | | Input clamp current, $I_{ K }(V_{ C } < 0)$ | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DDQ</sub> ) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{DDO}$ ) | | | Continuous current through each V <sub>CC</sub> , V <sub>DDQ</sub> , or GND | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 3) | 40°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This value is limited to 3.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. # SN74SSTV32877 **26-BIT REGISTERED BUFFER** WITH SSTL\_2 INPUTS AND OUTPUTS SCES378B - OCTOBER 2001 - REVISED MAY 2002 # recommended operating conditions (see Note 4) | | | | MIN | NOM | MAX | UNIT | |---------------------|------------------------------------------------------------|-----------------|-------------------------|------------------|-------------------------|------| | Vcc | Supply voltage | | $V_{DDQ}$ | | 2.7 | V | | V <sub>DDQ</sub> | Output supply voltage | | 2.3 | | 2.7 | V | | VREF | Reference voltage (V <sub>REF</sub> = V <sub>DDQ</sub> /2) | | 1.15 | 1.25 | 1.35 | V | | VTT | Termination voltage | | V <sub>REF</sub> -40mV | V <sub>REF</sub> | V <sub>REF</sub> +40mV | V | | VI | Input voltage | | 0 | | VCC | V | | VIH | AC high-level input voltage | OE, data inputs | V <sub>REF</sub> +310mV | | | V | | VIL | AC low-level input voltage | OE, data inputs | | | V <sub>REF</sub> -310mV | V | | VIH | DC high-level input voltage | OE, data inputs | V <sub>REF</sub> +150mV | | | V | | VIL | DC low-level input voltage | OE, data inputs | | | V <sub>REF</sub> -150mV | V | | VIH | High-level input voltage | RESET | 1.7 | | | V | | V <sub>IL</sub> | Low-level input voltage | RESET | | | 0.7 | V | | VICR | Common-mode input voltage range | CLK, CLK | 0.97 | | 1.53 | V | | V <sub>I</sub> (PP) | Peak-to-peak input voltage | CLK, CLK | 360 | | | mV | | IOH | High-level output current | • | | | -20 | A | | loL | Low-level output current | | | | 20 | mA | | TA | Operating free-air temperature | | 0 | | 70 | °C | NOTE 4: The RESET input of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. The differential inputs must not be floating unless RESET is low. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | VCC | MIN | TYP† | MAX | UNIT | |-------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|---------------------|------|------|---------------------------------| | VIK | | I <sub>I</sub> = -18 mA | | 2.3 V | | | -1.2 | V | | Va | | $I_{OH} = -100 \mu A$ | | 2.3 V to 2.7 V | V <sub>CC</sub> -0. | 2 | | V | | VOH | | I <sub>OH</sub> = -16 mA | | 2.3 V | 1.95 | | | V | | V0: | | I <sub>OL</sub> = 100 μA | | 2.3 V to 2.7 V | | | 0.2 | V | | VOL | _ | I <sub>OL</sub> = 16 mA | | 2.3 V | | | 0.35 | V | | IĮ | All inputs | $V_I = V_{CC}$ or GND | | 2.7 V | | | ±5 | μΑ | | | Static standby | RESET = GND | | | | | 40 | μΑ | | Icc | Static operating | $\overline{RESET} = V_{CC}, V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ | IO = 0 | 2.7 V | | | 95 | mA | | | Dynamic operating – clock only | RESET = V <sub>CC</sub> , V <sub>I</sub> = V <sub>IH</sub> (AC) or V <sub>IL</sub> (AC), CLK and CLK switching 50% duty cycle | | | | 44 | | μΑ/<br>MHz | | ICCD | Dynamic operating –<br>per each data input | RESET = V <sub>CC</sub> , V <sub>I</sub> = V <sub>IH</sub> (AC) or V <sub>IL</sub> (AC), CLK and CLK switching 50% duty cycle, One data input switching at one-half clock frequency, 50% duty cycle | I <sub>O</sub> = 0 | 2.5 V | | 5 | | μΑ/<br>clock<br>MHz/<br>D input | | loz | Outputs | $V_O = V_{CC}$ or GND, | V <sub>I</sub> (OE) = V <sub>CC</sub> | 2.7 V | | | ±10 | μΑ | | rОН | Output high | I <sub>OH</sub> = -20 mA | | 2.3 V to 2.7 V | 7 | | 20 | Ω | | rOL | Output low | I <sub>OL</sub> = 20 mA | | 2.3 V to 2.7 V | 7 | | 20 | Ω | | r <sub>O(∆)</sub> | r <sub>OH</sub> - r <sub>OL</sub> | $I_O = 20 \text{ mA}, T_A = 25^{\circ}\text{C}$ | | 2.5 V | | | 6 | Ω | | , , | Data inputs and OE | $V_I = V_{REF} \pm 310 \text{ mV}$ | | | 2.5 | 3.3 | 4 | | | C <sub>i</sub> ‡ | CLK, CLK | V <sub>ICR</sub> = 1.25 V, | V <sub>I(PP)</sub> = 360 mV | 2.5 V | 3 | 3.5 | 4 | pF | | | RESET | V <sub>I</sub> = V <sub>CC</sub> or GND | | | 3 | 4 | 4.5 | | | c <sub>o</sub> ‡ | Outputs | V <sub>O</sub> = 1.7 V or 0.8 V | | 2.5 V | 6.5 | 7.6 | 9 | pF | <sup>†</sup> All typical values are at V<sub>CC</sub> = 2.5 V, T<sub>A</sub> = 25°C. ‡ Measured with 50-MHz input frequency # SN74SSTV32877 26-BIT REGISTERED BUFFER WITH SSTL 2 INPUTS AND OUTPUTS SCES378B - OCTOBER 2001 - REVISED MAY 2002 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | | V <sub>CC</sub> = | | UNIT | |-----------------|------------------------------------------------|------------------------------------|---------------------------------|-------------------|-----|------| | | | | | MIN | MAX | | | fclock | ock Clock frequency | | | | 200 | MHz | | t <sub>W</sub> | Pulse duration, CLK, CLK high or low | | | | | ns | | tact | Differential inputs active time (see Note 5) | | | | 22 | ns | | tinact | Differential inputs inactive time (see Note 6) | | | | 22 | ns | | | Catum time | Fast slew rate (see Notes 7 and 9) | | 0.75 | | | | t <sub>su</sub> | Setup time | Slow slew rate (see Notes 8 and 9) | Data before CLK↑, CLK↓ | 0.9 | | ns | | <b>.</b> | Hold time | Fast slew rate (see Notes 7 and 9) | Data ofter CLK <sup>↑</sup> CLK | 0.75 | · | 20 | | th | Hold time | Slow slew rate (see Notes 8 and 9) | Data after CLK↑, CLK↓ | | | ns | NOTES: 5. Data inputs must be low a minimum time of tact min, after RESET is taken high. - 6. Data and clock inputs must be held at valid levels (not floating) a minimum time of t<sub>inact</sub> min, after RESET is taken low. - 7. Data signal input slew rate ≥1 V/ns - 8. Data signal input slew rate ≥0.5 V/ns and <1 V/ns - 9. CLK, CLK input slew rates are ≥1 V/ns. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = | UNIT | | |------------------|-----------------|----------------|-------------------|------|-----| | | (1141-01) | (001701) | MIN | MAX | | | f <sub>max</sub> | | | 200 | | MHz | | t <sub>pd</sub> | CLK and CLK | Q | 1.1 | 2.8 | ns | | <sup>t</sup> PHL | RESET | Q | | 5 | ns | | t <sub>en</sub> | ŌĒ | Q | | 5 | ns | | <sup>t</sup> dis | ŌĒ | Q | | 6.3 | ns | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. $I_{CC}$ tested with clock and data inputs held at $V_{CC}$ or GND, and $I_{O} = 0$ mA. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ , input slew rate = 1 V/ns $\pm$ 20% (unless otherwise noted). - E. The outputs are measured one at a time with one transition per measurement. - F. $V_{TT} = V_{REF} = V_{DDQ}/2$ - G. $V_{IH} = V_{REF} + 310 \text{ mV}$ (ac voltage levels) for differential inputs. $V_{IH} = V_{CC}$ for LVCMOS input. - H. $V_{II} = V_{RFF} 310 \text{ mV}$ (ac voltage levels) for differential inputs. $V_{II} = \text{GND}$ for LVCMOS input. - I. tpLZ and tpHZ are the same as tdis. - J. tpzL and tpzH are the same as ten. - K. tplH and tpHL are the same as tod. Figure 1. Load Circuit and Voltage Waveforms # GKE (R-PBGA-N96) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. MicroStar BGA™ configuration - D. Falls within JEDEC MO-205 variation CC. - E. This package is tin-lead (SnPb). Refer to the 96 ZKE package (drawing 4204493) for lead-free. MicroStar BGA is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products & application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265