# 80L186/80L188

# Advanced Micro Devices

# **Low-Voltage CMOS High-Integration 16-Bit Microprocessors**

#### DISTINCTIVE CHARACTERISTICS

- Operation Modes include
  - -Enhanced mode with
    - DRAM Refresh Control Unit
    - Power-save mode
  - -Compatible Mode
    - NMOS 80186/80188 pin-for-pin replacement for non-numerics applications
- Integrated Feature Set
  - -Enhanced 80C86/C88 CPU
  - -Clock generator
  - -Two independent DMA channels
  - —Programmable interrupt controller
  - —Three programmable 16-bit timers
  - -Dynamic RAM Refresh Control Unit
    - Programmable memory and peripheral chip select logic
  - -Programmable wait-state generator
  - —Local bus controller
  - -Power-save mode

- —System-level testing support (high-impedance test mode)
- Available in 16-MHz, 12.5-MHz, and 10-MHz versions
- Direct addressing capability to 1-Mbyte of memory and 64-Kbyte I/O
- Fully static CMOS design
- Completely object code compatible with all existing 8086/8088 software. Has ten additional instructions over 8086/8088.
- Complete system development
  - —There are many vendors making support tools for the 80L186/L188. Software tools for the NMOS 80186/80188 can be used for the 80L186/L188 as can the NMOS emulators
- Available in
  - -68-Pin Plastic Leaded Chip Carrier (PLCC)
  - -80-Pin Thin Quad Flat Pack (TQFP)
  - -80-Pin Plastic Quad Flat Pack (PQFP)
    - In Trimmed/Formed Configuration

#### GENERAL DESCRIPTION

The 80L186 and 80L188 are low-voltage versions of the 80C186/80C188 CMOS high-integration microprocessors. With the operating range of 3 V to 5.5 V, the 80L186 and 80L188 are ideal for portable/battery operated system designs where battery life and/or system weight are concerns. Lowering the operating voltage from 5 V to 3.3 V effectively halves the power consumption of the device. The 80L186 and 80L188 are pin and function compatible with the industry standard 80C186

and 80C188 and operate at speeds of 10, 12, and 16 MHz. The 80L186 and 80L188 are upward compatible with 8086 and 8088 software and fully compatible with 80186 and 80188 software.

The 80L186 and 80L188 are packaged in the industry standard 68-pin PLCC and 80-pin PQFP packages. The PQFP version is only offered in Trim and Form.

# 80L186 ORDERING INFORMATION Commodity Products

AMD® commodity products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.



| Valid Combinations |            |  |  |  |  |
|--------------------|------------|--|--|--|--|
|                    | N80L186    |  |  |  |  |
| PLCC               | N80L186-12 |  |  |  |  |
|                    | N80L186-16 |  |  |  |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

| PQFP<br>Trimmed | S80L186    |
|-----------------|------------|
|                 | S80L186-12 |
| and Formed      | S80L186-16 |

|      | SB80L186    |
|------|-------------|
| TQFP | SB80L18612  |
|      | SB80L186-16 |

#### Note:

Trimmed and formed configuration has AMD doing the trim and form function to a JEDEC standard standoff and lead length. The product is shipped in trays.

#### **80L188 ORDERING INFORMATION**

## **Commodity Products**

AMD® commodity products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.



| Valid Combinations |            |  |  |  |  |
|--------------------|------------|--|--|--|--|
|                    | N80L188    |  |  |  |  |
| PLCC               | N80L188-12 |  |  |  |  |
|                    | N80L188-16 |  |  |  |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

| PQFP<br>Trimmed<br>and Formed | S80L188    |
|-------------------------------|------------|
|                               | S80L188-12 |
|                               | S80L188-16 |

|      | SB80L188    |
|------|-------------|
| TQFP | SB80L188-12 |
|      | SB80L188-16 |

#### Note:

Trimmed and formed configuration has AMD doing the trim and form function to a JEDEC standard standoff and lead length. The product is shipped in trays.



#### ABSOLUTE MAXIMUM RATINGS

| Ambient temperature under bias  |                  |
|---------------------------------|------------------|
| Commercial(T <sub>A</sub> )     | 0°C to +70°C     |
| Industrial(T <sub>A-IND</sub> ) | 40°C to +85°C    |
| Storage temperature             | -65°C to +150°C  |
| Voltage on any pin with         |                  |
| respect to ground               | -1.0 V to +7.0 V |
| Package power dissipation       | 1 W              |

Not to exceed the maximum allowable die temperature based on thermal resistance of the package.

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

## 80L186/80L188 DC CHARACTERISTICS over operating ranges (Low Voltage)

 $T_A = 0$ °C to +70°C,  $V_{CC} = 3.3 \text{ V} \pm 10\%$ 

| Symbol           | Parameter Description                                        | Min                  | Max                   | Unit | Test Conditions                                                       |
|------------------|--------------------------------------------------------------|----------------------|-----------------------|------|-----------------------------------------------------------------------|
| V <sub>iL</sub>  | Input Low Voltage                                            | -0.5                 | 0.3 V <sub>CC</sub>   | V    |                                                                       |
| V <sub>IL1</sub> | Clock Input Low Voltage (X1)                                 | -0.5                 | 0.6                   | V    |                                                                       |
| V <sub>IH</sub>  | Input High Voltage                                           | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> + 0.5 | V    |                                                                       |
| V <sub>IH2</sub> | Clock Input High Voltage (X1)                                | 2.7                  | V <sub>CC</sub> + 0.5 | V    |                                                                       |
| VoL              | Output Low Voltage                                           |                      | 0.45                  | ٧    | l <sub>OL</sub> = 1.6 mA                                              |
| V <sub>OH</sub>  | Output High Voltage                                          | V <sub>CC</sub> -0.5 | V <sub>cc</sub>       | V    | I <sub>OH</sub> = -1.0 mA                                             |
| I <sub>cc</sub>  | Power Supply Current                                         |                      | 40                    | mA   | @ 16 MHz, 85°C<br>V <sub>CC</sub> = 3.6 V (Note 3)                    |
|                  |                                                              |                      | 32                    | mA   | @ 12.5 MHz, 85°C<br>V <sub>CC</sub> = 3.6 V (Note 3)                  |
|                  |                                                              |                      | 25                    | mA   | @ 10 MHz, 85°C<br>V <sub>CC</sub> = 3.6 V (Note 3)                    |
|                  |                                                              |                      | 100                   | μА   | @ DC, 85°C<br>V <sub>CC</sub> = 3.6 V                                 |
| I <sub>LI</sub>  | Input Leakage Current (All others)                           |                      | ±10                   | μА   | @ 0.5 MHz,<br>0.45 V < V <sub>IN</sub> < V <sub>CC</sub>              |
| I <sub>L12</sub> | Input Leakage Current (RD, UCS, LCS, MCS0, MCS1, LOCK, TEST) |                      | -700                  | μА   | V <sub>IN</sub> = 0 V (Note 4)                                        |
| I <sub>LO</sub>  | Output Leakage Current                                       |                      | ±10                   | μА   | @ 0.5 MHz,<br>0.45 V < V <sub>OUT</sub> < V <sub>CC</sub><br>(Note 1) |
| C <sub>IN</sub>  | Input Capacitance                                            |                      | 15                    | pF   | @ 1 MHz (Note 2)                                                      |
| C <sub>IO</sub>  | Output or I/O Capacitance                                    |                      | 20                    | pF   | @ 1 MHz (Note 2)                                                      |

#### Notes:

- Pins being floated during HOLD or by invoking the ONCE Mode. Characterization conditions are: a) Frequency = 1 MHz; b) Unmeasured pins at GND; c) V<sub>IN</sub> @ +3.3 V or 0.45 V.
- 2. This parameter is not tested.
- 3. Current is measured with the device in RESET with X1 and X2 driven and all other non-power pins open.
- RD/QSMD, UCS, LCS, MCS0, MCS1, LOCK, and TEST pins have internal pull-up devices. Loading some of these
  pins above l<sub>OH</sub> = -700 μA can cause the 80L186/L188 to go into alternative modes of operation.

Maximum current is given by  $I_{CC}$  (Max) = 2.5 mA x freq. (MHz) Typical current is given by  $I_{CC}$  (typ)= 1.75 mA x freq. (MHz) + 1 mA



## **Power Supply Current**

Current is linearly proportional to clock frequency and is measured with the device in RESET with X1 and X2 driven and all other non-power pins open.

Maximum current is given by  $l_{cc} = 2.5 \text{ mA} \text{ x freq. (MHz)}$ .

Typical current is given by  $I_{cc}$  (typical) = 1.75 mA x freq. + 1 mA (MHz). "Typicals" are based on a limited number

of samples taken from early manufacturing lots measured at  $V_{\text{CC}}$  = 3.6 V and room temperature. "Typicals" are not guaranteed.



Figure 1. Icc versus Frequency



# 80L186/80L188 SWITCHING CHARACTERISTICS over COMMERCIAL operating range

 $T_A = 0$ °C to +70°C,  $V_{CC} = 3.0 \text{ V to } 5.5 \text{ V}$ 

|     |                    |                                         | Preliminary                  |          |                               |     |                               |     |  |  |
|-----|--------------------|-----------------------------------------|------------------------------|----------|-------------------------------|-----|-------------------------------|-----|--|--|
|     |                    | Parameter                               | 10 MHz                       |          | 12 MHz                        |     | 16 MHz                        |     |  |  |
| #   | Sym                | Description                             | Min                          | Max      | Min                           | Max | Min                           | Max |  |  |
| Gen | eral Timir         | ng Requirements                         |                              |          |                               |     |                               |     |  |  |
| 1   | t <sub>DVCL</sub>  | Data in Setup (A/D)                     | 15                           |          | 15                            |     | 15                            |     |  |  |
| 2   | t <sub>CLDX</sub>  | Data in Hold (A/D)                      | 3                            |          | 3                             |     | 3                             |     |  |  |
| Gen | eral Timir         | ng Responses                            | •                            |          |                               |     |                               |     |  |  |
| 3   | t <sub>CHSV</sub>  | Status Active Delay                     | 3                            | 45       | 3                             | 35  | 3                             | 33  |  |  |
| 4   | t <sub>CLSH</sub>  | Status Inactive Delay                   | 3                            | 46       | 3                             | 37  | 3                             | 35  |  |  |
| 5   | t <sub>CLAV</sub>  | Address Valid Delay                     | 3                            | 44       | 3                             | 36  | 3                             | 33  |  |  |
| 6   | t <sub>CLAX</sub>  | Address Hold                            | 0                            |          | 0                             |     | 0                             |     |  |  |
| 7   | t <sub>CLDV</sub>  | Data Valid Delay                        | 3                            | 40       | 3                             | 36  | 3                             | 33  |  |  |
| 8   | t <sub>CHDX</sub>  | Status Hold Time                        | 10                           |          | 10                            |     | 10                            |     |  |  |
| 9   | t <sub>CHLH</sub>  | ALE Active Delay                        |                              | 30       |                               | 27  |                               | 25  |  |  |
| 10  | t <sub>LHLL</sub>  | ALE Width                               | t <sub>CLCL</sub> -15 =      |          | t <sub>CLCL</sub> -15 =       |     | $t_{CLCL} - 15 = 47.5$        |     |  |  |
|     |                    |                                         | 85                           |          | 65                            |     |                               |     |  |  |
| 11  | t <sub>CHLL</sub>  | ALE Inactive Delay                      |                              | 30       |                               | 25  |                               | 20  |  |  |
| 12  | tavll              | Address Valid to ALE Low*               | t <sub>CLCH</sub> -18=<br>26 |          | t <sub>CLCH</sub> –15 =<br>20 |     | t <sub>CLCH</sub> -15 = 11.25 |     |  |  |
| 13  | t <sub>LLAX</sub>  | Address Hold from ALE Inactive*         | t <sub>CHCL</sub> −15=<br>29 |          | t <sub>CHCL</sub> -15 = 20    |     | t <sub>CHCL</sub> -15 = 11.25 |     |  |  |
| 14  | t <sub>AVCH</sub>  | Address Valid to Clock High             | 0                            |          | 0                             |     | 0                             | Ī   |  |  |
| 15  | t <sub>CLAZ</sub>  | Address Float Delay                     | $t_{CLAX} = 0$               | 30       | t <sub>CLAX</sub> = 0         | 25  | t <sub>CLAX</sub> = 0         | 20  |  |  |
| 16  | t <sub>CLCSV</sub> | Chip-Select Active Delay                | 3                            | 42       | 3                             | 33  | 3                             | 30  |  |  |
| 17  | t <sub>cxcsx</sub> | Chip-Select Hold from Command Inactive* | t <sub>CLCH</sub> -10= 34    |          | t <sub>CLCH</sub> -10= 25     |     | t <sub>CLCH</sub> -10= 16.25  |     |  |  |
| 18  | t <sub>CHCSX</sub> | Chip-Select Inactive Delay              | 3                            | 35       | 3                             | 30  | 3                             | 25  |  |  |
| 19  | t <sub>DXDL</sub>  | DEN Inactive to DT/R Low*               | 0                            |          | 0                             |     | 0                             |     |  |  |
| 20  | tcvctv             | Control Active Delay 1                  |                              |          |                               |     |                               |     |  |  |
|     |                    | DEN                                     | 3                            | 44       | 3                             | 37  | 3                             | 31  |  |  |
|     |                    | INTA                                    | 3                            | 44       | 3                             | 37  | 3                             | 31  |  |  |
|     |                    | WR                                      | 3                            | 44       | 3                             | 37  | 3                             | 31  |  |  |
| 21  | tcvdex             | DEN Inactive Delay                      | 3                            | 44       | 3                             | 37  | 3                             | 35  |  |  |
| 22  | t <sub>CHCTV</sub> | Control Active Delay 2                  | †                            | <u> </u> |                               |     |                               |     |  |  |
|     |                    | DEN                                     | 3                            | 44       | 3                             | 37  | 3                             | 33  |  |  |
|     |                    | INTA                                    | 3                            | 44       | 3                             | 37  | 3                             | 33  |  |  |
|     |                    | WB                                      | 3                            | 44       | 3                             | 37  | 3                             | 33  |  |  |
| 23  | t <sub>CLLV</sub>  | LOCK Valid/Invalid Delay                | 3                            | 40       | 3                             | 37  | 3                             | 35  |  |  |
|     |                    | onses-Read Cycle                        |                              | ٠,٠٠     |                               | υ,  | <u> </u>                      | 00  |  |  |
| 24  | t <sub>AZRL</sub>  | Address Float to RD Active              | 0                            | 1        | I 0                           |     | Г о                           |     |  |  |
| 25  | t <sub>CLRL</sub>  | RD Active Delay                         | 3                            | 44       | 3                             | 37  | 3                             | 35  |  |  |
| 26  | talah              | RD Pulse Width                          | 2t <sub>CLCL</sub> -30=      |          | 2t <sub>CLCL</sub> 25=        | 0,  | 2t <sub>CLCL</sub> -25= 100   | 33  |  |  |
| 27  | t <sub>CLRH</sub>  | RD Inactive Delay                       | 3                            | 44       | 3                             | 37  | 3                             | 31  |  |  |
| 28  | t <sub>RHLH</sub>  | RD Inactive to ALE High*                | t <sub>CLCH</sub> -14=       | 177      | t <sub>CLCH</sub> -14= 21     | 3,  | t <sub>CLCH</sub> -14= 12.25  | 31  |  |  |
| 29  |                    | RD Inactive to Address Active*          |                              |          | + 1E_6E                       |     | + 15 47 5                     | +   |  |  |
| 29  | t <sub>RHAV</sub>  | RD inactive to Address Active           | t <sub>CLCL</sub> -15= 85    |          | t <sub>CLCL</sub> -15= 65     |     | t <sub>CLCL</sub> -15= 47.5   |     |  |  |

#### Notes:

Notes: \*Equal Loading \*\* DEN, INTA, WH All timings are measured at 1.5 V and 100 pF loading on CLKOUT unless otherwise noted. All ouput test conditions are with  $C_L = 50$ –100 pF (10–25 MHz). For AC tests, input  $V_{\rm IL} = 0.45$  V and  $V_{\rm IH} = 2.4$  V.

# 80L186/80L188 SWITCHING CHARACTERISTICS over COMMERCIAL operating range (continued) T<sub>A</sub> = 0°C to +70°C, V<sub>cc</sub> = 3.0 V to 5.5 V

|             |                         |                                                      | Preliminary                       |        |                                   |         |                                      |     |  |  |
|-------------|-------------------------|------------------------------------------------------|-----------------------------------|--------|-----------------------------------|---------|--------------------------------------|-----|--|--|
| Parameter   |                         | 10 MHz 12 MHz 16 MHz                                 |                                   |        |                                   |         |                                      |     |  |  |
| #           | Sym                     | Description                                          | Min                               | Max    | Min                               | Max     | Min                                  | Max |  |  |
| Timir       | ng Respo                | nses Write Cycle                                     |                                   |        |                                   |         |                                      |     |  |  |
| 30          | t <sub>CLDOX</sub>      | Data Hold Time                                       | 3                                 |        | 3                                 |         | 3                                    |     |  |  |
| 31          | t <sub>CVCTX</sub>      | Control Inactive Delay                               |                                   |        |                                   |         |                                      |     |  |  |
|             |                         | DEN                                                  | 3                                 | 44     | 3                                 | 37      | 3                                    | 31  |  |  |
|             |                         | INTA                                                 | 3                                 | 44     | 3                                 | 37      | 3                                    | 31  |  |  |
|             |                         | WR                                                   | 3                                 | 44     | 3                                 | 37      | 3                                    | 31  |  |  |
| 32          | t <sub>WLWH</sub>       | WR Pulse Width                                       | 2t <sub>CLCL</sub> -30 =<br>170   |        | 2t <sub>CLCL</sub> -25 =<br>135   |         | 2t <sub>CLCL</sub> -25 =<br>100      |     |  |  |
| 33          | t <sub>wHLH</sub>       | WR Inactive to ALE High*                             | t <sub>CLCH</sub> -14 = 30        |        | t <sub>CLCH</sub> -14 = 21        |         | t <sub>CLCH</sub> -14 =<br>12.25     |     |  |  |
| 34          | t <sub>WHDX</sub>       | Data Hold after WR*                                  | t <sub>CLCL</sub> -34 = 66        |        | t <sub>CLCL</sub> -20 = 60        |         | t <sub>CLCL</sub> 20 =<br>42.5       |     |  |  |
| 35          | t <sub>WHDEX</sub>      | WR Inactive to DEN Inactive*                         | t <sub>CLCH</sub> -10 = 34        |        | t <sub>CLCH</sub> -10 = 25        |         | t <sub>CLCH</sub> 10 =<br>16.25      |     |  |  |
| CLK<br>Meas | IN Require<br>surements | ements<br>s taken with external clock input to       | X1 and X2 not c                   | onnect | ed (Float).                       |         |                                      |     |  |  |
| 36          | t <sub>CKIN</sub>       | CLKIN Period                                         | 50                                |        | 40                                |         | 31.25                                |     |  |  |
| 37          | t <sub>CLCK</sub>       | CLKIN Low Time 1.5 V (Note 2)                        | 20                                |        | 16                                |         | 13                                   |     |  |  |
| 38          | t <sub>CHCK</sub>       | CLKIN High Time 1.5 V (Note 2)                       | 20                                |        | 16                                |         | 13                                   |     |  |  |
| 39          | tckHL                   | CLKIN Fall Time 3.5 to 1.0 V                         |                                   | 5      |                                   | 5       |                                      | 5   |  |  |
| 40_         | t <sub>CKLH</sub>       | CLKIN Rise Time 1.0 to 3.5 V                         |                                   | 5      |                                   | 5       |                                      | 5   |  |  |
| CLK         | OUT Timi                |                                                      |                                   | ,      |                                   |         |                                      |     |  |  |
| 41          | t <sub>CICO</sub>       | CLKIN to CLKOUT Skew                                 |                                   | 25     |                                   | 21      |                                      | 17  |  |  |
| 42          | t <sub>CLCL</sub>       | CLKOUT Period                                        | 100                               |        | 80                                |         | 62.5                                 |     |  |  |
| 43          | t <sub>CLCH</sub>       | CLKOUT Low Time<br>C <sub>L</sub> = 100 pF (Note 2)  | 0.5 t <sub>CLCL</sub> - 8 = 42    |        | 0.5 t <sub>CLCL</sub> - 7 = 33    |         | 0.5 t <sub>CLCL</sub> - 7 =<br>24.25 |     |  |  |
|             |                         | C <sub>L</sub> = 50 pF (Note 3)                      | 0.5 t <sub>CLCL</sub> - 6 ± 44    |        | 0.5 t <sub>CLCL</sub> - 5 =<br>35 |         | 0.5 t <sub>CLCL</sub> - 5 =<br>26.25 |     |  |  |
| 44          | t <sub>CHCL</sub>       | CLKOUT High Time<br>C <sub>L</sub> = 100 pF (Note 4) | 0.5 t <sub>CLCL</sub> - 8 = 42    |        | 0.5 t <sub>CLCL</sub> - 7 = 33    | <u></u> | 0.5 t <sub>CLCL</sub> - 7 = 24.25    |     |  |  |
|             |                         | C <sub>L</sub> = 50 pF (Note 3)                      | 0.5 t <sub>CLCL</sub> – 6 =<br>44 |        | 0.5 t <sub>CLCL</sub> - 5 =<br>35 |         | 0.5 t <sub>CLCL</sub> - 5 = 26.25    |     |  |  |
| 45          | t <sub>CH1CH2</sub>     | CLKOUT Rise Time 1.0 to 3.5 V                        |                                   | 10     |                                   | 10      |                                      | 10  |  |  |
| 46          | t <sub>CL2CL1</sub>     | CLKOUT Fall Time 3.5 to 1.0 V                        |                                   | 10     | <u>l</u>                          | 10      | <u> </u>                             | 10  |  |  |
| Read        | dy and Pe               | ripheral Timing Requirements                         |                                   |        |                                   |         |                                      |     |  |  |
| 47          | t <sub>SRYCL</sub>      | SRDY Transition Setup Time (Note 5)                  | 15                                |        | 15                                |         | 15                                   |     |  |  |
| 48          | t <sub>CLSRY</sub>      | SRDY Transition Hold Time (Note 5)                   | 15                                |        | 15                                |         | 15                                   |     |  |  |
| 49          | tarych                  | ARDY Res. Transition Setup Time (Note 6)             | 15                                |        | 15                                |         | 15                                   |     |  |  |
| 50          | t <sub>CLARX</sub>      | ARDY Active Hold Time (Note 5)                       | 15                                |        | 15                                |         | 15                                   | T   |  |  |
| 51          | tarychl                 | ARDY Inactive Holding Time                           | 15                                | 1      | 15                                | 1       | 15                                   |     |  |  |
| 52          | tarylcl                 | ARDY Setup Time (Note 5)                             | 25                                |        | 25                                |         | 25                                   | +   |  |  |



## 80L186/80L188 SWITCHING CHARACTERISTICS over COMMERCIAL operating range (continued)

 $T_A = 0$ °C to +70°C,  $V_{CC} = 3.0$  V to 5.5 V

|      |                    |                                         | Preliminary |     |        |     |        |     |  |
|------|--------------------|-----------------------------------------|-------------|-----|--------|-----|--------|-----|--|
|      |                    | Parameter                               | 10 MHz      |     | 12 MHz |     | 16 MHz |     |  |
| #    | Sym                | Description                             | Min         | Max | Min    | Max | Min    | Max |  |
| Read | y and Pe           | ripheral Timing Requirements (contin    | ued)        |     |        |     |        |     |  |
| 53   | t <sub>iNVCH</sub> | Peripheral Setup (Note 6)               |             |     |        |     |        |     |  |
|      |                    | INTx                                    | 15          |     | 15     |     | 15     | ŀ   |  |
|      |                    | NMI                                     | 15          |     | 15     |     | 151    | ŧ   |  |
|      |                    | TMR IN                                  | 15          |     | 15     |     | 15     |     |  |
|      |                    | TEST/BUSY                               | 15          |     | 15     |     | 15     |     |  |
| 54   | tinvcL             | DRQ0, DRQ1 Setup Time (Note 6)          | 15          |     | 15     |     | 15     |     |  |
| Peri | pheral an          | d Queue Status Timing Responses         |             | •   |        | •   |        | ·   |  |
| 55   | t <sub>CLTMV</sub> | Timer Output Delay                      |             | 40  |        | 33  |        | 27  |  |
| 56   | t <sub>CHQSV</sub> | Queue Status Delay                      |             | 37  |        | 32  |        | 30  |  |
| RES  | ET and H           | OLD/HLDA Timing Requirements            |             | •   |        |     |        |     |  |
| 57   | t <sub>RESIN</sub> | RES Setup                               | 15          |     | 15     |     | 15     |     |  |
| 58   | t <sub>HVCL</sub>  | HOLD Setup (Note 7)                     | 15          |     | 15     |     | 15     |     |  |
| 15   | tclaz              | Address Float Delay                     | 0           | 30  | 0      | 25  | 0      | 20  |  |
| 5    | t <sub>CLAV</sub>  | Address Valid Delay                     | 3           | 44  | 3      | 36  | 3      | 33  |  |
| RES  | ET and H           | OLD/HLDA Timing Responses               |             |     |        |     |        |     |  |
| 61   | t <sub>CLRO</sub>  | Reset Delay                             |             | 40  |        | 33  |        | 27  |  |
| 62   | t <sub>CLHAV</sub> | HLDA Valid Delay                        | 3           | 40  | 3      | 33  | 3      | 25  |  |
| 63   | t <sub>CHCZ</sub>  | Command Lines Float Delay               |             | 40  |        | 33  |        | 28  |  |
| 64   | t <sub>CHCV</sub>  | Command Lines Valid Delay (after Float) |             | 44  |        | 36  |        | 32  |  |

All timings are measured at 1.5 V and 100 pF loading on CLKOUT unless otherwise noted.

All output test conditions are with  $C_L = 50 - 100 \text{ pF}$ .

For AC tests, input  $V_{\rm IL} = 0$  V and  $V_{\rm IH} = V_{\rm CC}$ .

#### Notes:

- 1.  $t_{CLCK}$  and  $t_{CHCK}$  (CLKIN Low and High times) should not have a duration less than 40% of  $t_{CKIN}$ . Z. Tested under worst case conditions:  $V_{CC}=5.5$  V,  $Ta=70^{\circ}C$ .

- 4. Tested under worst case conditions: V<sub>CC</sub> = 4.5 V, Ta = 0°C.
- 5. To guarantee proper operation.
- 6. To guarantee recognition at clock edge.
  7. To guarantee recognition at next clock.

#### LOW-VOLTAGE OPERATION OVERVIEW

The low-voltage operation of the 80L186 and 80L188 microprocessors is an enabling technology for the design of portable systems with long battery life. This capability, combined with CPU clock management and SMM features, allows the design of very low power computing systems.

### Low-Voltage Standard

Industry standards for low-voltage operation are emerging to facilitate the design of components which will make up a complete low-voltage system. As a guideline, the 80L186 and 80L188 processor specifications follow the first article or regulated version of the JEDEC 8.0 low-voltage proposal. This standard proposal calls for a  $V_{\rm cc}$  range of 3.3 V  $\pm$  10%. To ease the design of a mixed voltage system, the standard also supports CMOS and TTL outputs.

#### **Power Savings**

CMOS Dynamic power consumption is proportional to the square of the operating voltage multiplied by capacitance and operating frequency. Static CPU operation can reduce power consumption by enabling the system designer to reduce operating frequency when possible. However, operating voltage is always the dominant factor in power consumption. By reducing the operating voltage from 5 V to 3.3 V for any device, the power consumed is reduced by 56% (see Figure 2).

The reduction of CPU and core logic operating voltage dramatically reduces overall system power consumption. Additional power savings can be realized as low-voltage mass storage and peripheral devices become available.

Two basic strategies exist in designing systems containing the 80L186 and 80L188 microprocessors. The first strategy is to design a homogenous system in which all logic components operate at 3.3 V. This provides the best overall power consumption. However, system designers may need to include devices for which 3.3-V versions are not available. In the second strategy, the system designer must then design a mixed 5-V/3.3-V system. This compromise allows the system designer to minimize the core logic power consumption while still including the functionality of the 5-V features. The choice of a mixed voltage system design also involves balancing design complexity with the need for the additional features.

#### PIN LEVEL INTERFACE

Ideally, 80L186 and 80L188 microprocessors are used in homogenous low-voltage systems. However, in some

cases not all system logic devices are available in lowvoltage versions. In this case, mixed voltage systems must be examined. There are two cases to consider when designing mixed voltage systems.

First consider a 3.3-V device driving a 5-V input (see Figure 3a). In this case, the 3.3-V signal is subject to lower noise immunity than a 5-V signal. If the buffer has a pure CMOS input, the 3.3-V signal does not drive the input buffer completely out of the transition region, thereby allowing excessive current to be consumed. The second case, a 5-V device driving a 3.3-V input (see Figure 3b), poses a more serious problem. In this case, the 5-V signal will over drive and possibly breakdown the 3.3-V input. This breakdown can lead to potentially damaging latch up of the 3.3-V device.

These interface problems can be avoided in two ways. The first consideration is the use of voltage translation buffers (see Figure 4). These dual voltage devices provide a seamless interface between different voltage devices.

A second solution addresses the 5-V driving a 3.3-V input case and uses discrete components to provide the 5-V to 3.3-V interface (see Figure 5). Here the use of a diode and pull-up simply and effectively translates a 5-V input signal to a 3.3-V input signal.

The operation of the discrete translator is diagramed in Figure 6. When the 5-V signal is Low, the diode is forward biased and the pull-up current is shunted through the 5-V driver (see Figure 6a). Thus, a low voltage is presented to the 3.3-V input. When the 5-V signal is High, the diode is reverse biased with respect to the 3.3-V pull-up and is thus blocked from the 3.3-V input (see Figure 6b); therefore, the 3.3-V pull-up is presented to the input as a valid High. The choice of the pull-up value must balance the AC timing requirements of the signal with the desire for low current consumption.

Optionally, the use of discrete components can be eliminated by understanding the type of devices needed to interface to 3.3-V and 5-V logic and including the translation into the system core logic. Signals requiring a 5-V interface can be driven by circuitry with 5-V supplies. Any 3.3-V devices can be driven by circuitry with 3.3-V supplies. In this solution the core logic isolates different parts of the interface logic to drive the appropriate levels.

Figure 2. 3-V and 5-V System Dynamic Power Consumption



a. 3.3-V Driver to 5-V Input



b. 5-V Driver to 3.3-V Input

Figure 3. Mixed 5-V/3-V Considerations



b. 5-V to 3.3-V Translation

Figure 4. Mixed System with Voltage Translators



Figure 5. Mixed System with Discrete Translators



a. 5-V Output at Logic 0

Figure 6. Discrete Translator Function

b. 5-V Output at Logic 1

#### **AMENDMENT**

The operation of this discrete translator is diagramed in Figure 6. When the 5-V signal is Low, the diode is forward biased and the pull-up current is shunted through the 5-V driver (see Figure 6a). Thus, a low voltage is presented to the 3.3-V input. when the 5-V signal is High, the diode is reverse biased with respect to the 3.3-V pull up and is thus blocked from the 3.3-V input (see Figure 6b); therefore, the 3.3-V pull-up is presented to the input as a valid High. The choice of the pull-up value must balance the AC timing requirements of the signal with the desire for low current consumption.

Optionally, the use of discrete components can be eliminated by understanding the type of devices needed to interface to 3.3-V and 5-V logic and including the translation into the system core logic. Signals requiring a 5-V interface can be driven by circuity with 5-V supplies. Any 3.3-V devices can be driven by circuitry with 3.3-V supplies. In this solution the core logic isolates different parts of the interface logic to drive the appropriate levels.