# CrM/DCM Multi-Mode PFC Controller with Enhanced Light-Load Efficiency ## **DESCRIPTION** The MP44018A is a CrM/DCM multi-mode PFC controller that provides simple and high-performance active power factor correction using minimal external components. The MP44018A features a very low supply current. This allows the device to achieve low standby power loss, and the typical no load power is below 30mW. The switching frequency is reduced by dead time extension technology under light-load conditions, which improves light-load efficiency. The MP44018A also achieves lower THD due to variable-on-time control in discontinuous conduction mode (DCM) when compared to conventional constant-on-time (COT) control. Multi-protection functionality largely enhances the safety and reliability of the system. The MP44018A feature over-voltage protection (OVP), over-current limit (OCL), over-current protection (OCP), under-voltage protection (UVP), brown-in (BI) and brownout (BO), static OVP, VCC under-voltage lockout (UVLO), and over-temperature protection (OTP). MP44018A is available in SOIC-8 package. #### **FEATURES** - Valley Turn-On for Minimum Switching Loss - Frequency Reduction to Reduce Switching Loss Under Light-Load Conditions - Low Supply Current in Burst Mode - Soft-On/Off Burst for Low Audible Noise - Mains Compensation - Improved THD - Under-Voltage Protection (UVP) - Over-Current Limit (OCL) - Over-Current Protection (OCP) - Over-Voltage Protection (OVP) - Brown-In (BI) and Brownout (BO) - Over-Temperature Protection (OTP) - Open/Short Pin Protection - Soft Start-Up - Enhanced Dynamic Response - Available in an SOIC-8 Package ### **APPLICATIONS** - LCD and OLED TVs - Desktop PCs and Servers - High-Power Supply for Lighting - AC/DC Adapters, Open-Frame SMPS - Video Game Consoles All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** 2 # **ORDERING INFORMATION** | Part Number* | Package | Top Marking | MSL Rating | |--------------|---------|-------------|------------| | MP44018-AGS | SOIC-8 | See Below | 2 | \*For Tape & Reel, add suffix –Z (e.g. MP44018-AGS–Z). ## **TOP MARKING** M44018-A LLLLLLLL MPSYWW M44018-A: Part number LLLLLLL: Lot number MPS: MPS prefix Y: Year code WW: Week code # **PACKAGE REFERENCE** © 2020 MPS. All Rights Reserved. # **PIN FUNCTIONS** | Pin# | Name | Description | |------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Output voltage sense. This pin senses the output voltage through a resistor divider, and compares the sensed voltage to the reference voltage (V <sub>R</sub> ) (typically 2.5V). This allows the output voltage to be regulated. FB also integrates under-voltage protection (UVP) and over-voltage protection (OVP), described below: | | 1 | FB | $\begin{subarray}{c} $\underline{\sf UVP}$: Pull the FB pin below 0.36V for a blanking time (t_BL_UVP) of 55 $\mu s$ to shut down the IC, or pull COMP down for the IC to enter low-supply current mode.$ | | | | OVP: If FB exceeds V <sub>FB_OVP</sub> (typically 2.7V) for a blanking time (t <sub>BL_OVP</sub> ) of 22μs, the IC stops switching. It resumes switching when FB drops back to 2.62V. | | 2 | СОМР | <b>Error amplifier output.</b> The compensation network is connected between this pin and GND. If the internal COMP voltage (V <sub>COMPI</sub> ) drops below V <sub>COMPI_BOFF</sub> (typically 60mV), switching stops are five soft-off pulses. As V <sub>COMPI</sub> ramps up to V <sub>COMPI_BON</sub> (typically 120mV), switching resumes after five soft-on pulses. | | 2 | MAINICINI | <b>Mains voltage sense.</b> MAINSIN is connected to the AC with a two-diode rectifier, or connected just after the rectifier bridge. The rectifier voltage is scaled down by a resistor divider to MAINSIN. The voltage on MAINSIN provides brown-in and brownout functions, and provides feed-forward compensation for the COMP voltage. | | 3 | MAINSIN | If MAINSIN's peak voltage exceeds $V_{MAINS\_BI}$ (typically 1V), the device starts to switch with COMP soft start-up. If MAINSIN's peak voltage remains below $V_{MAINS\_BO}$ (typically 0.9V) for $t_{BO}$ (typically 50ms), a brownout condition is confirmed. The PFC stops switching, and COMP is pulled down to zero. | | | CS | <b>Current sense.</b> The CS pin provides monitoring for over-current protection (OCP) and over-current limiting (OCL). A lead-edge blanking time ensures that the CS pin does not mistrigger OCP or OCL. | | 4 | | OCL: If CS exceeds V <sub>OCL</sub> (typically 0.5V) with an LEB time (t <sub>OCL_LEB</sub> ) of 300ns, the IC stops switching. OCL is cycle-by- cycle current limited. | | | | $\underline{\text{OCP}}$ : If the CS voltage exceeds $V_{\text{OCP}}$ (typically 0.75V) in two consecutive 180µs restart switching cycles, the OCP flag is triggered, and the IC stops switching. OCP is reset by an auto-recovery timer ( $t_{\text{OCP\_R}}$ ) of 80ms, or by a brown-in, brownout, or VCC under-voltage lockout (UVLO) event. | | 5 | ZCD | <b>Zero-current detection through auxiliary winding.</b> A leading-edge blanking time (tzcd_leb) of 0.3µs is inserted to filter out the noise ringing on ZCD after the gate turns off. The positive voltage on ZCD must exceed Vzcd_H (typically 0.75V), then drop below Vzcd_L (typically 0.25V) for the next stoke. The valley switch must wait for the end of the minimum period limitation time or dead time extension control. | | | | The restart timer generates a signal to turn on the MOSFET when ZCD is not detected for $t_{\text{ZCD\_TO}}$ (typically 180µs) after it switches off. | | 6 | GND | Ground. | | 7 | GATE | <b>Gate driver output.</b> The high output current of the gate driver can drive the low-cost power MOSFET. If GATE is supplied with a high Vcc, the high-level voltage of GATE is clamped to 13V. | | 8 | VCC | <b>Supply voltage.</b> VCC supplies power to the IC's signal path and the gate driver. Connect a bypass capacitor from VCC to ground to reduce noise. | # **ABSOLUTE MAXIMUM RATINGS (1)** Supply voltage ( $V_{CC}$ )......--0.3V to +35V FB, COMP, MAINSIN, CS.....-0.3V to +6V GATE.....-0.3V to +14V ZCD.....-0.5V to +8V ZCD current ..... -10mA to +10mA Continuous power dissipation ( $T_A = 25^{\circ}C$ ) (2) SOIC-8 ......1.4W Lead temperature (solder) ......260°C Storage temperature.....-55°C to +150°C ESD Ratings Human body model (HBM) .....±2kV Charged device model (CDM)..... ±2kV Recommended Operating Conditions (3) Supply voltage (V<sub>CC</sub>)...... 12V to 32V | Thermal Resistance (4) | $oldsymbol{ heta}_{JA}$ | $\boldsymbol{\theta}$ JC | |------------------------|-------------------------|--------------------------| | SOIC-8 | 90 | 45 °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_{\rm J}$ (MAX), the junction-to-ambient thermal resistance, $\theta_{\rm JA}$ , and the ambient temperature, $T_{\rm A}$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by D (MAX) = ( $T_{\rm J}$ (MAX) $T_{\rm A}$ ) / $\theta_{\rm JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS (5)** $V_{CC}$ = 20V, $T_A$ = $T_J$ = -40°C to +125°C, min and max values are guaranteed by characterization. Typical values are tested under 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------------|----------------------------|----------------------------------|----------|------|----------|-------| | Supply Voltage (VCC) | - | | l | | <u>I</u> | | | Turn-on threshold | Vcc_on | | 10.2 | 10.7 | 11.2 | V | | Turn-off threshold | Vcc_off | | 8.1 | 8.5 | 9.1 | V | | Hysteresis | Vcc_hys | | 1.8 | 2.1 | 2.4 | V | | Supply Current | | | | | | • | | Start-up current | ISTARTUP | Vcc = 9.5V | | 25 | 40 | μA | | Quiescent current | lα | No switch | | 0.18 | 0.25 | mA | | Operating current | Icc | $f_{SW} = 70kHz, C_{LOAD} = 1nF$ | | 2.1 | 3 | mA | | Mains Voltage Sensing ( | MAINSIN) | | | | | | | Brown-in voltage | V <sub>MAINS_BI</sub> | | 0.95 | 1 | 1.05 | V | | Brownout voltage | V <sub>MAINS_BO</sub> | | 0.85 | 0.9 | 0.95 | V | | Brownout comparator hysteresis | V <sub>BO(HYS)</sub> | | 0.05 | 0.1 | 0.14 | V | | Brownout timer | t <sub>BO</sub> | | | 50 | | ms | | Protection current for MAINSIN open | <br> MAINSIN_BIAS | | | 20 | | nA | | Error Amplifier | | | <u> </u> | | • | | | Reference voltage | V <sub>R</sub> | | 2.463 | 2.5 | 2.538 | V | | | G <sub>M1</sub> | V <sub>FB</sub> = 2.45V | 80 | 105 | 125 | uS | | Transconductance | G <sub>M2</sub> | V <sub>FB</sub> = 2.2V to 2.3V | 160 | 280 | 400 | uS | | | G <sub>мз</sub> | V <sub>FB</sub> = 2.65V to 2.75V | 660 | 780 | 940 | uS | | Source ourrent | ISOURCE1(COMP) | $V_{FB} = V_R - 0.3V$ | 40 | 70 | 100 | μΑ | | Source current | I <sub>SOURCE2(COMP)</sub> | $V_{FB} = V_R - 0.05V$ | 3 | 5 | 7 | μA | | Cink ourrent | ISINK1(COMP) | $V_{FB} = V_R + 0.05V$ | -2.5 | -4.5 | -6.5 | μΑ | | Sink current | ISINK2(COMP) | $V_{FB} = V_R + 0.15V$ | -25 | -50 | -75 | μΑ | | Feedback Inverter Pin (F | B) | | | | | | | UVP stop threshold | $V_{FB\_UVP}$ | | 0.35 | 0.4 | 0.45 | V | | UVP hysteresis | V <sub>FB_UVP_HYS</sub> | | | 0.04 | | V | | UVP blanking time | t <sub>BL_UVP</sub> | | 35 | 55 | 75 | μs | | FB start G <sub>M3</sub> (5) | $V_{FB\_SGM3}$ | | 2.56 | 2.6 | 2.64 | V | | FB start G <sub>M2</sub> (5) | V <sub>FB_SGM2</sub> | | 2.36 | 2.4 | 2.44 | V | | OVP trigger threshold | $V_{FB\_OVP}$ | | 2.66 | 2.7 | 2.73 | V | | OVP hysteresis | V <sub>FB_OVP_HYS</sub> | | | 0.08 | | V | | OVP blanking time | t <sub>BL_OVP</sub> | | 15 | 22 | 32 | μs | | Protection current for FB open | I <sub>FB_BIAS</sub> | V <sub>FB</sub> = 2V | | 20 | | nA | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{CC}$ = 20V, $T_A$ = $T_J$ = -40°C to +125°C, min and max values are guaranteed by characterization, typical values are tested under 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------|------------------------|-------------------------|-----|------|------|-------| | Current Sense (CS) | | | • | | • | • | | Protection current for CS open | Ics_bias | | | -220 | | nA | | Over-current limit threshold | V <sub>OCL</sub> | | 460 | 500 | 530 | mV | | LEB time for OCL | tocl_leb | | | 300 | | ns | | Driver delay time | tcs_delay | | | 100 | | ns | | Over-current protection threshold | Vocp | | 600 | 750 | 1000 | mV | | Voltage difference between OCP and OCL | V <sub>OCP_OCL</sub> | | 100 | 200 | 500 | mV | | LEB time for OCP | t <sub>OCP_LEB</sub> | | | 250 | | ns | | OCP recovery time | tocp_r | | | 80 | | ms | | Zero-Current Detection (ZC | D) | | | | | | | Protection current for ZCD open | Izcd_bias | | | 5 | | nA | | Upper clamp voltage | Vzcd_clamp | $I_{ZCD} = 3mA$ | 7.2 | 7.8 | | V | | Zero-current sensing | V <sub>ZCD_</sub> H | V <sub>ZCD</sub> rising | 0.6 | 0.75 | 0.9 | V | | threshold | Vzcd_l | Vzco falling | 0.2 | 0.25 | 0.3 | V | | Turn-on delay after ZCD detected | tzcd_delay | | | 150 | | ns | | ZCD timer-out time | tzcd_to | | 130 | 180 | 250 | μs | | ZCD leading-edge blanking time <sup>(5)</sup> | tzcd_leb | | | 0.3 | | μs | | Minimum off time | toff_mini | | 1 | 1.4 | 1.9 | μs | | Error Amplifier Output (CO | MP) | • | | | | | | Comp voltage at max on time (5) | V <sub>СОМР_</sub> н | | | 3.8 | | V | | Comp voltage at zero on time (5) | V <sub>COMP_L</sub> | | | 0.8 | | V | | Internal COMP voltage transient CrM to DCM (5) | VCOMPI_C2D | | | 0.38 | | V | | Internal COMP voltage to enter burst off <sup>(6)</sup> | Vcompi_boff | | 30 | 60 | 90 | mV | | Internal COMP voltage to enter burst on | V <sub>COMPI_BON</sub> | | 95 | 120 | 150 | mV | | Burst hysteresis | V <sub>BURST_HYS</sub> | | 30 | 60 | 95 | mV | | Soft-off burst pulses counter (5) | Nsoftoff | | | 5 | | | | Soft-on burst pulses counter (5) | Nsofton | | | 5 | | | | Maximum dead time | t <sub>DEAD_MAX</sub> | | 19 | 22 | 29 | μs | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{CC}$ = 20V, $T_A$ = $T_J$ = -40°C to +125°C, min and max values are guaranteed by characterization, typical values are tested under 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------|-------------------------------------|------------------------------------------|------|------|-----|-------| | Mains Compensation | | | | | | | | On time | ton_ll | VCOMP = 3.8V,<br>MAINSIN = 1.0V | 20 | 24 | 29 | μs | | | t <sub>ON_HL</sub> | VCOMP = 3.8V,<br>MAINSIN = 3.38V | 1.6 | 2.1 | 2.8 | μs | | Gate Driver (GATE) | | | | | | | | Drop voltage | R <sub>OH</sub> | I <sub>GDSOURCE</sub> = 20mA | | 10 | 16 | Ω | | Drop voltage | ROH IGD: ROL IGD: time tF | I <sub>GDSINK</sub> = 20mA | | 2.5 | 6 | Ω | | Voltage falling time | t⊧ | | | 20 | | ns | | Voltage rising time | <b>t</b> <sub>R</sub> | | | 120 | | ns | | Max output drive voltage | V <sub>GATE_MAX</sub> | | 11.5 | 13 | 15 | V | | Source current capability (5) | IGATE_SOURCE | | | -600 | | mA | | Sink current capability (5) | IGATE_SINK | | | 1 | | А | | UVLO saturation voltage | VSATURATION | Vcc = 0V to Vcc_on,<br>IGATE_SINK = 10mA | | | 1.5 | V | | Internal OTP | | | | | • | | | OTP trig level (5) | Тотр | | | 150 | | °C | | OTP hysteresis (5) | T <sub>OTP_HYS</sub> | | | 40 | | °C | #### Notes: <sup>5)</sup> Guaranteed by design. <sup>6)</sup> $V_{COMPI} = (V_{COMP} - V_{COMP_L}) / 3$ ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 85V_{AC}$ to 265 $V_{AC}$ , $V_{OUT} = 400V$ , $T_A = 25$ °C, unless otherwise noted. ### UVP and OVP Voltages vs. TJ ### OCL and OCP Thresholds vs. TJ $V_{IN} = 85V_{AC}$ to $265V_{AC}$ , $V_{OUT} = 400V$ , $T_A = 25$ °C, unless otherwise noted. $V_{IN} = 85V_{AC}$ to 265 $V_{AC}$ , $V_{OUT} = 400V$ , $T_A = 25$ °C, unless otherwise noted. #### **Harmonics** $V_{IN} = 230V_{AC}$ , $P_{OUT} = 240W$ $V_{IN} = 85V_{AC}$ to 265 $V_{AC}$ , $V_{OUT} = 400V$ , $T_A = 25$ °C, unless otherwise noted. $V_{IN} = 85V_{AC}$ to 265 $V_{AC}$ , $V_{OUT} = 400V$ , $T_A = 25$ °C, unless otherwise noted. # **FUNCTIONAL BLOCK DIAGRAM** Figure 1: Functional Block Diagram #### **OPERATION** The MP44018A is designed to provide simple, high-performance active power factor correction (PFC) using minimal external components. CrM/DCM multi-mode allows the MP44018A to operate in transition mode at heavy load. Multi-mode allows the device to then convert seamlessly into discontinuous conduction mode (DCM) at light loads, which maximizes operating efficiency. The MP44018A features a very low supply current, which meets typical standby power requirements. The no-load power is usually below 30mW. #### Start-Up and Brown-In Figure 2 shows the typical start-up timing diagram. As $V_{CC}$ gradually builds up and reaches $V_{CC\_ON}$ (typically 10.7V) at time t1, the IC is enabled. Then the IC starts to sense the brown-in condition through MAINSIN. When the sampled peak voltage exceeds $V_{MAINS\_BI}$ (typically 1V), it starts to switch at time t2. The MP44018A implements a COMP soft start-up, and the bus voltage achieves its regulation voltage at t3. Figure 2: Start-Up and Brown-In/Brownout #### **Brownout Function** The AC peak voltage is continuously sensed by MAINSIN. Because the AC peak voltage falls below V<sub>MAINS\_BO</sub> (typically 0.9V) at t4, the device continues switching until the brownout timer (typically 50ms) ends at t5. Then the IC confirms the brownout condition. At this point, the PFC stops switching and COMP is pulled down to zero. The device restarts with a COMP soft start if the peak MAINSIN voltage exceeds V<sub>MAINS\_BI</sub> (typically 1V). #### **Enhanced Dynamic Response** The boost PFC output voltage is sensed on FB, and is compared with the internal reference $V_R$ (typically 2.5V) (see Figure 13 on page 19). $R_{O1}$ is recommended to be $10M\Omega$ to minimize power consumption. $R_{O2}$ can be calculated with Equation (1): $$R_{O2} = \frac{R_{O1} \times V_R}{V_O - V_R} \tag{1}$$ The voltage compensation tank is connected from COMP to GND. Proportional integral (PI) control with a high-frequency pole is typically used for compensation. Figure 3 shows a nonlinear $G_M$ , which achieves both good loop regulation in steady state and enhanced dynamic response during load transient. If the output voltage is detected with an undershoot of 4%, the gain increases to four times the normal gain. A higher gain can pull up COMP quickly and reduce the voltage drop during load step. If the output voltage is above or below the normal voltage with an overshoot of 4%, the gain increases to eight times the normal gain. This ensures that COMP is quickly pulled down to avoid triggering over-voltage protection (OVP). Figure 3: Nonlinear G<sub>M</sub> #### **Valley Switching** To minimize the switching loss, the MP44018A always achieves valley switching through zerocurrent detection (ZCD) under any condition, regardless of whether the device is operating in DCM or critical conduction mode (CrM). Figure 4 shows the internal functional block and its peripheral circuitry. Figure 4: ZCD Functional Block A leading-edge blanking time ( $t_{ZCD\_LEB}$ ) of about 0.3µs is inserted to filter out the noise on ZCD right after the gate turns off. The positive voltage on ZCD must exceed $V_{ZCD\_H}$ (typically 0.75V), then drop below $V_{ZCD\_L}$ (typically 0.25V) for the next trigger condition. In addition to waiting for a ZCD trigger condition, the actual turn-on action should wait for the end of the dead time extension (DTE) signal (see the Frequency Reduction Function section below). As soon as the DTE signal ends and the ZCD trigger condition is fulfilled, the controller switches on the MOSFET after a delay time ( $t_{ZCD\_DELAY}$ ) of 150ns at the minimum drain source voltage (see Figure 5). The turn ratio of the auxiliary winding is determined by a sufficient positive voltage, estimated with Equation (2): $$n < \frac{V_O - \sqrt{2}V_{AC}}{0.75}$$ (2) Where V<sub>AC</sub> is the maximum RMS input voltage. R<sub>ZCD</sub> can be calculated with Equation (3): $$R_{ZCD} > \frac{V_O}{N \times I_{ZCD MAX}}$$ (3) A restart timer ( $t_{ZCD\_TO}$ ) of 180µs generates a signal to turn on the MOSFET after it switches off. This also allows the MOSFET to turn on during the start-up period, since no valley signal can be detected on ZCD. Figure 5: ZCD Timing Diagram #### **Frequency Reduction Function** The MP44018A reduces the switching frequency with DTE technology under light loads. The MP44018A works in CrM under heavy loads. In CrM, the PFC's frequency increases as the load reduces, which means the switching loss becomes dominant. The MP44018A gradually inserts a dead time $(t_{\text{D}})$ as the load becomes lighter. Figure 6 shows how the dead time is extended when the COMP voltage drops. Figure 6: Dead Time Extension The maximum dead time ( $t_{DEAD\ MAX}$ ) is 23 $\mu$ s, when COMP reaches its minimum voltage and linearly reaches zero as the internal COMP $(V_{COMPI})$ approaches the threshold $V_{COMP C2D}$ (typically 0.38V). With this control scheme, the system alternates between CrM and DCM smoothly as the load is gradually reduced. This means the switching frequency is automatically reduced for maximum efficiency as shown in figure 7 and figure 8. Figure 7: Switching Frequency in a Line Cycle Figure 8: Switching Frequency vs. Load **Burst Mode Operation** Figure 9 shows a burst mode control diagram. Figure 9: Burst Mode Control Based on how the COMP voltage indicates load information, the controller enters DCM. It enters burst mode at certain loads to improve light-load efficiency and standby power loss. As the load decreases, COMP gradually drops. When V<sub>COMPI</sub> drops below V<sub>COMPI BOFF</sub> (typically 60mV). switching stops with five soft-off pulses. As V<sub>COMPI</sub> ramps up to V<sub>COMPI\_BON</sub> (typically 120mV), switching resumes with five soft-on pulses. This soft-on/off control avoids abrupt inductor current changes, and attenuates the acoustic noise accordingly. During the burst-off period, the IC shuts down most of internal block and ensures that the supply current is below I<sub>Q</sub> (typically 180µA). ## Improved THD Under heavy loads, the MP44018A works in CrM. The average input current in one cycle can be estimated with Equation (4): $$I_{IN}(\theta) = \frac{V_{AC}(\theta)}{2L} \times t_{ON}(\theta) = \frac{V_{AC}(\theta)}{R_{EO1}}$$ (4) Where V<sub>AC</sub> is the RMS of the line voltage, calculated with Equation (5): $$V_{AC}(\theta) = \sqrt{2}V_{AC}\sin(\theta)$$ (5) And R<sub>EQ1</sub> is the equivalent input resistor, which can be can be calculated with Equation (6): $$R_{EQ1} = \frac{2L}{t_{ON}(\theta)}$$ (6) Where $t_{ON}(\theta)$ is the on time. Since $t_{ON}$ ( $\theta$ ) is generated by an internal ramp current compared to the COMP voltage, t<sub>ON</sub> (θ) stays constant in one AC line cycle. REQ behaves like a resistant load. This means the input average current is proportional to $V_{AC}$ ( $\theta$ ). Along with reducing the load, the MP44018A gradually works from CrM to DCM to reduce the switching loss in light-load. Figure 10: DCM Operation The average input current in one cycle can be estimated with Equation (7): $$I_{IN}(\theta) = \frac{v_{AC}(\theta)}{2L} \times t_{ON}(\theta) \times D_{C}(\theta) = \frac{v_{AC}(\theta)}{R_{EO2}}$$ (7) Where R<sub>EQ2</sub> can be estimated with Equation (8): $$R_{EQ2} = \frac{2L}{t_{ON}(\theta) \times D_{C}(\theta)}$$ (8) And D<sub>C</sub> can be estimated with Equation (9): $$D_{C}(\theta) = \frac{t_{ON} + t_{OND}}{t_{ON} + t_{OND} + t_{D}}$$ (9) A dedicated variable-on-time control circuit is integrated, and $t_{ON}$ can be calculated with Equation (10): $$t_{ON}(\theta) = \frac{\varepsilon}{D_{c}(\theta)}$$ (10) Where $\varepsilon$ is a constant defined by the internal parameters. R<sub>EQ2</sub> can also be calculated with Equation (11): $$R_{EQ2} = \frac{2L}{\varepsilon}$$ (11) $R_{\text{EQ2}}$ also behaves like a resistant load, and the input average current is proportional to $V_{\text{AC}}$ ( $\theta$ ). ### **Mains Compensation** The input power for the boost PFC converter can be estimated with Equation (12): $$P_{IN} = \frac{V_{AC}^2}{2L} \times t_{ON} \tag{12}$$ This means the AC transient response is suboptimal due to the square of the mains input voltage. The COMP voltage ( $V_{COMP}$ ) can be estimated with Equation (13): $$V_{COMP} \sim \frac{1}{V_{AC}^2}$$ (13) $V_{\text{COMP}}$ varies between low-line and high-line. For general design, the burst mode load is determined by $V_{\text{COMP}}$ . In high-line, the converter easily enters burst mode in heavy load condition. The audible noise comes out accordingly. To compensate for the mains input voltage influence, the MP44018A contains a square of $V_{AC}$ compensation circuits. The AC peak voltage is sensed at MAINSIN, and is fed to the generation of internal ramp current. The internal COMP voltage can be estimated with Equation (14): $$V_{COMPI} = 4 \times L \times P_{IN} \frac{K_{MAIN}^{2}}{K_{RAMP}}$$ (14) Where $K_{MAIN}$ is the voltage divider ratio of MAINSIN, and $K_{RAMP}$ is equal to $t_{ON\_LL}$ (typically 24 $\mu$ s/V). Figure 11 shows ton. Figure 11: ton vs. COMP #### **Over-Current Limit (OCL)** Figure 12 shows the block diagram of over-current limit (OCL) and over-current protection (OCP). The current is sensed by the CS pin. It can limit the current cycle by cycle when CS exceeds $V_{\rm OCL}$ (0.5V). An LEB time ( $t_{\rm OCL\_LEB}$ ) of 300ns is applied during OCL to avoid mistriggering the OCL due to a spike current raised by discharging the drain-source capacitor of the MOSFET. Figure 12: OCL and OCP #### **Over-Current Protection (OCP)** A second OCP is also integrated in CS with a shorter LEB time ( $t_{\text{OCP\_LEB}}$ ) of 250ns. If the CS voltage exceeds V<sub>OCP</sub> (typically 0.75V) in two consecutive 180µs restart switching cycles, the OCP flag is triggered and the IC stops switching. OCP is reset by an auto-recovery timer (t<sub>OCP R</sub>) of 80ms, or brown-in, brownout, or V<sub>CC</sub> UVLO. OCP only protects from big faults, such as an inductor short or a bypass diode short. ## Under-Voltage Protection (UVP) and Over-**Voltage Protection (OVP)** The scaled-down voltage is connected to FB, which is the input of the under-voltage protection (UVP) and over-voltage protection (OVP) comparators, as well as the error amplifier. Figure 13 shows that if the FB voltage exceeds the OVP trigger threshold (typically 2.7V), the OVP comparator shuts down the output of the gate drive circuit after a blanking time (t<sub>BL OVP</sub>) of 22µs. Switching resumes when FB drops to 2.62V. The UVP comparator shuts down operation if FB drops below 0.36V for a blanking time (t<sub>BL UVP</sub>) of 55µs. The UVP comparator's hysteresis is 40mV. COMP is discharged to zero, and the device's supply current is reduced to a minimum when UVP is triggered. The UVP function can disable switching when FB is open, or the FB feedback loop is open. The UVP and OVP comparators value are set as below: - OVP: 108% of V<sub>R</sub>. Normal operation resumes at 104% of V<sub>R</sub>. - UVP: 12% of V<sub>R</sub>. Normal operation resumes at 16% of $V_R$ . Figure 13: FB Function Block #### **Gate Driver** The IC includes a push-pull gate driver that can directly drive the MOSFET. The peak source current is 600mA, and the peak sink current capability is 1A. ### APPLICATION INFORMATION #### **Design Requirements** Table 1 lists recommended design requirements. **Table 1: Recommended Designs** | Parameter | Symbol | Value | |------------------------------|-----------------------|--------------------------------------------| | Input AC RMS voltage | V <sub>AC</sub> | 85V <sub>AC</sub> to<br>265V <sub>AC</sub> | | Input AC voltage frequency | f <sub>LINE</sub> | 47Hz to<br>63Hz | | Output voltage | Vo | 400V | | Output voltage ripple | V <sub>O_RIPPLE</sub> | ≤3% V <sub>0</sub> | | Output voltage OVP threshold | ΔΟΥΡ | 40V | | Output power | Po | 240W | | Efficiency | η | ≥93% | # **Power Stage Design** #### Selecting the Bridge The diode bridge should withstand the maximum reverse input AC voltage and the maximum input current. When selecting a diode bridge, consider the maximum instantaneous voltage (the peak voltage of the line voltage), and the maximum input RMS current (the input RMS current at low-line). In addition, package size and thermal performance should also be considered. To handle the line frequency current, use a standard low-cost diode bridge with slow recovery. In this case, the maximum input RMS current can be calculated with Equation (15): $$I_{AC\_MAX} = \frac{P_O}{\eta_{MIN} \times V_{AC\_MIN}} = 3.04(A)$$ (15) The maximum instantaneous voltage can be estimated with Equation (16): $$V_{IN MAX} = \sqrt{2} \times V_{AC MAX} = 375(V)$$ (16) A standard 600V/8A bridge can be selected to provide enough margin. ### Selecting the Input Capacitor The input capacitor before the boost inductor is used to provide a bypass path for the high switching frequency current, and to minimize fluctuation on the rectified sinusoidal input voltage. In general, a voltage drop up to 10% on the input capacitor may be expected. The worst-case scenario occurs when the input voltage is below its minimum threshold voltage due to a large current ripple. The input capacitor $(C_{IN})$ can be calculated with Equation (17): $$C_{IN} = \frac{I_{AC\_MAX}}{2\pi \times f_{SW} \times r \times V_{AC\_MIN}}$$ (17) Where r is the coefficient (0.01 to 0.1), and $f_{SW}$ is the switching frequency at the peak of the minimum input AC voltage. Select a capacitor with good high-frequency performance, such as a film capacitor. Assume a minimum $f_{SW}$ (e.g. 40kHz) and set coefficient r to be 0.05. The input capacitance can be calculated with Equation (18): $$C_{IN} = \frac{I_{AC\_MAX}}{2\pi \times f_{SW} \times r \times V_{AC\_MIN}} = 2.85 \mu F$$ (18) Two 1µF film capacitors with a 450V voltage rating are recommended as the input capacitors because they provide high-frequency energy during the switching cycle. ### **Boost Inductor Design** The boost inductance value (L<sub>MAX</sub>), which is required to ensure that the maximum load can be delivered from the minimum input voltage, can be estimated with Equation (19): $$L_{MAX} = \frac{V_{AC\_MIN}^2 \times \eta \times t_{ON\_MAX}}{2 \times P_O}$$ (19) The boost inductance value should be below $L_{\text{MAX}}$ . A normal inductance is recommended to use 60%-70% ratio of $L_{\text{MAX}}$ to avoid $t_{\text{ON}}$ being close to $t_{\text{ON}}$ MAX. If ratio is selected as 60%, the actual inductance of this case is. $$L_{ACTUAL} = \frac{V_{AC\_MIN}^2 \times \eta \times t_{ON\_MAX} \times Ratio}{2 \times P_O} = 182 \mu H (20)$$ The boost inductance value should exceed $L_{\text{MIN}}$ . To avoiding triggering over-current protection (OCP) when triggering the over-current limit (OCL), there is a delay time ( $t_{\text{CS\_DELAY}}$ ) of 100ns, as well as a MOSFET turn-off delay. The minimum boost inductance can be estimated with Equation (21): $$L_{MIN} = \frac{\sqrt{2}V_{AC\_MAX} \times 300ns}{V_{OCP\_OCL}} \times R_{CS} = 37.5 \mu H (21)$$ #### Selecting the Boost MOSFET The voltage rating of the MOSFET is determined by the output voltage, over-voltage protection (OVP) threshold, plus some margin, such that $V_{\text{DS}} > V_{\text{O}} + \Delta V_{\text{OVP}}.$ The current rating of the MOSFET is determined by the RMS value of the current flowing through the MOSFET. V<sub>DS</sub> can be calculated with Equation (22): $$V_{DS} > V_O + \Delta V_{OVP} = 440V$$ (22) The RMS current of MOSFET can be estimated with Equation (23): $$I_{QRMS} = 2\sqrt{2} \times I_{AC\_MAX} \times \sqrt{\frac{1}{6} - \frac{4\sqrt{2}}{9\pi}} \times \frac{V_{AC\_MIN}}{V_O} = 3A$$ (23) In addition, the MOSFET pulsed-drain current should exceed the peak inductor current, calculated with Equation (24): $$I_{D \text{ PULSE}} > I_{LPK \text{ MAX}} = 2\sqrt{2} \times I_{AC \text{ MAX}} = 8.6A$$ (24) ### Selecting the Boost Diode The boost diode should have the same voltage rating as the boost MOSFET. The average current of output diode is the same as the output current of PFC regulator, calculated with Equation (25): $$I_{DAVG} = I_{O} = 0.6A$$ (25) To estimate the power consumption of the diode, the RMS current can be calculated with Equation (26): $$I_{DRMS} = 2\sqrt{2} \times I_{AC\_MAX} \times \sqrt{\frac{4\sqrt{2}}{9\pi} \times \frac{V_{AC\_MIN}}{V_O}} = 1.82A (26)$$ The boost diode must have average and RMS current ratings that exceed $I_{\text{DAVG}}$ and $I_{\text{DRMS}},$ respectively. Diodes are available with a range of different speed/recovery charges. Fast diodes typically have higher conduction loss but lower switching loss. Slow diodes typically have lower conduction loss but higher switching loss. Maximum efficiency is achieved when the diode speed rating matches the application. In this case, a boost diode with a fast recovery is recommended. #### Selecting the Output Capacitor Consider the following when selecting an output capacitor: the output voltage ripple (V<sub>O\_RIPPLE</sub>), ripple current rating, and hold-up time. The output ripple is a function of the effective series resistance (ESR) of the capacitor, the output voltage, and the line frequency (f<sub>LINE</sub>). The output ripple can be estimated with Equation (27): $$V_{O\_RIPPLE} = 2x \frac{P_O}{V_O} x \sqrt{\frac{1}{(2\pi \times 2f_{LINE} x C_O)^2} + ESR^2}$$ (27) In this case, the calculated ripple with the selected capacitor should be below 3% of the output voltage, and the ESR of the output capacitor is assumed to be $1\Omega$ . $C_0$ can be calculated with Equation (28): $$C_O \ge \frac{1}{2\pi x^2 f_{LINE} \sqrt{\left(\frac{3\% \times V_O^2}{2xP_O}\right)^2 - ESR^2}} = 160 \mu F$$ (28) To ensure that the error amplifier's nonlinear gain is not activated by the extremes of the output voltage ripple, the output voltage ripple amplitude should satisfy the condition calculated with Equation (29): $$\frac{V_{O\_RIPPLE}}{V_O} \le \frac{2x100mV}{V_R} = 8\%$$ (29) The maximum RMS ripple current flowing in the output capacitor can be estimated with Equation (30): $$I_{O\_RIPPLE\_MAX} = \sqrt{I_{DRMS}^2 - \left(\frac{P_O}{V_O}\right)^2} = 1.72A$$ (30) This current flowing into the output capacitor is made up of a switching frequency component (50Hz) and a twice line frequency ripple component (100kHz), calculated with Equation (31) and Equation (32), respectively: $$I_{O\_RIPPLE\_50Hz} = \frac{1}{\sqrt{2}} x \frac{P_O}{V_O} = 0.424A$$ (31) $$I_{O\_RIPPLE\_100KHz} = \sqrt{I_{DRMS}^2 - \frac{3}{2}x \left(\frac{P_O}{V_O}\right)^2} = 1.67A$$ (32) The capacitor should be chosen so that the holdup time satisfies the relationship calculated with Equation (33): $$C_{O} = \frac{2 \cdot P_{O} \times t_{HOLDUP}}{\eta \times (V_{O}^{2} - V_{O\_HOLDUP}^{2})}$$ (33) Where $V_{\text{O}}$ is the minimum output voltage under all normal operating conditions, and $V_{\text{O\_HOLDUP}}$ is the required minimum operating output voltage to supply the downstream DC/DC converter when the line voltage is shut down. The maximum voltage at the output is a combination of the output voltage, output voltage ripple, and OVP threshold. Therefore, the voltage rating of the capacitor must be greater than this maximum output voltage at the worst case. In this example design, an aluminum electrolytic capacitor with specification of $450 \text{V}/180 \mu\text{F}$ is recommended. # **Control Circuit Design** #### The VCC Pin If an external VCC power supply is not used, a simple approach to handling start-up is to use a start-up resistor connected to the input AC voltage. As the VCC capacitor's charge rises above the turn-on threshold through the start-up resistor, the IC begins to work. The MP44018A needs a minimum 40µA start-up current when VCC is 9.5V. The start-up resistance can be calculated with Equation (34): $$R_{STARTUP} \le \frac{\sqrt{2x}V_{AC\_MIN}-9.5}{I_{STARTUP}} = 2.9M\Omega$$ (34) Since the start-up resistor causes a voltage drop between the input AC voltage and the supply voltage of the chip, use a resistor with higher resistance to minimize the power consumption. #### The FB Pin V<sub>O</sub> can be set by using the appropriate FB resistors. Output voltage regulation accuracy degrades with higher-value resistors due to the effect of the FB bias current. Ensure that the FB bias current degrades the output voltage regulation less than 1%, by calculating the upper voltage divider resistor value with Equation (35): $$R_{O\_UPPER} \le 1\%x \frac{V_O}{I_{O\_BIAS}} = 40M\Omega$$ (35) Considering the power consumption, it is recommended to use three $3.3M\Omega$ resistors in series for the FB upper voltage divider resistor. The lower voltage divider resistor value can be calculated with Equation (36): $$R_{O\_LOWER} = \frac{V_R}{V_O - V_R} x R_{O\_UPPER} = 62.3 k\Omega \qquad (36)$$ #### The MAINSIN Pin The MAINSIN voltage range related to $V_{AC}$ range is between 1V and 3.38V. In this case, an $85V_{AC}$ voltage can be set as the brown-in voltage. The MAINSIN voltage divider can be calculated with Equation (37): $$\frac{R_{I\_LOWER}}{R_{I\_LOWER} + R_{I\_UPPER}} = \frac{V_{MAINS\_BI}}{V_{AC\_MIN}} = \frac{1}{120}$$ (37) Considering the power consumption, a highervalue resistor is recommended. In this case, three $3.3M\Omega$ resistors in series is recommended for the MAINSIN upper voltage divider resistor. The lower voltage divider resistor value can be calculated with Equation (38): $$R_{I\_LOWER} = \frac{R_{I\_UPPER}}{120-1} = 83.2k\Omega$$ (38) #### The CS Pin CS is used for OCP and OCL. The current flowing through the MOSFET should be below the OCL threshold. The CS resistor value can be estimated with Equation (39): $$R_{CS} \le \frac{V_{OCL}}{2\sqrt{2}xI_{AC\ MAX}} = 58m\Omega$$ (39) In this case, two $100m\Omega$ resistors in parallel are recommended (specifically, two 2512 SMT resistors). To enhance the ability of anti-interference, a $1k\Omega$ resistor is connected in series to CS. To pass the surge test, a 100pF capacitor must be connected from CS to GND. #### The ZCD Pin The ZCD resistor connects the ZCD of the chip to the auxiliary winding. The main purpose of the resistor is to avoid excessive current on ZCD. Therefore, a minimum ZCD resistor is required to ensure that the current flowing through ZCD is below the ZCD maximum current under the maximum auxiliary winding voltage. The ZCD current can be calculated with Equation (40): $$I_{ZCD} = \frac{V_{AUX\_MAX} - V_{ZCD\_CLAMP}}{R_{ZCD}} \le 10 \text{mA} \qquad (40)$$ Where V<sub>AUX MAX</sub> is the maximum voltage on the 11/16/2020 auxiliary winding ( $V_O/N$ ), N is the ratio of winding, and $V_{ZCD\_CLAMP}$ is the upper clamp voltage of the ZCD pin. In addition, the auxiliary winding voltage cannot be so low such that it triggers the zero-current sense threshold, which controls the gate of MOSFET to turn off. This threshold can be calculated with Equation (41): $$V_{AUX\_MIN} = \frac{V_O - \sqrt{2}xV_{AC\_MAX}}{N} \ge 0.75V \qquad (41)$$ Where N can be estimated with Equation (42): $$N \le \frac{V_{O} - \sqrt{2}xV_{AC\_MAX}}{0.75} = 34 \tag{42}$$ Considering the design of the boost inductor, 26:3 is selected as the winding ratio. Then $R_{ZCD}$ can be calculated with Equation (43): $$R_{ZCD} \ge \frac{V_{AUX\_MAX} - V_{ZCD\_CLAMP}}{10mA} = 3.8k\Omega$$ (43) $R_{ZCD}$ is recommended to be $33k\Omega$ . #### The COMP Pin Based on the small signal modeling, the control to output voltage transfer function (resistive load) can be estimated with Equation (44): $$G_{VC}(s) = \frac{K_{RAMP}}{3 \times K_{MAIN}^2} \times \frac{1}{2V_0 C_0 L} \times \frac{1}{\frac{2}{R_0 C_0} + s}$$ (44) Where $K_{MAIN}$ is the MAINSIN voltage divider ratio, and $K_{RAMP}$ is equal to $t_{ON\ LL}$ . In this case, $G_{VC}$ is calculated with Equation (45): $$G_{VC}(s) = \frac{4706.67}{s+16.67}$$ (45) In addition, the voltage error amplifier is a transconductance amplifier. The voltage compensation tank is connected from COMP to GND. A Type-II compensation network is recommended. The transfer function of the transconductance amplifier can be calculated with Equation (46): $$G_{EA}(s) = K_{FB}xG_{M1}x\frac{1}{C_{P}xs}x\frac{\frac{1}{C_{Z}R_{Z}}+s}{\frac{C_{Z}+C_{P}}{C_{Z}C_{P}R_{Z}}+s}$$ (46) Where $K_{FB}$ is the FB voltage divider ratio, and $G_{M1}$ is the transconductance value when FB is about equal to $V_R$ (about 104 $\mu$ s). Then the open voltage loop transfer function can be calculated with Equation (47): $$G(s) = G_{VC}(s)xG_{EA}(s)$$ (47) In this case, to design a high-stability voltage loop, 12Hz is recommended as a suitable crossover frequency, and the phase margin must exceed 45°. 5Hz is the recommended zero value, and 50Hz is designed as the pole with high frequency. The value of the compensation network can be calculated with Equation (48): $$R_Z = \frac{1}{K_{ER} \times G_{M1}} \times 10^{\frac{-\Phi_{VC}(12)}{20}} = 28.5 \text{k}\Omega \qquad (48)$$ Where $C_Z$ can be estimated with Equation (49): $$C_Z = \frac{1}{2\pi x 5 x R_z} = 1.1 \mu F$$ (49) And $C_P$ can be estimated with Equation (50): $$C_P = \frac{1}{2\pi x 50 x R_7} = 0.1 \mu F$$ (50) $R_Z=30k\Omega,\ C_Z=1\mu F,\ and\ C_P=220pF$ are the recommended values of the compensation network. #### **PCB Layout Guidelines** PCB layout is a critical factor for stable operation and EMI performance. The device can malfunction due to noise coupling. For the best results, refer to Figure 14 and follow the quidelines below: - 1. Make power loop 1 and power loop 2 as small as possible. - 2. Do not place the IC in power loop 1 or power loop 2. - Make the areas of high dV/dt junctions (e.g. the drain of the external primary MOSFET) as small as possible. Place the IC and control circuits far away from these areas. - Separate the reference ground of the IC and control signals circuit from the ground of the power loop. Then connect this signal ground to the ground of the output capacitor with a single-point junction. - 5. Connect the VCC-GND capacitor close to IC. - 6. Connect the FB-GND capacitor close to IC. - Connect the MAINS-GND capacitor close to IC. Ensure that the CS wiring does not cross MAINSIN. Otherwise, the CS noise may couple to MAINSIN and impact peak voltage sensing. - If the PFC stage is connected to a cascade DC/DC stage, separate both GNDs with an output capacitor, so that GND noises do not interfere with one another. Figure 14: Recommended PCB Layout # TYPICAL APPLICATION CIRCUIT Figure 15: MP44018A Typical Application Circuit # **CONTROL FLOWCHARTS** Figure 16: Start-Up Flowchart Figure: 17: Control Flowchart ### **PACKAGE INFORMATION** #### SOIC-8 RECOMMENDED LAND PATTERN FRONT VIEW **SIDE VIEW** **DETAIL "A"** #### NOTE: - 1) CONTROL DIMENSION IS IN INCHESDIMENSION IN **BRACKET IS IN MILLIMETERS** - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH **OR PROTRUSIONS** - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING SHALL BE0.004" INCHES MAX - 5) DRAWING CONFORMS TO JEDEC M612, VARIATION AA - 6) DRAWING IS NOT TO SCALE # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |---------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | MP44018-AGS-Z | SOIC-8 | 2500 | 100 | N/A | 13in | 12mm | 8mm | # **REVISION HISTORY** | Revision # | Revision<br>Date | Description | Pages Updated | |-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------|---------------| | 1.0 | 8/11/2020 | Initial Release | - | | 1.01 11/10/2020 | | Updated figure 2, steady state to VIN=120VAC,<br>Pout=120w; Updated figure 4, steady state to<br>VIN=230VAC, Pout=120w, | P12 | | | | Updated Brown in /brown out waveform | P13 | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.