# **CMOS Analog Multiplexer** #### GENERAL DESCRIPTION The IH5116 is a dielectrically isolated CMOS monolithic analog multiplexer, designed as a plug-in replacement for the HI546 and similar devices, but adding fault protection to the standard performance. A unique serial MOSFET switch ensures that an OFF channel will remain OFF when the input exceeds the supply rails by up to ±25V, even with the supply voltage at zero. Further, an ON channel will be limited to a throughput of about 1.5V less than the supply rails. thus affording protection to any following circuitry such as op amps. D/A converters, etc. Cross talk onto "good" channels is also prevented. A binary 4-bit address code together with the ENable input allows selection of any channel or none at all. These 5 inputs are all TTL compatible for easy logic interface. The ENable input also facilitates MUX expansion and cascading. #### ORDERING INFORMATION | Part<br>Number | Temperature<br>Range | Package | |----------------|----------------------|--------------------| | IH5116MJI | -55°C to +125°C | 28 pin CERDIP | | IH5116CJI | 0°C to +70°C | 28 pin CERDIP | | JH5116CPI | 0°C to +70°C | 28 pin Plastic DIP | #### **FEATURES** - All Channels OFF When Power OFF, for Analog Signals Up to ±25V - Power Supply Quiescent Current Less Than 1mA - ± 13V Analog Signal Range - No SCR Latchup - Break-Before-Make Switching - TTL and CMOS Compatible Strobe Control - Pin Compatible With HI546 - Any Channel Turns OFF If Input Exceeds Supply Rails By Up to ±25V - TTL and CMOS Compatible Binary Address and **ENable Inputs** #### TRUTH TABLE | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | EN | On Switch | |-----------------------|----------------|----------------|----------------|----|-----------| | × | х | х | Х | 0 | NONE | | 0 | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 0 | 1 1 | 1 | 2 | | 0 | 0 | 1 | 0 | 1 | 3 | | 0 | 0 | 1 | 1 1 | 1 | 4 | | 0 | 1 | 0 | 0 | 1 | 5 | | 0 | 1 | 0 | 1 | 1 | 6 | | 0 | 1 | 1 | 0 | 1 | 7 | | 0 | 1 | 1 | 1 | 1 | 8 | | 1 | 0 | 0 | 0 | 1 | 9 | | 1 | 0 | 0 | 1 | 1 | 10 | | 1 | 0 | 1 | 0 | 1 | 11 | | 1 | 0 | 1 | 1 | 1 | 12 | | 1 | 1 | 0 | 0 | 1 | 13 | | 1 | 1 | 0 | 1 | 1 | 14 | | 1 | 1 | 1 | 0 | 1 | 15 | | _ 1 | 1 | 1 | 1 | 1 | 16 | Logic "1" = $V_{AH} \stackrel{?}{=} 2.4V V_{ENH} \stackrel{?}{=} 2.4V$ Logic "0" = $V_{AL} \le 0.8V$ #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>IN</sub> (A, EN) to Ground | |-----------------------------------------------------------------| | V <sub>S</sub> or V <sub>D</sub> to V <sup>+</sup> +25V to -40V | | V <sub>S</sub> or V <sub>D</sub> to V <sup>-</sup> 25V to +40V | | V + to Ground | | V - to Ground20V | | Current (Any Terminal) | | Operating Temperature | | C Suffix0°C to +70°C | | M Suffix | | Storage Temperature65 to +150°C | | Storage Temperature | | C Suffix65°C to +125°C | | M Suffix | | Lead Temperature (Soldering, 10 Sec.) | 300°C | |---------------------------------------|---------| | Power Dissipation* | | | 28-Pin CERDIP Package** | 1200 mW | | 28-Pin Plastic Package*** | .625 mW | <sup>\*</sup>Device mounted with all leads soldered or welded to PC board. NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** $(V^+ = 15V, V^- = -15V, V_{EN} = 2.4V, unless otherwise specified.)$ | | | No | | | | Max Limits | | | | | | | |-----------------------------------------|----------------------------------------------------------------------|--------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|--------|------------|-------|-------|----------|-------|-------|-------| | Characteristic | Measured<br>Terminal | Tests<br>Per | Test Conditions | | Тур | M Suffix | | | C Suffix | | | Units | | | rerminai | Temp | | | 25°C | −55°C | 25°C | 125°C | 0°C | 25°C | 70°C | | | SWITCH | | | | | | | | | | | | | | R <sub>DS(on)</sub> | S to D | 16 | $V_D = 10V$ ,<br>$I_S = -100\mu A$ | Sequence each switch on | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 | Ω | | 1 | į | 16 | V <sub>D</sub> = -10V<br>I <sub>S</sub> = -100μA | V <sub>AL</sub> =0.8V,<br>V <sub>AH</sub> =2.4V | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 | " | | ΔR <sub>DS(on)</sub> | | | 1 ''' | $\Delta R_{DS(on)} = \frac{R_{DS(on)max} - R_{DS(on)min}}{R_{DS(on)avg.}}$ $V_{S} = \pm 10V$ | | | | | | | | % | | I <sub>S(off)</sub> | S | 16 | V <sub>S</sub> = 10V,<br>V <sub>D</sub> = -10V | s = 10V, | | | ± 0.5 | ± 50 | | ± 1.0 | ± 50 | | | | 16 | | $V_S = -10V,$<br>$V_D = 10V$ | | ± 0.02 | | ±0.5 | ± 50 | | ± 1.0 | ± 50 | nA | | I <sub>D(off)</sub> | D | 1 | V <sub>D</sub> = 10V,<br>V <sub>S</sub> = -10V | V <sub>EN</sub> = 0.8V | | | ± 1.0 | ± 100 | | ± 2.0 | ± 100 | | | | | 1_ | V <sub>D</sub> = -10V,V <sub>S</sub> = 10V | | ±0.05 | | ± 1.0 | ± 100 | | ± 2.0 | ± 100 | 1 1 | | I <sub>D(on)</sub> | D | 16 | $V_{S(AII)} = V_D = 10V$ | | | | ± 2.0 | ± 100 | | ± 4.0 | ± 100 | | | | | 16 | $V_{S(AII)} = V_D \approx -10V$ | V <sub>AL</sub> = 0.8V,<br>V <sub>AH</sub> = 2.4V | ± 0.1 | | ± 2.0 | ± 100 | | ±4.0 | ± 100 | | | FAULT | | | | | | | | | | | | | | I <sub>S</sub> with<br>Power OFF | s | 16 | 1 00 | $V_{SUPP} = 0V, V_{1N} = \pm 25V,$<br>$V_{EN} = V_{O} = 0V, A_{0}, A_{1}, A_{2} = 0V \text{ or } 5V$ | | | ± 2.0 | | | ± 5.0 | | μА | | I <sub>S(off)</sub> with<br>Overvoltage | S | 16 | $V_{IN} = \pm 25V, V_0 = \pm 10V$ | | ± 1.0 | | ± 2.0 | | | ± 5.0 | | μ | | INPUT | | | | | | | | | | | | | | IEN(on) IA(on) | A <sub>0</sub> , A <sub>1</sub> ,<br>A <sub>2</sub> , A <sub>3</sub> | 4 | V <sub>A</sub> = 0 | V <sub>A</sub> = 0V | | | 10 | -30 | | - 10 | -30 | μΑ | | or<br> EN(off) A(off) | or EN | 4 | V <sub>A</sub> = 19 | 5V | 0.01 | | 10 | 30 | | 10 | 30 | μ. | <sup>&</sup>quot;Derate 16 mW/°C above 75°C <sup>&</sup>quot;"Derate 8.3 mW/°C above 75°C ## **ELECTRICAL CHARACTERISTICS** (V + = 15V, V = - 15V, $V_{EN}$ = 2.4V, unless otherwise specified.) (Continued) | | | No | rest Conditions | | | Max Limits | | | | | | | |-----------------------------------------------------------------------------------|----------|-------------|---------------------------------------------------------------------------------|--------------------|------|------------|------|-------|----------|------|------|-------| | Characteristic | I I | | | | Тур | M Suffix | | | C Suffix | | | Units | | | Terminal | Per<br>Temp | | | 25°C | −55°C | 25°C | 125°C | 0°C | 25°C | 70°C | | | DYNAMIC | | | | | | | | | | | | | | t <sub>transition</sub> | D | | See Figure 3 | | 0.3 | | 1 | | | | | | | t <sub>open</sub> | D | | See Figure 4 | | 0.2 | | | | | | | μs | | ton(EN) | О | | See Figure 5 | | 0.6 | | 1.5 | | | | | μο | | t <sub>off(EN)</sub> | D | | | | 0.4 | | 1 | | | | | | | t <sub>on</sub> -t <sub>off</sub> Break-<br>Before-Make<br>Delay Settling<br>Time | D | | $V_{EN} = +$ 5V, $A_0$ , $A_1$ , $A_2$ Strobed $V_{IN} = \pm$ 10V, See Figure 6 | | 25 | | | | | | | ns | | "OFF"<br>Isolation | D | | V <sub>EN</sub> = 0V, R <sub>L</sub> = 20<br>V <sub>S</sub> = 3VRMS, | | 60 | | | | | | | dB | | C <sub>s(off)</sub> | S | | V <sub>S</sub> = 0V | $V_{EN} = 0V$ | 5 | | | | | | | | | C <sub>D(off)</sub> | D | | V <sub>D</sub> = 0V | f = 140 kHz | | | | | | | | pF | | C <sub>DS(off)</sub> | D to S | | $V_S = 0V$ , $V_D = 0V$ to 1 MHz | | 1 | | | | | | | | | SUPPLY | | | | | | | | | | | | | | Supply + | [± | 1 | All V <sub>A</sub> = 0 | | 0.5 | | 0.6 | | | 1.0 | | mA | | Current | I = | 1 | V <sub>EN</sub> | V <sub>EN</sub> 5V | | | 0.6 | | | 1.0 | | IIIA | #### DETAILED DESCRIPTION The IHS116, like all Harris multiplexers, contains a set of CMOS switches that form the channels, and driver and decoder circuitry to control which channel turns ON, if any. In addition, the IHS116 contains an internal regulator which provides a fully TTL compatible ENable input that is identical in operation to the Address inputs. This does away with the special conditions that many multiplexer enable inputs require for proper logic swings. The identical circuit conditions of the ENable and Address lines also helps ensure the extension of break-before-make switching to wider multiplexer systems (see applications section). Another, and more important difference lies in the switching channel. Previous devices have used parallel n- and p-channel MOSFET switches. While this scheme yields reasonably good ON resistance characteristics and allows the switching of rail-to-rail input signals, it also has a number of drawbacks. The sources and drains of the switch transistors will conduct to the substrate if the input goes outside the supply rails, and even careful use of diodes cannot avoid channel-to-output and channel-to-channel coupling in cases of input overrange. The IH5116 uses a novel series arrangement of the p- and n-channel switches (Figure 7) combined with a dielectrically isolated process to eliminate these problems. Within the normal analog signal range, the inherent variation of switch ON resistance will balance out almost as well as the customary parallel configuration, but as the analog signal approaches either supply rail, even for an ON channel, either the p- or the n-channel will become a source Figure 7: Series Connection of Channel Switches follower, disconnecting the channel (Figure 8). Thus protection is provided for any input or output channel against overvoltage, even in the absence of multiplexer supply voltages. This applies up to the breakdown voltage of the respective switches. Figure 9 shows a more detailed schematic of the channel switches, including the back-gate driver devices which ensure optimum channel ON resistances and breakdown voltage under the various conditions. Under some circumstances, if the logic inputs are present but the multiplexer supplies are not, the circuit will use the logic inputs as a sort of phantom supply; this could result in an output up to that logic level. To prevent this from occurring, simply ensure that the ENable pin is LOW any time the multiplexer supply voltages are missing (Figure 10). #### **DETAILED DESCRIPTION (Continued)** ## MAXIMUM SIGNAL HANDLING CAPABILITY The IH5116 is designed to handle signals in the $\pm\,10V$ range, with a typical $R_{DS(on)}$ of $900\Omega;$ it can successfully handle signals up to $\pm\,12V$ , however, $R_{DS(on)}$ will increase to about 1.8kΩ. Beyond $\pm\,12V$ the device approaches an open circuit, and thus $\pm\,12V$ is about the practical limit, see Figure 11. Figure 12 shows the input/output characteristics of an ON channel, illustrating the inherent limiting action of the series switch connection (see Detailed Description), while Figure 13 gives the ON resistance variation with temperature. ## **IH5116 APPLICATIONS** #### IH5116 APPLICATIONS (Continued) **TRUTH TABLE** **ON SWITCH** Αı $A_4$ $A_3$ A<sub>0</sub> S1 S2 S3 S4 S5 S6 S7 S8 S9 S10 S11 S12 S13 S14 S15 S16 TRUTH TABLE | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | ON SWITCH | |----------------|-----------------------|----------------|----------------|----------------|-----------| | 1 | 0 | 0 | 0 | 0 | S17 | | 1 | 0 | 0 | 0 | 1 | S18 | | 1 | 0 | 0 | 1 | 0 | S19 | | 1 | 0 | 0 | 1 | 1 | S20 | | 1 | 0 | 1 | 0 | 0 | S21 | | 1 | 0 | 1 | 0 | 1 | S22 | | 1 | 0 | 1 | 1 | 0 | S23 | | 1 | 0 | 1 | 1 | 1 | S24 | | 1 | 1 | 0 | 0 | 0 | S25 | | 1 | 1 | 0 | 0 | 1 | S26 | | 1 | 1 | 0 | 1 | 0 | S27 | | 1 | 1 | 0 | 1 | 1 | S28 | | 1 | 1 | 1 | 0 | 0 | S29 | | 1 | 1 | 1 | 0 | 1 | S30 | | 1 | 1 | 1 | 1 | 0 | S31 | | 1 | 1 | 1 | 1 | 1 | S32 | Figure 15: 1 of 32 Channel Multiplexer Using 2 IH5116's and an IH5041 for Submultiplexing ## IH5116 APPLICATIONS (Continued) TRUTH TABLE | | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | ONSWITCH | |---|----------------|----------------|----------------|----------------|----------------|----------| | | 0 | 0 | 0 | 0 | 0 | S1 | | | 0 | 0 | 0 | 0 | 1 | S2 | | | 0 | 0 | 0 | 1 | 0 | S3 | | | 0 | 0 | 0 | 1 | 1 | S4 | | | 0 | 0 | 1 | 0 | 0 | S5 | | | 0 | 0 | 1 | 0 | 1 | S6 | | | 0 | 0 | 1 | 1 | 0 | S7 | | | 0 | 0 | 1 | 1 | 1 | S8 | | | 0 | 1 | 0 | 0 | 0 | S9 | | | 0 | 1 | 0 | 0 | 1 | S10 | | | 0 | 1 | 0 | 1 | 0 | S11 | | i | 0 | 1 | 0 | 1 | 1 | S12 | | | 0 | 1 | 1 | 0 | 0 | S13 | | | 0 | 1 | 1 | 0 | 1 | S14 | | | 0 | 1 | 1 | 1 | 0 | S15 | | 1 | Ω | 1 | 1 | 1 1 | 1 | S16 | **TRUTH TABLE** | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | ON SWITCH | |----------------|----------------|----------------|----------------|----------------|-----------| | 1 | 0 | 0 | 0 | 0 | S17 | | 1 | 0 | 0 | 0 | 1 | S18 | | 1 | 0 | 0 | 1 | 0 | S19 | | 1 | 0 | 0 | 1 | 1 | S20 | | 1 | 0 | 1 | 0 | 0 | S21 | | 1 | 0 | 1 | 0 | 1 | S22 | | 1 | 0 | 1 | 1 | 0 | S23 | | 1 | 0 | 1 | 1 | 1 | S24 | | 1 | 1 | 0 | 0 | 0 | S25 | | 1 | 1 | 0 | 0 | 1 | S26 | | 1 | 1 | 0 | 1 | 0 | S27 | | 1 | 1 | 0 | 1 | 1 | S28 | | 1 | 1 | 1 | 0 | 0 | S29 | | 1 | 1 | 1 | 0 | 1 | S30 | | 1 | 1 | 1 | 1 | 0 | S31 | | 1 | 1 | 1 | 1 | 1 | S32 | Figure 16: 1 of 32 Channel Multiplexer Using 2 IH5116's #### IH5116 APPLICATIONS (Continued) #### General note on expandability of IH5116 Figures 15, 16, and 17 show how the IH5116 can be expanded. Figure 15 shows a 1 of 32 multiplexer, using 2 IH5116s. Figure 16 shows the 1 of 32 MUX of Figure 15, with a second tier of submultiplexing added to further reduce leakage and output capacitance. The IH5041 has typical ON resistances of $50\Omega$ (max. is $75\Omega)$ so it only increases thruput channel resistance from the $900\Omega$ of Figure 15 to about $950\Omega$ for Figure 16. Figure 17 shows a 1 of 64 MUX using 2 tier MUXing (similar to Figure 16). The V<sub>OUT</sub> point will see 15 OFF channels and 1 ON channel at any one time, so that the typical leakages will be about 0.05 nA. Throughput channel resistance will be in the 950Ω range. ## USING THE IH5116 WITH SUPPLIES OTHER THAN ±15V The IH5116 will operate successfully with supply voltages from $\pm$ 5V to $\pm$ 15V, however, $r_{DS(on)}$ increases as supply voltage decreases, as shown in Figure 11. Leakage currents, on the other hand, decrease with a lowering of supply voltage, and therefore the error term product of r<sub>DS(on)</sub> and leadkage current remains reasonably constant. r<sub>DS(on)</sub> also decreases as signal levels decrease. For high system accuracy [acceptable levels of r<sub>DS(on)</sub>] the maximum input signal should be 3V less than the supply voltages. The logic levels remain TTL compatible. #### **APPLICATION NOTES** Further information may be found in: A003 "Understanding and Applying the Analog Switch" A006 "A New CMOS Analog Gate Technology" A020 "A Cookbook Approach to High Speed Data Acquisition and Microprocessor Interfacing" R009 "Reduce CMOS Multiplexer Troubles Through Proper Device Selection"