February 2009 # 74LVXC3245 # 8-Bit Dual Supply Configurable Voltage Interface Transceiver with 3-STATE Outputs #### **Features** - Bidirectional interface between 3V and 3V-to-5V buses - Control inputs compatible with TTL level - Outputs source/sink up to 24 mA - Guaranteed simultaneous switching noise level and dynamic threshold performance - Implements proprietary EMI reduction circuitry - Flexible V<sub>CCB</sub> operating range - Allows B Port and V<sub>CCB</sub> to float simultaneously when <del>OE</del> - Functionally compatible with the 74 series 245 #### **General Description** The LVXC3245 is a 24-pin dual-supply, 8-bit configurable voltage interface transceiver suited for PCMCIA and other real time configurable I/O applications. The $V_{\rm CCA}$ pin accepts a 3V supply level. The A Port is a dedicated 3V port. The $V_{\rm CCB}$ pin accepts a 3V-to-5V supply level. The B Port is configured to track the $V_{\rm CCB}$ supply level respectively. A 5V level on the $V_{\rm CC}$ pin will configure the I/O pins at a 5V level and a 3V $V_{\rm CC}$ will configure the I/O pins at a 3V level. The A Port should interface with a 3V host system and the B Port to the card slots. This device will allow the $V_{\rm CCB}$ voltage source pin and I/O pins on the B Port to float when $\overline{\rm OE}$ is HIGH. This feature is necessary to buffer data to and from a PCMCIA socket that permits PCMCIA cards to be inserted and removed during normal operation. ## **Ordering Code:** | Order Number | Package Number | Package Description | |---------------|----------------|-----------------------------------------------------------------------------| | 74LVXC3245WM | M24B | 224-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74LVXC3245QSC | MQA24 | 24-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide | | 74LVXC3245MTC | MTC24 | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. #### Logic Symbol/s #### **Pin Descriptions** | Pin Names | Description | |--------------------------------|----------------------------------| | ŌĒ | Output Enable Input | | T/R | Transmit/Receive Input | | A <sub>0</sub> -A <sub>7</sub> | Side A Inputs or 3-STATE Outputs | | B <sub>0</sub> –B <sub>7</sub> | Side B Inputs or 3-STATE Outputs | #### **Connection Diagram/s** # Truth Table/s | Inp | outs | Outputs | |-----|------|---------------------| | OE | T/R | | | L | L | Bus B Data to Bus A | | L | Н | Bus A Data to Bus B | | Н | X | HIGH-Z State | - H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial # Logic Diagram/s # **Absolute Maximum Ratings**(Note 1) -0.5V to +7.0V Supply Voltage ( $V_{CCA}$ , $V_{CCB}$ ) DC Input Voltage (V<sub>I</sub>) @ $\overline{OE}$ , T/ $\overline{R}$ -0.5V to $V_{CCA}$ +0.5V DC Input/Output Voltage (V<sub>I/O</sub>) -0.5V to $V_{CCA}$ +0.5V@ A<sub>n</sub> @ B<sub>n</sub> -0.5V to $V_{CCB}$ +0.5V DC Input Diode Current (I<sub>IK</sub>) @ OE, T/R ±20 mA DC Output Diode (I<sub>OK</sub>) Current ±50 mA DC Output Source or Sink Current (IO) $\pm 50~\text{mA}$ DC V<sub>CC</sub> or Ground Current per Output Pin ( $I_{CC}$ or $I_{GND}$ ) $\pm 50~\text{mA}$ and Max Current ±200 mA Storage Temperature Range $(T_{STG})$ -65°C to +150°C DC Latch-Up Source or Sink Current #### **Recommended Operating** Conditions (Note 2) Supply Voltage 2.7V to 3.6V $V_{CCA}$ 3.0V to 5.5V $V_{\text{CCB}}$ Input Voltage (V<sub>I</sub>) @ OE, T/R 0V to $V_{\text{CCA}}$ Input Output Voltage (V<sub>I/O</sub>) @ A<sub>n</sub> 0V to $V_{\text{CCA}}$ @ B<sub>n</sub> 0V to $V_{\mbox{\scriptsize CCB}}$ Free Air Operating Temperature (T<sub>A</sub>) -40°C to +85°C Minimum Input Edge Rate (Δt/ΔV) 8 ns/V $\rm V_{IN}$ from 30% to 70% of $\rm V_{CC}$ V<sub>CC</sub> @ 3.0V, 4.5V, 5.5V Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 2: The A Port unused pins (inputs or I/Os) must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Barama | Parameter | | V <sub>CCB</sub> | T <sub>A</sub> = | 25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | |------------------|-----------------|------------------|-----|-------------------------------|------------------|-------|-----------------------------------------------|-------|---------------------------------| | Syllibol | Parame | tei | (V) | (V) (V) Typ Guaranteed Limits | | Units | Conditions | | | | $V_{IHA}$ | Minimum HIGH | A <sub>n</sub> , | 2.7 | 3.0 | | 2.0 | 2.0 | | $V_{OUT} \le 0.1V$ | | | Level Input | OE | 3.0 | 3.6 | | 2.0 | 2.0 | | or | | | Voltage | T/R | 3.6 | 5.5 | | 2.0 | 2.0 | V | ≥V <sub>CC</sub> - 0.1V | | $V_{IHB}$ | | B <sub>n</sub> | 2.7 | 3.0 | | 2.0 | 2.0 | v | | | | | | 3.0 | 3.6 | | 2.0 | 2.0 | | | | | | | 3.6 | 5.5 | | 3.85 | 3.85 | | | | V <sub>ILA</sub> | Maximum LOW | A <sub>n</sub> , | 2.7 | 3.0 | | 0.8 | 0.8 | | V <sub>OUT</sub> ≤ 0.1V | | | Level Input | OE | 3.0 | 3.6 | | 0.8 | 0.8 | | or | | | Voltage | T/R | 3.6 | 5.5 | | 0.8 | 0.8 | V | $\geq$ V <sub>CC</sub> $-0.1$ V | | $V_{ILB}$ | | B <sub>n</sub> | 2.7 | 3.0 | | 0.8 | 0.8 | V | | | | | | 3.0 | 3.6 | | 0.8 | 0.8 | | | | | | | 3.6 | 5.5 | | 1.65 | 1.65 | | | | V <sub>OHA</sub> | Minimum HIGH L | .evel | 3.0 | 3.0 | 2.99 | 2.9 | 2.9 | | I <sub>OUT</sub> = -100 μA | | | Output Voltage | | 3.0 | 3.0 | 2.85 | 2.56 | 2.46 | | $I_{OH} = -12 \text{ mA}$ | | | | | 3.0 | 3.0 | 2.65 | 2.35 | 2.25 | V | $I_{OH} = -24 \text{ mA}$ | | | | | 2.7 | 3.0 | 2.5 | 2.3 | 2.2 | | $I_{OH} = -12 \text{ mA}$ | | | | | 2.7 | 4.5 | 2.3 | 2.1 | 2.0 | | $I_{OH} = -24 \text{ mA}$ | | V <sub>OHB</sub> | | | 3.0 | 3.0 | 2.99 | 2.9 | 2.9 | | I <sub>OUT</sub> = -100 μA | | | | | 3.0 | 3.0 | 2.85 | 2.56 | 2.46 | V | I <sub>OH</sub> = −12 mA | | | | | 3.0 | 3.0 | 2.65 | 2.35 | 2.25 | ٧ | $I_{OH} = -24 \text{ mA}$ | | | | | 3.0 | 4.5 | 4.25 | 3.86 | 3.76 | | $I_{OH} = -24 \text{ mA}$ | | V <sub>OLA</sub> | Maximum LOW L | .evel | 3.0 | 3.0 | 0.002 | 0.1 | 0.1 | | I <sub>OUT</sub> = 100 μA | | | Output Voltage | | 3.0 | 3.0 | 0.21 | 0.36 | 0.44 | V | $I_{OL} = 24 \text{ mA}$ | | | | | 2.7 | 3.0 | 0.11 | 0.36 | 0.44 | V | I <sub>OL</sub> = 12 mA | | | | | 2.7 | 4.5 | 0.22 | 0.42 | 0.5 | | I <sub>OL</sub> = 24 mA | | V <sub>OLB</sub> | 1 | | 3.0 | 3.0 | 0.002 | 0.1 | 0.1 | | I <sub>OUT</sub> = 100 μA | | | | | 3.0 | 3.0 | 0.21 | 0.36 | 0.44 | V | I <sub>OL</sub> = 24 mA | | | | | 3.0 | 4.5 | 0.18 | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA | | I <sub>IN</sub> | Maximum Input | | 3.6 | 3.6 | | ±0.1 | ±1.0 | | $V_I = V_{CCA}$ , GND | | | Leakage Current | @ | 3.6 | 5.5 | | ±0.1 | ±1.0 | μА | | | | OE, T/R | | | | | | | | | | | | | | | | | | | | ±300 mA # DC Electrical Characteristics (Continued) | Symbol | Parameter | | V <sub>CCA</sub> | V <sub>CCB</sub> | T <sub>A</sub> = | 25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | | |-------------------|----------------------------|----------------|------------------|------------------|------------------|-------------------|-----------------------------------------------|--------------------|-------------------------------------------------|--| | Symbol | Parameter | rameter | | (V) | Тур | Guaranteed Limits | | Units | Conditions | | | I <sub>OZA</sub> | Maximum 3-STATE | | 3.6 | 3.6 | | ±0.5 | ±5.0 | | $V_I = V_{IL}, V_{IH},$ | | | | Output Leakage | | 3.6 | 5.5 | | ±0.5 | ±5.0 | μΑ | $\overline{OE} = V_{CCA}$ | | | | @ A <sub>n</sub> | | | | | | | | $V_O = V_{CCA}$ , GND | | | I <sub>OZB</sub> | Maximum 3-STATE | | 3.6 | 3.6 | | ±0.5 | ±5.0 | | $V_I = V_{IL}, V_{IH},$ | | | | Output Leakage | | 3.6 | 5.5 | | ±0.5 | ±5.0 | μΑ | $\overline{OE} = V_{CCA}$ | | | | @ B <sub>n</sub> | | | | | | | | $V_O = V_{CCB}$ , GND | | | Δl <sub>CC</sub> | Maximum | B <sub>n</sub> | 3.6 | 5.5 | 1.0 | 1.35 | 1.5 | mA | $V_I = V_{CCB} - 2.1V$ | | | | I <sub>CC</sub> /Input | All Inputs | 3.6 | 3.6 | | 0.35 | 0.5 | IIIA | $V_I = V_{CC} - 0.6V$ | | | I <sub>CCA1</sub> | Quiescent V <sub>CCA</sub> | | | | | | | | $A_n = V_{CCA}$ or GND | | | | Supply Current | | 3.6 | Open | | 5 | 50 | μΑ | $B_n = Open, \overline{OE} = V_{CCA},$ | | | | as B Port Floats | | | | | | | | $T/\overline{R} = V_{CCA}, V_{CCB} =$<br>Open | | | I <sub>CCA2</sub> | Quiescent V <sub>CCA</sub> | | 3.6 | 3.6 | | 5 | 50 | | $A_n = V_{CCA}$ or GND, | | | | Supply Current | | 3.6 | 5.5 | | 5 | 50 | μΑ | $B_n = V_{CCB}$ or GND, | | | | | | | | | | | | $\overline{OE} = GND, T/\overline{R} = GND$ | | | I <sub>CCB</sub> | Quiescent V <sub>CCB</sub> | | 3.6 | 3.6 | | 5 | 50 | | $A_n = V_{CCA}$ or GND, | | | | Supply Current | | 3.6 | 5.5 | | 8 | 80 | μΑ | $B_n = V_{CCB}$ or GND, | | | | | | | | | | | | $\overline{OE} = GND, T/\overline{R} = V_{CCA}$ | | | $V_{OLPA}$ | Quiet Output | | 3.3 | 3.3 | | 0.8 | | V | (Note 3)(Note 4) | | | | Maximum Dynamic | | 3.3 | 5.0 | | 0.8 | | • | | | | $V_{OLPB}$ | V <sub>OL</sub> | | 3.3 | 3.3 | | 0.8 | | V | (Note 3)(Note 4) | | | | | | 3.3 | 5.0 | | 1.5 | | • | | | | V <sub>OLVA</sub> | Quiet Output | | 3.3 | 3.3 | | -0.8 | | V | (Note 3)(Note 4) | | | | Minimum Dynamic | | 3.3 | 5.0 | | -0.8 | | • | | | | V <sub>OLVB</sub> | V <sub>OL</sub> | | 3.3 | 3.3 | | -0.8 | | V | (Note 3)(Note 4) | | | | | | 3.3 | 5.0 | | -1.2 | | • | | | | $V_{IHDA}$ | Minimum HIGH | | 3.3 | 3.3 | | 2.0 | | V | (Note 3)(Note 5) | | | | Level Dynamic | | 3.3 | 5.0 | | 2.0 | | - | | | | $V_{IHDB}$ | Input Voltage | | 3.3 | 3.3 | | 2.0 | | V (Note 3)(Note 5) | | | | | | | 3.3 | 5.0 | | 3.5 | | • | | | | $V_{ILDA}$ | Maximum LOW | | 3.3 | 3.3 | | 0.8 | | V | (Note 3)(Note 5) | | | | Level Dynamic | | 3.3 | 5.0 | | 0.8 | | | | | | $V_{ILDB}$ | Input Voltage | | 3.3 | 3.3 | | 0.8 | | V | (Note 3)(Note 5) | | | | | | 3.3 | 5.0 | | 1.5 | | • | | | Note 3: Worst case package. $\textbf{Note 4:} \ \text{Max number of outputs defined as (n). Data inputs are driven 0V to V}_{\text{CC}} \ \text{level; one output at GND.}$ Note 5: Max number of Data Inputs (n) switching. (n–1) inputs switching 0V to $V_{CC}$ level. Input-under-test switching: $V_{CC}$ level to threshold $(V_{IHD})$ , 0V to threshold $(V_{ILD})$ , f = 1 MHz. #### **AC Electrical Characteristics** | | | $T_A = +25^{\circ}C$ $C_L = 50 \text{ pF}$ | | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_{L} = 50 \text{ pF}$ $V_{CCA} = 2.7\text{V} - 3.6\text{V}$ $V_{CCB} = 4.5\text{V} - 5.5\text{V}$ | | $T_{A} = +25^{\circ}\text{C}$ $C_{L} = 50 \text{ pF}$ $V_{CCA} = 2.7V - 3.6V$ $V_{CCB} = 3.0V - 3.6V$ | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ $V_{CCA} = 2.7V - 3.6V$ $V_{CCB} = 3.0V - 3.6V$ | | Units | | |-------------------|---------------------|--------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------|-----|----------|---------------------------------------------------------------------------------------------------------------------------|-----|--------|-----| | | | | | | | | | | | | | | | Symbol | Parameter | V <sub>CCA</sub> = 2.7V-3.6V<br>V <sub>CCB</sub> = 4.5V-5.5V | | | | | | | | | | | | Syllibol | Farameter | | | | | | | | | | Ullits | | | | | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | | | | (Note 6) | | | | | (Note 7) | | | | | | t <sub>PHL</sub> | Propagation Delay | 1.0 | 4.8 | 8.0 | 1.0 | 8.5 | 1.0 | 5.5 | 8.5 | 1.0 | 9.0 | ns | | t <sub>PLH</sub> | A to B | 1.0 | 3.9 | 6.5 | 1.0 | 7.0 | 1.0 | 5.2 | 8.0 | 1.0 | 8.5 | 110 | | t <sub>PHL</sub> | Propagation Delay | 1.0 | 3.8 | 6.5 | 1.0 | 7.0 | 1.0 | 4.4 | 7.0 | 1.0 | 7.5 | ns | | t <sub>PLH</sub> | B to A | 1.0 | 4.3 | 7.5 | 1.0 | 8.0 | 1.0 | 5.1 | 7.5 | 1.0 | 8.0 | 113 | | t <sub>PZL</sub> | Output Enable Time | 1.0 | 4.7 | 8.0 | 1.0 | 8.5 | 1.0 | 6.0 | 9.0 | 1.0 | 9.5 | ns | | t <sub>PZH</sub> | OE to B | 1.0 | 4.8 | 8.5 | 1.0 | 9.0 | 1.0 | 6.1 | 9.5 | 1.0 | 10.0 | 115 | | t <sub>PZL</sub> | Output Enable Time | 1.0 | 5.9 | 9.5 | 1.0 | 10.0 | 1.0 | 6.4 | 10.0 | 1.0 | 10.5 | ns | | t <sub>PZH</sub> | OE to A | 1.0 | 5.4 | 9.0 | 1.0 | 9.5 | 1.0 | 5.8 | 9.0 | 1.0 | 9.5 | 110 | | t <sub>PHZ</sub> | Output Disable Time | 1.0 | 4.0 | 8.0 | 1.0 | 8.5 | 1.0 | 6.3 | 9.5 | 1.0 | 10.0 | ns | | t <sub>PLZ</sub> | OE to B | 1.0 | 3.8 | 7.5 | 1.0 | 8.0 | 1.0 | 4.5 | 8.0 | 1.0 | 8.5 | 113 | | t <sub>PHZ</sub> | Output Disable Time | 1.0 | 4.6 | 9.5 | 1.0 | 10.0 | 1.0 | 5.2 | 9.5 | 1.0 | 10.0 | ns | | t <sub>PLZ</sub> | OE to A | 1.0 | 3.1 | 6.5 | 1.0 | 7.0 | 1.0 | 3.4 | 6.5 | 1.0 | 7.0 | 110 | | t <sub>OSHL</sub> | Output to Output | | | | | | | | | | | | | toslh | Skew (Note 8) | | 1.0 | 1.5 | | 1.5 | | 1.0 | 1.5 | | 1.5 | ns | | | Data to Output | | | | | | | | | | | | Note 6: Typical values at $V_{CCA} = 3.3V$ , $V_{CCB} = 5.0V$ @ $25^{\circ}C$ . Note 7: Typical values at $V_{CCA} = 3.3V$ , $V_{CCB} = 3.3V$ @ 25°C. Note 8: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. ## Capacitance | Symbol | Parameter | | Тур | Units | Conditions | |------------------|--------------------------|--|-----|-------|-------------------------| | C <sub>IN</sub> | Input Capacitance | | 4.5 | pF | V <sub>CC</sub> = Open | | C <sub>I/O</sub> | Input/Output Capacitance | | 10 | pF | V <sub>CCA</sub> = 3.3V | | | | | | | $V_{CCB} = 5.0V$ | | C <sub>PD</sub> | Power Dissipation A→ | | 50 | pF | V <sub>CCB</sub> = 5.0V | | | Capacitance (Note 9) B→A | | 40 | pF | V <sub>CCA</sub> = 3.3V | Note 9: C<sub>PD</sub> is measured at 10 MHz. # **Power Up Considerations** To insure the system does not experience unnecessary $I_{\rm CC}$ current draw, bus contention, or oscillations during power up, the following guidelines should be adhered to (refer to Table 1): - Power up the control side of the device first. This is the $V_{\mbox{\scriptsize CCA}}$ side. - OE should ramp with or ahead of V<sub>CCA</sub>. This will help guard against bus contention. - The Transmit/Receive control pin (T/R) should ramp with V<sub>CCA</sub>, this will ensure that the A Port data pins are con- - figured as inputs. With $V_{CCA}$ receiving power first, the A I/O Port should be configured as inputs to help guard against bus contention and oscillations. - A side data inputs should be driven to a valid logic level. This will prevent excessive current draw. The above steps will ensure that no bus contention or oscillations, and therefore no excessive current draw occurs during the power up cycling of these devices. These steps will help prevent possible damage to the translator devices and potential damage to other system components. TABLE 1. Low Voltage Translator Power Up Sequencing Table | Device Type | V <sub>CCA</sub> | V <sub>CCB</sub> | T/R | ŌĒ | A Side I/O | B Side I/O | Floatable Pin<br>Allowed | |-------------|----------------------|-------------------------|-------------------------------|-------------------------------|---------------------------------|------------|------------------------------------------------------------| | 74LVXC3245 | 3V<br>(power up 1st) | 3V to 5.5V configurable | ramp<br>with V <sub>CCA</sub> | ramp<br>with V <sub>CCA</sub> | logic<br>0V or V <sub>CCA</sub> | outputs | yes, V <sub>CCB</sub> and B<br>I/O's w/ <del>OE</del> HIGH | Please reference Application Note AN-5001 for more detailed information on using Fairchild's LVX Low Voltage Dual Supply CMOS Translating Transceivers. #### Configurable I/O Application for PCMCIA Cards #### **Block Diagram** The LVXC3245 is a 24-pin dual supply device well suited for PCMCIA configurable I/O applications. Ideal for low power notebook designs, the LVXC3245 consumes less than 1 mW of quiescent power in all modes of operation. The LVXC3245 meets all PCMCIA I/O voltage requirements at 5V and 3.3V operation. By tying $\rm V_{CCB}$ of the LVXC3245 to the card voltage supply, the PCMCIA card will always experience rail to rail output swings, maximizing the reliability of the interface. The $V_{CCA}$ pin on the LVXC3245 must always be tied to a 3V power supply. This voltage connection provides internal references needed to account for variations in $V_{CCB}$ . When connected as in the figure above, the LVXC3245 meets all the voltage and current requirements of the ISA bus standard (IEEE P996). 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC24 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT\*\* CTL™ Current Transfer Logic™ EcoSPARK® EfficentMax™ EZSWITCH™: Fairchild Semiconductor FACT Quiet Series™ FACT® FAST® FastvCore<sup>TI</sup> FlashWriter® F.PESTM Global Power Resource<sup>SM</sup> Green FPS™ Green FPS™ e-Series™ GTO™ IntelliMAX\*\* ISOPLANAR''' MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ MotionMa×™ Motion-SPM™ OPTOLOGIC<sup>6</sup> OPTOPLANAR® FREET PDP SPM™ Power-SPM™ PowerTrench® PowerXS™ Programmable Active Droop™ QFET® QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SmartMax™ SMART START STEALTH™ SuperFET\*\* SuperSOT\*\*-3 SuperSOT™6 SuperSOT\*\*-8 SupreMOS™ SyncFET™ SYSTEM ® The Power Franchise UHC Ultra FRFET™ UniFET™ VCX™ VisualMax™ \* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HERRIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HERRIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - Life support devices or systems are devices or systems which, (a) are 2. A critical component in any component of a life support, device, or intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Datasheet Identification | Product Status | Definition | |--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev 138