









**TPS22811** SLVSGU5A - APRIL 2022 - REVISED JULY 2022

# TPS22811x 2.7 V - 16 V, 10-A, 6-mΩ Load Switch with Adjustable Overvoltage **Protection and Current Monitoring**

#### 1 Features

- Wide operating input voltage range: 2.7 V to 16 V 20-V absolute maximum
- Integrated FET with low on-resistance:  $R_{ON} = 6$  $m\Omega$  (typ.)
- Adjustable output slew rate control (dVdt)
- · Active high enable input with adjustable undervoltage lockout threshold (UVLO)
- · Active low enable input with adjustable undervoltage lockout threshold (OVLO)
- Fast overvoltage protection
  - Adjustable overvoltage lockout (OVLO) with 1.2-µs (typ.) response time
- Analog load current monitor output (IMON)
  - +9 % accuracy for I<sub>OUT</sub> > 3 A
- Fast-trip response for short-circuit protection in steady-state
  - 640-ns (typ.) response time
  - Fixed threshold
- Overtemperature protection
- Power-good (PG) indication with adjustable threshold (PGTH)
- Quick Output Discharge
- Small footprint: QFN 2 mm × 2 mm, 0.45-mm pitch

# 2 Applications

- Optical modules
- Server/PC motherboard/add-on cards
- Enterprise routers/data center switches
- Industrial PC
- **UHDTV**

# 3 Description

The TPS22811x is a highly-integrated, powerdistribution solution in a small package. The device allows control and monitoring of power supply rails using minimum number of external components.

Output slew rate and inrush current can be adjusted using one external capacitor. Loads are protected from input overvoltage conditions by cutting off the output if input exceeds an adjustable overvoltage threshold. The device integrates a fast-trip response to provide protection against severe faults at the output during steady-state.

The devices provide an accurate analog sense of the output load current as well as a digital powergood indication to help with system monitoring and diagnostics.

The devices are available in a 2-mm × 2-mm, 10pin HotRod™ QFN package for improved thermal performance and reduced system footprint.

The devices are characterized for operation over a junction temperature range of -40°C to +125°C.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| TPS22811    | RPW (VQFN-HR, 10)      | 2.00 mm × 2.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Schematic



# **Table of Contents**

| 1 Features                           | 1              | 8 Application and Implementation                      | . 23 |
|--------------------------------------|----------------|-------------------------------------------------------|------|
| 2 Applications                       |                | 8.1 Application Information                           |      |
| 3 Description                        |                | 8.2 Typical Application                               |      |
| 4 Revision History                   |                | 9 Power Supply Recommendations                        |      |
| 5 Pin Configuration and Functions    | 3              | 9.1 Transient Protection                              | 30   |
| 6 Specifications                     |                | 9.2 Output Short-Circuit Measurements                 | . 31 |
| 6.1 Absolute Maximum Ratings         |                | 10 Layout                                             | 32   |
| 6.2 ESD Ratings                      |                | 10.1 Layout Guidelines                                |      |
| 6.3 Recommended Operating Conditions |                | 10.2 Layout Example                                   |      |
| 6.4 Thermal Information              | <mark>5</mark> | 11 Device and Documentation Support                   | 34   |
| 6.5 Electrical Characteristics       | 6              | 11.1 Documentation Support                            |      |
| 6.6 Timing Requirements              | 7              | 11.2 Receiving Notification of Documentation Updates. | 34   |
| 6.7 Switching Characteristics        |                | 11.3 Support Resources                                | . 34 |
| 6.8 Typical Characteristics          | 9              | 11.4 Trademarks                                       | 34   |
| 7 Detailed Description               |                | 11.5 Electrostatic Discharge Caution                  | 34   |
| 7.1 Overview                         | 14             | 11.6 Glossary                                         |      |
| 7.2 Functional Block Diagram         |                | 12 Mechanical, Packaging, and Orderable               |      |
| 7.3 Feature Description              |                | Information                                           | . 35 |
| 7.4 Device Functional Modes          |                |                                                       |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (April 2022) to Revision A (July 2022)  | Page |
|---|----------------------------------------------------------------|------|
| • | Changed status from "Advance Information" to "Production Data" | 1    |

# **5 Pin Configuration and Functions**



Figure 5-1. TPS22811x RPW Package 10-Pin QFN Top View

Table 5-1. Pin Functions

| PI      | N                  | TYPE             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO.                | 1176             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                          |
| EN/UVLO | 1                  | Analog<br>Input  | Active high enable for the device. A resistor divider on this pin from input supply to GND can be used to adjust the Undervoltage Lockout threshold. <i>Do not leave floating</i> . Refer to <i>Undervoltage Lockout (UVLO and UVP)</i> for details.                                                                                                                                                                 |
| EN/OVLO | 2                  | Analog<br>Input  | A resistor divider on this pin from supply to GND can be used to adjust the overvoltage lockout threshold. This pin can also be used as an active low enable for the device. <i>Do not leave floating.</i> Refer to <i>Overvoltage Lockout (OVLO)</i> for more details.                                                                                                                                              |
| PG      | G 3 Digital Output |                  | Power-good indication. This pin is an open-drain signal which is asserted high when the internal power path is fully turned ON and PGTH input exceeds a certain threshold. Refer to <i>Power-Good Indication (PG)</i> for more details.                                                                                                                                                                              |
| PGTH    | 4                  | Analog<br>Input  | Power-good threshold. Refer to Power-Good Indication (PG) for more details.                                                                                                                                                                                                                                                                                                                                          |
| IN      | 5                  | Power            | Power input                                                                                                                                                                                                                                                                                                                                                                                                          |
| OUT     | 6                  | Power            | Power output                                                                                                                                                                                                                                                                                                                                                                                                         |
| DVDT    | 7                  | Analog<br>Output | A capacitor from this pin to GND sets the output turn on slew rate. Leave this pin floating for the fastest turn on slew rate. Refer to Slew Rate (dVdt) and Inrush Current Control for more details.                                                                                                                                                                                                                |
| GND     | 8                  | Ground           | This pin is the ground reference for all internal circuits and must be connected to system GND.                                                                                                                                                                                                                                                                                                                      |
| IMON    | 9                  | Analog<br>Output | Analog load current monitor output. An external resistor from this pin to GND sets the gain for the current monitor. This pin also provides a secondary function of setting the current limit during start-up. Connect to GND if neither of these features are used. <i>Do not leave floating</i> . Refer to <i>Analog Load Current Monitor</i> and <i>Active Current Limiting During Start-Up</i> for more details. |
| DNC     | 10                 | Х                | Do not connect anything to this pin.                                                                                                                                                                                                                                                                                                                                                                                 |



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                      | Parameter                                                    | Pin       | MIN               | MAX                   | UNIT |
|----------------------|--------------------------------------------------------------|-----------|-------------------|-----------------------|------|
| V <sub>IN</sub>      | Maximum input voltage range, –40°C ≤ T <sub>J</sub> ≤ 125°C  | IN        | -0.3              | 20                    | V    |
| V <sub>OUT</sub>     | Maximum output voltage range, −40°C ≤ T <sub>J</sub> ≤ 125°C | OUT       | -0.3              | V <sub>IN</sub> + 0.3 |      |
| V <sub>OUT,PLS</sub> | Minimum output voltage pulse (< 1 μs)                        | OUT       | -0.8              |                       |      |
| V <sub>EN/UVLO</sub> | Maximum Enable pin voltage range                             | EN/UVLO   | -0.3              | 6.5                   | V    |
| V <sub>OV</sub>      | Maximum EN/OVLO pin voltage range                            | EN/OVLO   | -0.3              | 6.5                   | V    |
| $V_{dVdT}$           | Maximum dVdT pin voltage range                               | dVdt      | Internally limite | Internally limited    |      |
| $V_{PG}$             | Maximum PG pin voltage range                                 | PG        | -0.3              | 6.5                   | V    |
| VPGTH                | Maximum PGTH pin voltage range                               | PGTH      | -0.3              | 6.5                   | V    |
| V <sub>IMON</sub>    | Maximum IMON pin voltage range                               | IMON      | Internally limite | ed                    | V    |
| I <sub>MAX</sub>     | Maximum continuous switch current                            | IN to OUT | 10                |                       | Α    |
| TJ                   | Junction temperature                                         |           | Internally limite | ed                    | °C   |
| T <sub>LEAD</sub>    | Maximum lead temperature                                     |           |                   | 300                   | °C   |
| T <sub>stg</sub>     | Storage temperature                                          |           | -65               | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|        |                         |                                                                       | VALUE | UNIT |
|--------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V      | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V(ESD) |                         | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | v    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | Parameter                                         | Pin       | MIN                   | MAX              | UNIT |
|----------------------|---------------------------------------------------|-----------|-----------------------|------------------|------|
| V <sub>IN</sub>      | Input voltage range                               | IN        | 2.7                   | 16               | V    |
| V <sub>OUT</sub>     | Output voltage range                              | OUT       |                       | V <sub>IN</sub>  | V    |
| V <sub>EN/UVLO</sub> | EN/UVLO pin voltage range                         | EN/UVLO   |                       | 5 <sup>(1)</sup> | V    |
| V <sub>OV</sub>      | EN/OVLO pin voltage range                         | EN/OVLO   | 0.5                   | 1.5              | V    |
| $V_{dVdT}$           | dVdT pin capacitor voltage rating                 | dVdt      | V <sub>IN</sub> + 5 V |                  | V    |
| V <sub>PGTH</sub>    | PGTH pin voltage range                            | PGTH      |                       | 5                | V    |
| $V_{PG}$             | PG pin voltage range                              | PG        |                       | 5                | V    |
| I <sub>MAX</sub>     | Continuous switch current, T <sub>J</sub> ≤ 125°C | IN to OUT |                       | 10               | Α    |
| TJ                   | Junction temperature                              |           | -40                   | 125              | °C   |

<sup>(1)</sup> For supply voltages below 5 V, it is okay to pull up the EN pin to IN directly. For supply voltages greater than 5 V, TI recommends to use a resistor divider with minimum pullup resistor value of 350 kΩ.

Product Folder Links: TPS22811



## **6.4 Thermal Information**

|                  |                                                                                                                                                                                                                    | TPS25981xx          |      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|
|                  | Junction-to-ambient thermal resistance  Junction-to-board thermal resistance  Junction-to-top characterization parameter  Junction-to-top characterization parameter  Junction-to-board characterization parameter | RPW (QFN)           | UNIT |
|                  |                                                                                                                                                                                                                    | 10 PINS             |      |
| D                | lunation to ambient thermal resistance                                                                                                                                                                             | 49.7 <sup>(2)</sup> | °C/W |
| R <sub>θJA</sub> | Junction-to-ambient thermal resistance                                                                                                                                                                             | 71.8 <sup>(3)</sup> | °C/W |
| $R_{\theta JB}$  | Junction-to-board thermal resistance                                                                                                                                                                               | 15.7                | °C/W |
|                  | Junction-to-top characterization parameter                                                                                                                                                                         | 2.1 <sup>(2)</sup>  | °C/W |
| $\Psi_{JT}$      | Junction-to-top characterization parameter                                                                                                                                                                         | 1.3 <sup>(3)</sup>  | °C/W |
| w                | lunction to heard characterization parameter                                                                                                                                                                       | 23 (2)              | °C/W |
| $\Psi_{JB}$      | Junction-to-board characterization parameter                                                                                                                                                                       | 14.5 <sup>(3)</sup> | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> Based on simulations conducted with the device mounted on a custom 4-layer PCB (2s2p) with 8 thermal vias under device.

<sup>(3)</sup> Based on simulations conducted with the device mounted on a JEDEC 4-layer PCB (2s2p) with no thermal vias under device.



## **6.5 Electrical Characteristics**

(Test conditions unless otherwise noted) –40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C, V<sub>IN</sub> = 12 V, OUT = Open, V<sub>EN/UVLO</sub> = 2 V, V<sub>OVLO</sub> = 0 V, R<sub>IMON</sub> = 600  $\Omega$  , dVdT = Open, PGTH = Open, PG = Open. All voltages referenced to GND.

| Test<br>Parameter    | Description                                                                                                                            | MIN   | TYP  | MAX      | UNITS |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|------|----------|-------|
| INPUT SUPF           | PLY (IN)                                                                                                                               |       |      | <u> </u> |       |
| I <sub>Q(ON)</sub>   | IN supply quiescent current                                                                                                            |       | 381  | 470      | μΑ    |
| I <sub>Q(OFF)</sub>  | IN supply OFF state current (V <sub>SD(F)</sub> < V <sub>EN</sub> < V <sub>UVLO(F)</sub> )                                             |       | 68   | 90       | μA    |
| I <sub>SD</sub>      | IN supply shutdown current (V <sub>EN</sub> < V <sub>SD(F)</sub> )                                                                     |       | 3    | 25       | μA    |
| V <sub>UVP(R)</sub>  | IN supply UVP rising threshold                                                                                                         | 2.44  | 2.53 | 2.64     | V     |
| V <sub>UVP(F)</sub>  | IN supply UVP falling threshold                                                                                                        | 2.35  | 2.42 | 2.55     | V     |
| OUTPUT LO            | AD CURRENT MONITOR (IMON)                                                                                                              |       |      | 1        |       |
|                      | Analog load current monitor gain (I <sub>MON</sub> : I <sub>OUT</sub> ), I <sub>OUT</sub> = 1.5 A, I <sub>OUT</sub> < I <sub>LIM</sub> | 82.9  | 95.3 | 107.6    | μA/A  |
|                      | Analog load current monitor gain ( $I_{MON}$ : $I_{OUT}$ ), $I_{OUT}$ = 3 A, $I_{OUT}$ < $I_{LIM}$                                     | 87    | 95.3 | 104.5    | μA/A  |
| G <sub>IMON</sub>    | Analog load current monitor gain ( $I_{MON}$ : $I_{OUT}$ ), $I_{OUT}$ = 4.5 A, $I_{OUT}$ < $I_{LIM}$                                   | 87.6  | 95.3 | 103.1    | μΑ/Α  |
|                      | Analog load current monitor gain ( $I_{MON}$ : $I_{OUT}$ ), $I_{OUT}$ = 8 A, $I_{OUT}$ < $I_{LIM}$                                     | 87.7  | 95.3 | 102.6    | μA/A  |
|                      | Analog load current monitor gain ( $I_{MON}$ : $I_{OUT}$ ), $I_{OUT}$ = 10 A, $I_{OUT}$ < $I_{LIM}$                                    | 87.8  | 95.3 | 102.4    | μA/A  |
| SHORT-CIR            | CUIT PROTECTION (OUT)                                                                                                                  |       |      |          |       |
| I <sub>FT</sub>      | Fixed fast-trip current threshold                                                                                                      |       | 39.5 |          | Α     |
| ON RESISTA           | ANCE (IN - OUT)                                                                                                                        |       |      |          |       |
|                      | $2.7 \le V_{IN} \le 4 \text{ V}, I_{OUT} = 3 \text{ A}, T_{J} = 25^{\circ}\text{C}$                                                    |       | 6.07 |          | mΩ    |
| R <sub>ON</sub>      | 4 < V <sub>IN</sub> ≤ 16 V, I <sub>OUT</sub> = 3 A, T <sub>J</sub> = 25°C                                                              |       | 5.81 |          | mΩ    |
|                      | $2.7 \le V_{IN} \le 16 \text{ V}, I_{OUT} = 3 \text{ A}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                        |       |      | 8.4      | mΩ    |
| ENABLE/UN            | DERVOLTAGE LOCKOUT (EN/UVLO)                                                                                                           |       |      |          |       |
| $V_{UVLO(R)}$        | EN/UVLO rising threshold                                                                                                               | 1.176 | 1.20 | 1.224    | V     |
| V <sub>UVLO(F)</sub> | EN/UVLO falling threshold                                                                                                              | 1.073 | 1.09 | 1.116    | V     |
| V <sub>SD(F)</sub>   | EN/UVLO falling threshold for lowest shutdown current                                                                                  | 0.45  | 0.75 |          | V     |
| ENLKG                | EN/UVLO pin leakage current                                                                                                            | -0.1  |      | 0.1      | μA    |
| OVERVOLT/            | AGE LOCKOUT (EN/OVLO)                                                                                                                  |       |      | '        |       |
| V <sub>OV(R)</sub>   | OVLO rising threshold                                                                                                                  | 1.176 | 1.20 | 1.224    | V     |
| V <sub>OV(F)</sub>   | OVLO falling threshold                                                                                                                 | 1.074 | 1.09 | 1.116    | V     |
| OVLKG                | OVLO pin leakage current (0.5 V < V <sub>OVLO</sub> < 1.5 V)                                                                           | -0.1  |      | 0.1      | μA    |
| POWER GO             | OD INDICATION (PG)                                                                                                                     |       |      | '        |       |
|                      | PG pin voltage while de-asserted. $V_{IN}$ < $V_{UVP(F)}$ , $V_{EN}$ < $V_{SD(F)}$ , Weak pullup ( $I_{PG}$ = 26 $\mu$ A)              |       | 0.66 | 0.80     | V     |
| $V_{PGD}$            | PG pin voltage while de-asserted. $V_{IN} < V_{UVP(F)}, V_{EN} < V_{SD(F)}$ , Strong pullup ( $I_{PG} = 242~\mu A$ )                   |       | 0.78 | 0.90     | V     |
|                      | PG pin voltage while de-asserted, V <sub>IN</sub> > V <sub>UVP(R)</sub>                                                                |       | 0    | 0.60     | V     |
| PGLKG                | PG pin leakage current, PG asserted                                                                                                    |       |      | 3        | μA    |
| POWER GO             | OD THRESHOLD (PGTH)                                                                                                                    |       |      | 1        |       |
| V <sub>PGTH(R)</sub> | PGTH rising threshold                                                                                                                  | 1.178 | 1.20 | 1.224    | ٧     |
| V <sub>PGTH(F)</sub> | PGTH falling threshold                                                                                                                 | 1.071 | 1.09 | 1.116    | V     |
| I <sub>PGTHLKG</sub> | PGTH leakage current                                                                                                                   | -1    |      | 1        | μA    |
|                      | ERATURE PROTECTION (OTP)                                                                                                               |       |      | I.       |       |
| OVERTEMP.            | ENAIGNE FRO LEGION (OTF)                                                                                                               |       |      |          |       |

## **6.5 Electrical Characteristics (continued)**

(Test conditions unless otherwise noted) –40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C, V<sub>IN</sub> = 12 V, OUT = Open, V<sub>EN/UVLO</sub> = 2 V, V<sub>OVLO</sub> = 0 V, R<sub>IMON</sub> = 600  $\Omega$  , dVdT = Open, PGTH = Open, PG = Open. All voltages referenced to GND.

| Test<br>Parameter  | Description                                                               | MIN | TYP  | MAX | UNITS |  |
|--------------------|---------------------------------------------------------------------------|-----|------|-----|-------|--|
| TSD <sub>HYS</sub> | Thermal Shutdown hysteresis, T <sub>J</sub> ↓                             |     | 10   |     | °C    |  |
| DVDT               |                                                                           |     |      |     |       |  |
| I <sub>dVdt</sub>  | dVdt pin internal charging current                                        | 1.4 | 3.45 | 5.7 | μA    |  |
| QUICK OUTP         | QUICK OUTPUT DISCHARGE (OUT)                                              |     |      |     |       |  |
| R <sub>QOD</sub>   | Quick Output Discharge Resistance, V <sub>EN</sub> < V <sub>UVLO(F)</sub> | 455 | 488  | 530 | Ω     |  |

## 6.6 Timing Requirements

|                   | PARAMETER                          | TEST CONDITIONS                                          | MIN TYP | MAX | UNIT |
|-------------------|------------------------------------|----------------------------------------------------------|---------|-----|------|
| t <sub>OVLO</sub> | Overvoltage lock-out response time | $V_{OVLO} > V_{OV(R)}$ to $V_{OUT}$                      | 1.2     |     | μs   |
| t <sub>FT</sub>   | Fixed fast-trip response time      | I <sub>OUT</sub> > I <sub>FT</sub> to I <sub>OUT</sub> ↓ | 640     |     | ns   |
| t <sub>PGA</sub>  | PG assertion de-glitch time        |                                                          | 14      |     | μs   |
| t <sub>PGD</sub>  | PG de-assertion de-glitch time     |                                                          | 14      |     | μs   |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

## 6.7 Switching Characteristics

The output rising slew rate is internally controlled and constant across the entire operating voltage range to ensure the turn on timing is not affected by the load conditions. The rising slew rate can be adjusted by adding capacitance from the dVdt pin to ground. As  $C_{dVdt}$  is increased it slows the rising slew rate (SR). See Slew Rate and Inrush Current Control (dVdt) section for more details. The Turn-Off Delay and Fall Time, however, are dependent on the RC time constant of the load capacitance ( $C_{OUT}$ ) and Load Resistance ( $R_L$ ). The Switching Characteristics are only valid for the power-up sequence where the supply is available in steady-state condition and the load voltage is completely discharged before the device is enabled. Typical values are taken at  $T_J = 25^{\circ}$ C unless specifically noted otherwise.  $R_L = 100 \ \Omega$ ,  $C_{OUT} = 1 \ \mu F$ .

|                    | PARAMETER               | V <sub>IN</sub> | C <sub>dVdt</sub> = Open | C <sub>dVdt</sub> = 1800 pF | C <sub>dVdt</sub> = 3300 pF | UNITS |
|--------------------|-------------------------|-----------------|--------------------------|-----------------------------|-----------------------------|-------|
|                    |                         | 2.7 V           | 8.19                     | 1.30                        | 0.78                        |       |
| SR <sub>ON</sub>   | Output rising slew rate | 5 V             | 11.28                    | 1.42                        | 0.84                        | V/ms  |
|                    |                         | 12 V            | 19.71                    | 1.68                        | 0.98                        |       |
|                    |                         | 2.7 V           | 0.14                     | 0.46                        | 0.70                        |       |
| t <sub>D,ON</sub>  | Turn-on delay           | 5 V             | 0.14                     | 0.60                        | 0.96                        | ms    |
|                    |                         | 12 V            | 0.14                     | 0.93                        | 1.57                        |       |
|                    |                         | 2.7 V           | 0.26                     | 1.66                        | 2.77                        |       |
| t <sub>R</sub>     | Rise time               | 5 V             | 0.36                     | 2.82                        | 4.78                        | ms    |
|                    |                         | 12 V            | 0.49                     | 5.74                        | 9.84                        |       |
|                    |                         | 2.7 V           | 0.40                     | 2.11                        | 3.47                        |       |
| t <sub>ON</sub>    | Turn-on time            | 5 V             | 0.50                     | 3.42                        | 5.74                        | ms    |
|                    |                         | 12 V            | 0.63                     | 6.67                        | 11.41                       |       |
|                    |                         | 2.7 V           | 24.90                    | 24.90                       | 24.90                       |       |
| t <sub>D,OFF</sub> | Turn-off delay          | 5 V             | 21.10                    | 21.10                       | 21.10                       | μs    |
|                    |                         | 12 V            | 18.80                    | 18.80                       | 18.80                       |       |



Figure 6-1. TPS22811x Switching Times



## **6.8 Typical Characteristics**

















Figure 6-26. Inrush Current with Resistive and Capacitive Load





Figure 6-28. Output Short Circuit During Steady-State (Zoomed



 $V_{IN}$  = 12 V,  $C_{OUT}$  = Open, OUT short circuit to GND,  $R_{IMON}$  = 649  $\Omega,$   $V_{EN/UVLO}$  stepped from 0 V to 3.3 V

Figure 6-29. Power Up into Short-Circuit



## 7 Detailed Description

## 7.1 Overview

TPS22811x is an integrated load switch with protection and monitoring. The device starts its operation by monitoring the IN bus. When the input supply voltage (VIN) exceeds the undervoltage protection threshold (V<sub>UVP</sub>), the device samples the EN/UVLO pin. A high level (> V<sub>UVLO</sub>) on this pin enables the internal power path to start conducting and allow current to flow from IN to OUT. When EN/UVLO is held low (< V<sub>UVLO</sub>), the internal power path is turned off.

After a successful start-up sequence, the device now actively monitors its load current and input voltage, and controls the internal FET to ensure that the fast-trip current threshold is not exceeded and overvoltage spikes are cut-off after they cross the user adjustable overvoltage lockout threshold (V<sub>OVLO</sub>). This feature keeps the system safe from harmful levels of voltage and current.

The device also has a built-in thermal sensor based shutdown mechanism to protect itself in case the device temperature (T<sub>J</sub>) exceeds the recommended operating conditions.

Product Folder Links: TPS22811



# 7.2 Functional Block Diagram





#### 7.3 Feature Description

The TPS22811x eFuse is a compact, feature rich power management device that provides detection, protection and indication in the event of system faults.

#### 7.3.1 Undervoltage Lockout (UVLO and UVP)

The TPS22811x implements undervoltage protection on IN in case the applied voltage becomes too low for the system or device to properly operate. The undervoltage protection has a default lockout threshold of V<sub>UVP</sub> which is fixed internally. Also, the UVLO comparator on the EN/UVLO pin allows the undervoltage protection threshold to be externally adjusted to a user defined value. Figure 7-1 and Equation 1 show how a resistor divider can be used to set the UVLO set point for a given voltage supply.



Figure 7-1. Adjustable Undervoltage Protection

$$V_{IN(UV)} = \frac{V_{UVLO} \times (R_1 + R_2)}{R_2} \tag{1}$$

### 7.3.2 Overvoltage Lockout (OVLO)

The TPS22811x allows the user to implement overvoltage lockout to protect the load from input overvoltage conditions. The OVLO comparator on the  $\overline{\text{EN}}/\text{OVLO}$  pin allows the overvoltage protection threshold to be adjusted to a user defined value. After the voltage at the  $\overline{\text{EN}}/\text{OVLO}$  pin crosses the OVLO rising threshold  $V_{\text{OV(R)}}$ , the device turns off the power to the output. Thereafter, the devices wait for the voltage at the  $\overline{\text{EN}}/\text{OVLO}$  pin to fall below the OVLO falling threshold  $V_{\text{OV(F)}}$  before the output power is turned ON again. The rising and falling thresholds are slightly different to provide hysterisis. Figure 7-2 and Equation 2 show how a resistor divider can be used to set the OVLO set point for a given voltage supply.



Figure 7-2. Adjustable Overvoltage Protection

$$V_{IN(OV)} = \frac{V_{OV} \times (R_1 + R_2)}{R_2} \tag{2}$$

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



Figure 7-3. TPS22811x Overvoltage Lockout and Recovery

While recovering from a OVLO event, the TPS22811x starts up with inrush control (dVdt).

#### 7.3.3 Inrush Current, Overcurrent, and Short-Circuit Protection

TPS22811x incorporates three levels of protection against overcurrent:

- 1. Adjustable slew rate (dVdt) for inrush current control
- 2. Fixed threshold (I<sub>FT</sub>) for fast-trip response to quickly protect against hard output short circuits during steadystate
- Adjustable current limit (I<sub>LIM</sub>) for protection against overcurrent or short circuit during start-up.

#### 7.3.3.1 Slew Rate (dVdt) and Inrush Current Control

During hot-plug events or while trying to charge a large output capacitance at start-up, there can be a large inrush current. If the inrush current is not managed properly, it can damage the input connectors and cause the system power supply to droop leading to unexpected restarts elsewhere in the system. The inrush current during turn on is directly proportional to the load capacitance and rising slew rate. Equation 3 can be used to find the slew rate (SR) required to limit the inrush current (I<sub>INRUSH</sub>) for a given load capacitance (C<sub>OUT</sub>):

$$SR\left(\frac{V}{ms}\right) = \frac{I_{INRUSH}(mA)}{C_{OUT}(\mu F)} \tag{3}$$

A capacitor can be connected to the dVdt pin to control the rising slew rate and lower the inrush current during turn on. Use Equation 4 to calculate the required  $C_{dVdt}$  capacitance to produce a given slew rate.

$$C_{dVdt}(pF) = \frac{3300}{SR\left(\frac{V}{ms}\right)} \tag{4}$$

The fastest output slew rate is achieved by leaving the dVdt pin open.

Note

For  $C_{dVdt} > 10$  nF, TI recommends to add a 100- $\Omega$  resistor in series with the capacitor on the dVdt pin.

#### 7.3.3.2 Short-Circuit Protection

During an output short-circuit event, the current through the device increases very rapidly. When a severe overcurrent condition is detected, the TPS22811x triggers a fast-trip response to cut off the power path. The device employs a fixed fast-trip threshold ( $I_{FT}$ ) to protect fast protection against hard short circuits during steady-state. After the current exceeds  $I_{FT}$ , the FET is turned off completely within  $t_{FT}$ . Thereafter, the device remains off till the device is power cycled or re-enabled using EN/UVLO pin.



Figure 7-4. TPS22811x Short-Circuit Response

#### 7.3.3.3 Active Current Limiting During Start-Up

The TPS22811x devices respond to output overcurrent conditions during start-up by actively limiting the current. If the load current exceeds the set overcurrent threshold ( $I_{LIM}$ ) set by the IMON pin resistor ( $R_{IMON}$ ), but stays lower than the fast-trip threshold ( $I_{FT}$ ), the current limit loop starts regulating the FET to actively limit the current to the set overcurrent threshold ( $I_{LIM}$ ). Equation 5 can be used to calculate the  $R_{IMON}$  value for a desired overcurrent threshold.

$$R_{IMON}\left(\Omega\right) = \frac{6595}{I_{LIM}\left(A\right)}\tag{5}$$

#### Note

- 1. Leaving the IMON pin open sets the current limit to nearly zero and results in the part entering current limit with the slightest amount of loading at the output.
- 2. The current limit circuit employs a foldback mechanism. The current limit threshold in the foldback region (0 V <  $V_{OUT}$  <  $V_{FB}$ ) is lower than the target current limit threshold ( $I_{LIM}$ ).
- Connecting the IMON pin to GND disables the active current limit protection during start-up.

During active current limit, the output voltage drops, resulting in increased device power dissipation across the FET. If the device internal temperature  $(T_J)$  exceeds the thermal shutdown threshold (TSD), the FET is turned off. After the part shuts down due to TSD fault, it stays latched off. For more details on device response to overtemperature, see *Overtemperature Protection (OTP)*.

## 7.3.4 Analog Load Current Monitor

The TPS22811x allows the system to accurately monitor the output load current by providing an analog current sense output on the IMON pin which is proportional to the current through the FET. The user can sense the voltage ( $V_{IMON}$ ) across the  $R_{IMON}$  to get a measure of the output load current.

$$I_{LOAD}(A) = \frac{V_{IMON}(\mu V)}{G_{IMON}(\mu A/A) \times R_{IMON}(\Omega)}$$
(6)

The waveform below shows the IMON signal response to a load step at the output.



 $V_{IN}$  = 12 V,  $R_{IMON}$  = 649  $\Omega$ ,  $I_{OUT}$  varied dynamically between 8 A and 14 A

Figure 7-5. Analog Load Current Monitor Response

#### 7.3.5 Overtemperature Protection (OTP)

The device monitors the internal die temperature  $(T_J)$  at all times and shuts down the part as soon as the temperature exceeds a safe operating level (TSD) thereby protecting the device from damage. The device does turn back on until the junction cools down sufficiently, that is the die temperature falls below (TSD – TSD<sub>HYS</sub>).

When the TPS22811x detects thermal overload, it shuts down and remains latched-off until the device is power cycled or re-enabled.

Table 7-1. Thermal Shutdown

| Enter TSD | Exit TSD                                                                                                                                                         |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T.STCD    | $\begin{aligned} &T_J < TSD - TSD_{HYS} \\ &V_{IN} \text{ cycled to 0 V and then above } &V_{UVP(R)} \text{ or EN/UVLO toggled below } &V_{SD(F)} \end{aligned}$ |

#### 7.3.6 Fault Response

The following table summarizes the device response to various fault conditions.



**Table 7-2. Fault Summary** 

| Event                       | Protection Response | Fault Latched Internally |
|-----------------------------|---------------------|--------------------------|
| Overtemperature             | Shutdown            | Y                        |
| Undervoltage (UVP or UVLO)  | Shutdown            | N                        |
| Input overvoltage           | Shutdown            | N                        |
| Output short circuit to GND | Fast-trip           | Y                        |

Faults which are latched internally can be cleared either by power cycling the part (pulling  $V_{IN}$  to 0 V) or by pulling the EN/UVLO pin voltage below  $V_{SD}$ .

During a latched fault, pulling the EN/UVLO just below the UVLO threshold has no impact on the device.

#### 7.3.7 Power-Good Indication (PG)

The TPS22811x provides an active high digital output (PG) which serves as a power-good indication signal and is asserted high depending on the voltage at the PGTH pin along with the device state information. The PG is an open-drain pin and must be pulled up to an external supply.

After power up, PG is pulled low initially. The device initiates a inrush sequence in which the HFET is turned on in a controlled manner. When the HFET gate voltage reaches the full overdrive indicating that the inrush sequence is complete and the voltage at PGTH is above  $V_{PGTH(R)}$ , the PG is asserted after a de-glitch time  $(t_{PGA})$ .

PG is de-asserted if at any time during normal operation, the voltage at PGTH falls below  $V_{PGTH(F)}$ , or the device detects a fault (except overcurrent). The PG de-assertion de-glitch time is  $t_{PGD}$ .

Product Folder Links: TPS22811



Figure 7-6. TPS22811xx PG Timing Diagram



Table 7-3. TPS22811x PG Indication Summary

| Event                       | Protection Response                 | PG Pin                                                                                          | PG Delay                          |
|-----------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------|
| Undervoltage (UVP or UVLO)  | Shutdown                            | L                                                                                               |                                   |
| Overvoltage (OVLO)          | Shutdown                            | L (If PGTH pin voltage < V <sub>PGTH(F)</sub> )                                                 | t <sub>PGD</sub>                  |
| Steady-state                | NA                                  | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub>                  |
| Output short circuit to GND | Fast-trip followed by current limit | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub> t <sub>PGD</sub> |
| Overtemperature             | Shutdown                            | L (If PGTH pin voltage < V <sub>PGTH(F)</sub> )                                                 | t <sub>PGD</sub>                  |

When there is no supply to the device, the PG pin is expected to stay low. However, there is no active pulldown in this condition to drive this pin all the way down to 0 V. If the PG pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pullup supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition.

#### 7.3.8 Quick Output Discharge (QOD)

The TPS22811x has an integrated output discharge function which can be helpful in quickly removing residual charge left on the large output capacitors and avoids bus floating at some undefined voltage. The internal QOD pulldown FET on the OUT pin is activated when the EN/UVLO is held low ( $V_{EN} < V_{UVLO(F)}$ ). The output discharge function can result in excess power dissipation inside the device leading to increase in junction temperature. The output discharge is disabled if the junction temperature ( $T_{J}$ ) crosses the thermal shutdown threshold (TSD) to avoid long term degradation of the part.

#### 7.4 Device Functional Modes

The device has one mode of operation that applies when operated within the Recommended Operating Conditions.

Product Folder Links: TPS22811

## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS22811x is a 2.7-V to 16-V, 10-A load switch that is typically used for power rail protection applications. The device operates from 2.7 V to 16 V with adjustable overvoltage and undervoltage protection. The device provides ability to control inrush current. The device can be used in a variety of systems such as server motherboard/add-on cards/NIC, optical modules, enterprise switches/routers, Industrial PC, UHDTV. The design procedure explained in the subsequent sections can be used to select the supporting component values based on the application requirement. Additionally, a spreadsheet design tool, *TPS22811xx Design Calculator*, is available in the web product folder.

#### 8.1.1 Single Device, Self-Controlled



Figure 8-1. Single Device, Self-Controlled

#### Other variations:

In a Host MCU controlled system, EN/UVLO or OVLO can also be driven from the host GPIO to control the device

IMON pin can be connected to the MCU ADC input for current monitoring purpose.

#### 8.1.2 Parallel Operation

Applications which need higher steady current can use two TPS22811x devices connected in parallel as shown in Figure 8-2 below. In this configuration, the first device turns on initially to provide the inrush current limiting. The second device is held in an OFF state by driving its EN/UVLO pin low using the PG signal of the first device. After the inrush sequence is complete, the first device asserts its PG pin high and turns on the second device. The second device asserts its PG signal to indicate when it has turned on fully, thereby indicating to the system that the parallel combination is ready to deliver the full steady-state current.

After in steady-state, both devices share current nearly equally. There can be a slight skew in the currents depending on the part-to-part variation in the  $R_{\text{ON}}$  as well as the PCB trace resistance mismatch.





Figure 8-2. Two Devices Connected in Parallel for Higher Steady-State Current Capability

The waveforms below illustrate the behavior of the parallel configuration during start-up as well as during steady-state.



Figure 8-3. Parallel Devices Sequencing During Start-Up

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



Figure 8-4. Parallel Devices Load Current During Steady-State

## 8.2 Typical Application

The TPS22811 device can be used in an industrial PC for input power protection of PCle card. Industrial PCs provide flexible PCle expansion slots with different combination of PCle x16, PCle x4 and PCl. PCle x16 slot draws maximum current of up to 5.5 A from on board a 12-V rail. Load switch devices like TPS22811 can support the power requirements of these PCle expansion slots and can be used for switching 12-V supply to PCle card. During plugging or unplugging the PCle card power pin of PCle slot can short to ground that can cause the 12-V rail to droop or even damage the power tree due to very high current draw. The TPS22811 device can quickly respond to fault events like short circuit and isolate supply from load side thus preventing supply from drooping. The controlled rise time for the device greatly reduces inrush current caused by large bulk load capacitances, thereby reducing or eliminating power-supply droop.

The TPS22811 device can also be used for switching the 12-V bulk power rail of DDR5 DIMM. The PG pin of TPS22811 device can be used to enable downstream DC-DC converters after the 12-V rail is fully up.



Figure 8-5. Power Path Protection Block Diagram of a Typical PCle Slot





<sup>\*</sup> Optional circuit components needed for transient protection depending on input and output inductance. Please refer to *Transient Protection* section for details.

Figure 8-6. PCIe Expansion Slot Protection

#### 8.2.1 Design Requirements

**Table 8-1. Design Parameters** 

| 14010 0 11 2001911 1 41411101010 |  |  |  |  |  |  |  |  |
|----------------------------------|--|--|--|--|--|--|--|--|
| VALUE                            |  |  |  |  |  |  |  |  |
| 12 V                             |  |  |  |  |  |  |  |  |
| 10.8 V                           |  |  |  |  |  |  |  |  |
| 13.2 V                           |  |  |  |  |  |  |  |  |
| 11.4 V                           |  |  |  |  |  |  |  |  |
| 5.5 A                            |  |  |  |  |  |  |  |  |
| 0.5 V                            |  |  |  |  |  |  |  |  |
| 470 μF                           |  |  |  |  |  |  |  |  |
| 12 ms                            |  |  |  |  |  |  |  |  |
|                                  |  |  |  |  |  |  |  |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Setting Undervoltage and Overvoltage Thresholds

The supply undervoltage and overvoltage thresholds are set using the resistors R1, R2 and R3. Use Equation 7 and Equation 8 to calculate these values:

$$V_{IN(UV)} = \frac{V_{UVLO(R)} \times (R_1 + R_2 + R_3)}{R_2 + R_3}$$
 (7)

$$V_{IN(OV)} = \frac{V_{OV(R)} \times (R_1 + R_2 + R_3)}{R_3}$$
 (8)

Where  $V_{UVLO(R)}$  is the UVLO rising threshold and  $V_{OV(R)}$  is the OVLO rising threshold. Because R1, R2 and R3 leak the current from input supply  $V_{IN}$ , these resistors must be selected based on the acceptable leakage current

from input power supply  $V_{IN}$ . The current drawn by R1, R2 and R3 from the power supply is IR123 =  $V_{IN}$  / (R1 + R2 + R3). However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current, IR123 must be chosen to be 20 times greater than the leakage current expected on the EN/UVLO and OVLO pins.

From the device electrical specifications, both the EN/UVLO and OVLO leakage currents are 0.1  $\mu$ A (maximum),  $V_{OV(R)}$  = 1.2 V and  $V_{UVLO(R)}$  = 1.2 V. From design requirements,  $V_{IN(OV)}$  = 13.2 V and  $V_{IN(UV)}$  = 10.8 V. To solve the equation, first choose the value of R1 = 470 k $\Omega$  and use the above equations to solve for R2 = 10.7 k $\Omega$  and R3 = 48 k $\Omega$ .

Using the closest standard 1% resistor values, we get R1 = 470 k $\Omega$ , R2 = 11 k $\Omega$ , and R3 = 47 k $\Omega$ .

#### 8.2.2.2 Setting Output Voltage Rise Time (t<sub>R</sub>)

For a successful design, the junction temperature of device must be kept below the absolute maximum rating during both dynamic (start-up) and steady-state conditions. Dynamic power stresses often are an order of magnitude greater than the static stresses, so it is important to determine the right start-up time and inrush current limit required with system capacitance to avoid thermal shutdown during start-up.

The slew rate (SR) needed to achieve the desired output rise time can be calculated as:

$$SR\left(\frac{V}{ms}\right) = \frac{V_{IN}\left(V\right)}{t_R\left(ms\right)} = \frac{12\,V}{12\,ms} = 1\,\frac{V}{ms} \tag{9}$$

The C<sub>dVdt</sub> needed to achieve this slew rate can be calculated as:

$$C_{dVdt}(pF) = \frac{3300}{SR(\frac{V}{ms})} = \frac{3300}{1\frac{V}{ms}} = 3300 \, pF \tag{10}$$

Choose the nearest standard capacitor value as 3300 pF.

For this slew rate, the inrush current can be calculated as:

$$I_{INRUSH}(mA) = C_{OUT}(\mu F) \times SR\left(\frac{V}{ms}\right) = 470 \,\mu F \times 1 \,\frac{V}{ms} = 470 \,mA \tag{11}$$

The average power dissipation inside the part during inrush can be calculated as:

$$PD_{INRIJSH} = 0.5 \times V_{IN}(V) \times I_{INRIJSH}(mA) = 0.5 \times 12 V \times 470 mA = 2.82 W$$
 (12)

For the given power dissipation, the thermal shutdown time of the device must be greater than the ramp-up time  $t_R$  to avoid start-up failure. Figure 8-7 shows the thermal shutdown limit, for 2.82 W of power, the shutdown time is more than 10 s which is very large as compared to  $t_R$  = 12 ms. Therefore, it is safe to use 12 ms as the start-up time for this application.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



Figure 8-7. Thermal Shutdown Plot During Inrush

#### 8.2.2.3 Setting Power-Good Assertion Threshold

The power-good assertion threshold can be set using the resistors R4 and R5 connected to the PGTH pin whose values can be calculated as:

$$V_{PG} = \frac{V_{PGTH(R)} \times \left(R_4 + R_5\right)}{R_5} \tag{13}$$

Because R4 and R5 leak the current from the output rail VOUT, these resistors must be selected to minimize the leakage current. The current drawn by R4 and R5 from the power supply is IR45 = VOUT / (R4 + R5). However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current, IR123 must be chosen to be 20 times greater than the PGTH leakage current expected. From the device electrical specifications, PGTH leakage current is 1  $\mu$ A (maximum), VPGTH<sub>(R)</sub> = 1.2 V and from design requirements, VPG = 11.4 V. To solve the equation, first choose the value of R4 = 47 k $\Omega$  and calculate R5 = 5.52 k $\Omega$ . Choose nearest 1% standard resistor value as R5 = 5.6 k $\Omega$ .

#### 8.2.2.4 Setting Analog Current Monitor Voltage (IMON) Range

The analog current monitor voltage range can be set using the RIMON resistor whose value can be calculated as:

$$R_{IMON}(\Omega) = \frac{V_{IMON}(\mu V)}{G_{IMON}(\mu A/A) \times I_{OUTmax}(A)} = \frac{0.5 \times 10^{6}}{95 \times 5.5} = 957 \,\Omega$$
 (14)

Choose nearest 1% standard resistor value as 953 Ω.



## 8.2.3 Application Curves



## 9 Power Supply Recommendations

The TPS22811x devices are designed for a supply voltage range of 2.7 V  $\leq$  V<sub>IN</sub>  $\leq$  16 V. TI recommends an input ceramic bypass capacitor higher than 0.1  $\mu$ F if the input supply is located more than a few inches from the device. The power supply must be rated higher than the set current limit to avoid voltage droops during overcurrent and short-circuit conditions.

#### 9.1 Transient Protection

In the case of a short-circuit or device turn off during steady-state when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Typical methods for addressing transients include:

- Minimize lead length and inductance into and out of the device.
- Use a large PCB GND plane.
- · Connect a Schottky diode from the OUT pin ground to absorb negative spikes.
- Connect a low ESR capacitor larger than 1 µF at the OUT pin very close to the device.
- Use a low-value ceramic capacitor C<sub>IN</sub> = 1 μF to absorb the energy and dampen the transients. The capacitor
  voltage rating must be at least twice the input supply voltage to be able to withstand the positive voltage
  excursion during inductive ringing.

Use Equation 15 to estimate the approximate value of input capacitance:

$$V_{SPIKE(Absolute)} = V_{IN} + I_{LOAD} \times \sqrt{\frac{L_{IN}}{C_{IN}}}$$
 (15)

#### where

- V<sub>IN</sub> is the nominal supply voltage.
- I<sub>LOAD</sub> is the load current.
- L<sub>IN</sub> equals the effective inductance seen looking into the source.
- C<sub>IN</sub> is the capacitance present at the input.
- Some applications can require the addition of a Transient Voltage Suppressor (TVS) to prevent transients
  from exceeding the absolute maximum ratings of the device. In some cases, even if the maximum amplitude
  of the transients is below the absolute maximum rating of the device, a TVS can help to absorb the excessive
  energy dump and prevent it from creating very fast transient voltages on the input supply pin of the IC, which
  can couple to the internal control circuits and cause unexpected behavior.

Figure 9-1 shows the circuit implementation with optional protection components.



Figure 9-1. Circuit Implementation with Optional Protection Components

## 9.2 Output Short-Circuit Measurements

Obtaining repeatable and similar short-circuit testing results is difficult. The following contribute to variation in results:

- · Source bypassing
- Input leads
- · Circuit layout
- Component selection
- · Output shorting method
- · Relative location of the short
- Instrumentation

The actual short exhibits a certain degree of randomness because it microscopically bounces and arcs. Ensure that configuration and methods are used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet because every setup is different.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



## 10 Layout

## 10.1 Layout Guidelines

- For all applications, TI recommends a ceramic decoupling capacitor of 0.1 μF or greater between the IN terminal and GND terminal.
- The optimal placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care
  must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the
  GND terminal of the IC.
- High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC with the shortest possible trace. The PCB ground must be a copper plane or island on the board. TI recommends to have a separate ground plane island for the eFuse. This plane does not carry any high currents and serves as a quiet ground reference for all the critical analog signals of the eFuse. The device ground plane must be connected to the system power ground plane using a star connection.
- The IN and OUT pins are used for heat dissipation. Connect to as much copper area on top and bottom
  PCB layers using as possible with thermal vias. The vias under the device also help to minimize the voltage
  gradient across the IN and OUT pads and distribute current uniformly through the device, which is essential
  to achieve the best on-resistance and current sense accuracy.
- · Locate the following support components close to their connection pins:
  - R<sub>IMON</sub>
  - C<sub>dVdT</sub>
  - Resistors for the EN/UVLO, EN/OVLO pins
- Connect the other end of the component to the GND pin of the device with shortest trace length. The trace
  routing for the R<sub>IMON</sub> and C<sub>dVdt</sub> components to the device must be as short as possible to reduce parasitic
  effects on the current monitor and soft start timing. These traces must not have any coupling to switching
  signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the
  device they are intended to protect. These protection devices must be routed with short traces to reduce
  inductance. For example, TI recommends a protection Schottky diode to address negative transients due to
  switching of inductive loads. TI also recommends to add a ceramic decoupling capacitor of 1 µF or greater
  between OUT and GND. These components must be physically close to the OUT pins. Care must be taken to
  minimize the loop area formed by the Schottky diode/bypass-capacitor connection, the OUT pin and the GND
  terminal of the IC.

Product Folder Links: TPS22811



# 10.2 Layout Example





Figure 10-1. Layout Example



## 11 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TPS22811EVM eFuse Evaluation Board
- Texas Instruments, TPS22811x Design Calculator

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

HotRod<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



www.ti.com 27-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS22811LRPWR    | ACTIVE | VQFN-HR      | RPW                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 2KZH                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS22811LRPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS22811LRPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |  |

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated