# Advanced Micro Devices # AmPAL22P10B/AL/A # 24-Pin Combinatorial TTL Programmable Array Logic #### DISTINCTIVE CHARACTERISTICS - As fast as 15 ns maximum propagation delay - Universal combinatorial architecture - Programmable output polarity - Programmable replacement for high-speed TTL logic - Extensive third-party software and programmer support through FusionPLD partners - 24-pin SKINNYDIP and 28-pin PLCC packages save space #### **GENERAL DESCRIPTION** The AmPAL22P10 utilizes Advanced Micro Devices' diffusion isolated bipolar process and fuse-link technology. The devices provide user-programmable logic for replacing conventional SSI/MSI gates and flip-flops at a reduced chip count. The AmPAL22P10 allows the systems engineer to implement the design on-chip, by opening fuse links to configure AND and OR gates within the device, according to the desired logic function. Complex interconnections between gates, which previously required time-consuming layout, are lifted from the PC board and placed on silicon, where they can be easily modified during prototyping or production. The PAL device implements the familiar Boolean logic transfer function, the sum of products. The PAL device is a programmable AND array driving a fixed OR array. The AND array is programmed to create custom product terms, while the OR array sums selected terms at the outputs. In addition, the PAL device provides the following options: - Variable input/output pin ratio - Programmable three-state outputs Product terms with all fuses opened assume the logical HIGH state; product terms connected to both true and complement of any single input assume the logical LOW state. Unused input pins should be tied to Vcc or GND. The entire PAL device family is supported by the FusionPLD partners. The PAL family is programmed on conventional PAL device programmers with appropriate personality and socket adapter modules. See the Programmer Reference Guide for approved programmers. Once the PAL device is programmed and verified an additional fuse may be opened to prevent pattern readout. This feature secures proprietary circuits. Publication# 12984 Rev. E Amendment /0 Issue Date: January 1992 2-259 # **PRODUCT SELECTOR GUIDE** | Family | t <sub>PD</sub><br>ns (Max) | lcc<br>mA (Max) | loL<br>mA (Min) | |----------------------------------------|-----------------------------|-----------------|-----------------| | Very High Spped ("B") Versions | 15 | 210 | 24 | | Very High Spped ("A") Versions | 25 | 210 | 24 | | High Speed, Half Power ("AL") Versions | 25 | 105 | 24 | #### **CONNECTION DIAGRAMS** # **Top View** GND [ 25 1/0 24 1/0 23 1/0 22 NC 21 110 20 11/0 19 ∏ I/O 3 2 **PLCC** 28 27 26 8 8 12984E-2 12984E-3 #### Note: Pin 1 is marked for orientation ### **PIN DESIGNATIONS** GND Ground ı Input 1/0 Input/Output NC No Connect Vcc Supply Voltage 2-260 #### **ORDERING INFORMATION** #### **Commercial Products** AMD programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of: | Valid Co | ombination | 8 | |------------|------------|------------| | AmPAL22P10 | B, AL, A | PC, JC, DC | #### Valid Combinations Valid Combinations lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, and to check on newly released combinations. Note: Marked with AMD logo. #### **FUNCTIONAL DESCRIPTION** All parts are produced with a fuse link at each input to the AND gate array, and connections may be selectively removed by applying appropriate voltages to the circuit. Utilizing an easily-implemented programming algorithm, these products can be rapidly programmed to any customized pattern. Information on approved programmers can be found in the Programmer Reference Guide. Extra test words are pre-programmed during manufacturing to ensure extremely high field programming yields, and provide extra test paths to achieve excellent parametric correlation. ## Variable Input/Output Pin Ratio The AmPAL22P10 has twelve dedicated input lines, and all ten combinatorial outputs are I/O pins. Buffers for device inputs have complementary outputs to provide user-programmable input signal polarity. Unused input pins should be tied to $V_{\rm CC}$ or GND. #### **Programmable Three-State Outputs** Each output has a three-state output buffer with threestate control. A product term controls the buffer, allowing enable and disable to be a function of any product of device inputs or output feedback. The combinatorial output provides a bidirectional I/O pin, and may be configured as a dedicated input if the buffer is always disabled. ### **Programmable Polarity** The polarity of each output can be active-high or activelow, either to match output signal needs or to reduce product terms. Programmable polarity allows Boolean expressions to be written in their most compact form (true or inverted), and the output can still be of the desired polarity. It can also save "DeMorganizing" efforts. Selection is through a programmable fuse which controls an exclusive-OR gate at the output of the AND/OR logic. The output is active high if the fuse is 1 (programmed) and active low if the fuse is 0 (intact). #### **Security Fuse** After programming and verification, an AmPAL22P10 design can be secured by programming the security fuse. Once programmed, this fuse defeats readback of the internal programmed pattern by a device programmer, securing proprietary designs from competitors. When the security fuse is programmed, the array will read as if every fuse is programmed. #### **Quality and Testability** The AmPAL22P10 offers a very high level of built-in quality. Extra programmable fuses provide a means of verifying performance of all AC and DC parameters. In addition, this verifies complete programmability and functionality of the device to provide the highest programming yields and post-programming functional yields in the industry. #### **Technology** The AmPAL22P10 is fabricated with AMD's diffusionisolated bipolar process. This process reduces parasitic capacitances and minimum geometries to provide higher performance. The array connections are formed with proven PtSi fuses for reliable operation. LOGIC DIAGRAM AMD 2-263 #### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature With Power Applied -55°C to +125°C Supply Voltage with Respect to Ground -0.5 V to +7.0 V DC Input Voltage -0.5 V to +5.5 V DC Input Current -30 mA to +5 mA DC I/O Pin Voltage -0.5 V to Vcc Max Static Discharge Voltage 2001 V Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. #### **OPERATING RANGES** #### Commercial (C) Devices Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | | | Min | Max | Unit | |---------------------|------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------|------|------|------| | Vон | Output HIGH Voltage | loн = -3.2 mA | Vin = Vin or Vil<br>Vcc = Min | | 2.4 | | ٧ | | Vol | Output LOW Voltage | loL = 24 mA | Vin = Vin or Vil<br>Vcc = Min | <u>-</u> | | 0.5 | ٧ | | ViH | Input HIGH Voltage | • | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 1) | | 2.0 | 5.5 | ٧ | | VIL | Input LOW Voltage | | Guaranteed Input Logical LOW Voltage for all Inputs (Note 1) | | | 0.8 | ٧ | | Vi | Input Clamp Voltage | I <sub>IN</sub> = -18 mA, V <sub>CC</sub> = M | I <sub>IN</sub> = -18 mA, V <sub>CC</sub> = Min | | | -1.2 | ٧ | | Ін | Input HIGH Current | Vin = 2.7 V, Vcc = Ma | V <sub>IN</sub> = 2.7 V, V <sub>CC</sub> = Max (Note 2) | | _ | 25 | μА | | l <sub>IL</sub> | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max (Note 2) | | | -100 | μА | | | 1 | Maximum Input Current | V <sub>IN</sub> = 5.5 V, V <sub>CC</sub> = Max | | | 1 | mA | | | ЮZH | Off-State Output Leakage<br>Current HIGH | Vout = 2.7 V, Vcc = Max<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> (Note 2) | | - | 100 | μА | | | loz <sub>L</sub> | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> (Note 2) | | | -100 | μА | | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max (Note 3) | | -30 | 90 | mA | | | lcc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lour = 0 mA) B, A | | | 210 | mA | | | | <u>L</u> | Vcc ≈ Max | | AL | | 105 | mA | #### Notes: - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - 3. Not more than one output should be shorted at a time. Duration of the short-circuit should not exceed one second. VOUT = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. # **CAPACITANCE** (Note 1) | Parameter<br>Symbol | Parameter Description | n | Test Conditions | 3 | Тур | Unit | |---------------------|-----------------------|----------------------|--------------------------|------------------------------------------------------|----------------|------| | Cin | Input Capacitance | Pins 1, 13<br>Others | VIN = 2.0 V | $V_{CC} = 5.0 \text{ V}$ $T_A = +25^{\circ}\text{C}$ | <u>11</u><br>6 | pF | | Соит | Output Capacitance | | V <sub>OUT</sub> = 2.0 V | f≈1 MHz | 9 | F | #### Note: # **SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)** | Parameter | - | | В | | A, AL | | |-----------|----------------------------------------------------|-----|-----|-----|-------|------| | Symbol | Parameter Description | Min | Max | Min | Max | Unit | | tep | Input or Feedback to Combinatorial Output | | 15 | | 25 | ns | | tea | Input to Output Enable Using Product Term Control | | 18 | | 25 | ns | | ter | Input to Output Disable Using Product Term Control | | 15 | | 25 | ns | #### Note: 2. See Switching Test Circuit for test conditions. #### **SWITCHING WAVEFORMS** Combinatorial Output Input to Output Disable/Enable #### Notes: - 1. $V_T = 1.5 V$ - 2. Input pulse amplitude 0 V to 3.0 V - 3. Input rise and fall times 2 ns-5 ns typical. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. # **KEY TO SWITCHING WAVEFORMS** KS000010-PAL # **SWITCHING TEST CIRCUIT** | Specification | S <sub>1</sub> | C∟ | R <sub>1</sub> | R₂ | Measured<br>Output Value | |---------------|------------------------------|-------|----------------|-------|----------------------------------------------------------------------------------------------| | ten | Closed | | | | 1.5 V | | tea | Z → H: Open<br>Z → L: Closed | 50 pF | 200 Ω | 390 Ω | 1.5 V | | ten | H → Z: Open<br>L → Z: Closed | 5 pF | | | $H \rightarrow Z$ : $V_{OH} - 0.5 \text{ V}$<br>$L \rightarrow Z$ : $V_{OL} + 0.5 \text{ V}$ | Typical Input 12984E-8 **Typical Output**