

## **Reset Timer IC for Mobile Equipments**

NO.EA-280-190531

## OUTLINE

The R3200x is a reset timer IC with two input signals for mobile equipment which require long interval for reset sequence. The long interval prevents unexpected resets caused by accidental key operations. Internally, the R3200x consists of a delay generator circuit and output driver transistors.

The R3200x has two active-low input pins ( $\overline{SR0}$  and  $\overline{SR1}$ ) which generate reset signals after output delay time when both active-low input pins are activated at the same time.

The R3200x has two versions that are different in output delay time settings and output release method.

### R3200x001x:

Output delay time is selectable from 7.5 s or 11.25 s typ. by connecting the DSR pin to either GND or  $V_{DD}$ . A reset signal can be released by making one of the active-low input pins high.

R3200xxx2x, R3200L053B or R3200L064A:

Output delay time is fixed. A reset signal will be released automatically after output release time. Or, by making one of the active-low input pins high, a reset signal can be released before output release time.

The R3200x provides ultra-low supply current while a reset signal is remaining active or after being sent out. The R3200x is offered in a 8-pin DFN(PLP)2020-8B package or a 8-pin DFN1216-8 package.

NO.EA-280-190531

## FEATURES

| ٠ | Operating Voltage Range (Maximum Rating)                | . 1.65 V to 5.5 V (6 V)                             |
|---|---------------------------------------------------------|-----------------------------------------------------|
| ٠ | Supply Current 1 (at standby)                           | . Typ. 0.28 μΑ (V <sub>DD</sub> = 5.5 V)            |
| • | Supply Current 2 (at active before reset signal output) | . Typ. 3 μΑ (V <sub>DD</sub> = 5.5 V) <sup>*1</sup> |
| ٠ | Supply Current 3 (at active after reset signal output)  | . Typ. 0.45 μΑ (V <sub>DD</sub> = 5.5 V)            |
| ٠ | Operating Temperature Range                             | . −40 to +85°C                                      |
| ٠ | Output Delay Time (R3200x001x)                          | . Typ. 7.5 s or 11.25 s                             |
|   | (R3200x002x)                                            | . Typ. 7.5 s                                        |
|   | (R3200L052B)                                            | . Typ. 10 s                                         |
|   | (R3200L053B)                                            | Typ. 10 s                                           |
|   | (R3200L064A)                                            | Typ. 3.0 s                                          |
| ٠ | Output Delay Time Accuracy                              | ±10%                                                |
| ٠ | Output Release Time (R3200x002x)                        | Typ. 0.234 s                                        |
|   | (R3200L052B)                                            | Typ. 0.313 s                                        |
|   | (R3200L053B)                                            | Typ. 0.078 s                                        |
|   | (R3200L064A)                                            | . Typ. 0.1875 s                                     |
| ٠ | Output Release Time Accuracy                            | . ±10%                                              |
| • | Output Type (R3200xxxxA)                                | . Nch Open Drain                                    |
|   | (R3200xxxxB)                                            | . Nch Open Drain and CMOS                           |
|   |                                                         |                                                     |
| ٠ | Packages                                                | . DFN(PLP)2020-8B, DFN1216-8                        |

\*1 Guaranteed by design engineering

## **APPLICATIONS**

- Mobile phone, Smartphone
- Tablet devices such as E-book etc.
- Portable Games
- Personal Navigation Devices

NO.EA-280-190531

## **BLOCK DIAGRAMS**



#### R3200xxxxA

R3200xxxxB

<sup>\*1</sup> The parts surrounded by red dotted lines are for the R3200x001x only.

## **SELECTION GUIDE**

The package type, the combination of output delay time and output release time, the output type for the device are user-selectable options.

#### **Selection Guide**

| Product Name                                                                                      | Package                                                          | Quantity per Reel                                                                  | Pb Free                                                                   | Halogen F        |
|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------|
| R3200Kxxx*-TR                                                                                     | DFN(PLP)2020-8B                                                  | 5,000 pcs                                                                          | Yes                                                                       | Yes              |
| R3200Lxxx*-E2                                                                                     | DFN1216-8                                                        | 5,000 pcs                                                                          | Yes                                                                       | Yes              |
| (001) Select the                                                                                  | output delay time fro                                            | ay time and output relea<br>om 7.5 s or 11.25 s typ.<br>by making one of the ac    |                                                                           | igh.             |
| (xx2) / (053) / (00<br>A reset sig<br>A reset sig<br>pins high.                                   | nal will be released a<br>nal can be released                    | automatically after outpu<br>before output release tir                             | ne by making one of                                                       |                  |
| (xx2) / (053) / (00<br>A reset sig<br>A reset sig<br>pins high.                                   | nal will be released a<br>nal can be released                    | before output release tin<br>output delay time and t                               | ne by making one of<br>he output release tin                              | ne for each devi |
| (xx2) / (053) / (00<br>A reset sig<br>A reset sig<br>pins high.                                   | nal will be released a<br>nal can be released                    | before output release tir<br>output delay time and t<br>Output Delay Time          | ne by making one of he output release tin Output Release                  | ne for each devi |
| (xx2) / (053) / (00<br>A reset sig<br>A reset sig<br>pins high.<br>Refer to th                    | nal will be released a<br>nal can be released                    | before output release tin<br>output delay time and t                               | ne by making one of<br>he output release tin                              | ne for each devi |
| (xx2) / (053) / (00<br>A reset sig<br>A reset sig<br>pins high.<br>Refer to th<br>002<br>052 (R32 | nal will be released a nal can be released e table below for the | before output release tir<br>output delay time and t<br>Output Delay Time<br>7.5 s | ne by making one of<br>he output release tin<br>Output Release<br>0.234 s | ne for each devi |

NO.EA-280-190531

## **PIN DESCRIPTIONS**



\* The tab on the bottom of the package enhances thermal performance and is electrically connected to GND (substrate level). It is recommended that the tab be connected to the ground plane on the board, or otherwise be left floating.

| Pin No. | Symbol          | Description                                                                                 |  |
|---------|-----------------|---------------------------------------------------------------------------------------------|--|
| 1       | NC              | No Connection (R3200xxxxA)                                                                  |  |
| I       | RST2            | CMOS Output Pin, Active-high (R3200xxxxB)                                                   |  |
| 2       | GND             | Ground Pin                                                                                  |  |
| 3       | SR1             | Input Pin2, Active-low <sup>*1</sup>                                                        |  |
| 4       | RST             | Nch Open Drain Output Pin, Active-low <sup>*2</sup>                                         |  |
| 5       | DSR             | Output Delay Time Selection Pin (R3200x001x) (GND: 7.5 s, $V_{DD}$ : 11.25 s) <sup>*3</sup> |  |
| 5       | TEST2           | Test Pin 2 <sup>*4</sup> (R3200xxx2x/ R3200L053B/ R3200L064A)                               |  |
| 6       | TEST            | Test Pin <sup>*₄</sup>                                                                      |  |
| 7       | SR0             | Input Pin1, Active-low <sup>*1</sup>                                                        |  |
| 8       | V <sub>DD</sub> | Power Supply Input Pin                                                                      |  |

<sup>\*1</sup> When only one active-low input pin is used, connect the unused one to GND.

 $^{*2}$  The RST pin must be connected to GND or left floating if it is not used (Ex.R3200xxxxB).

 $^{\star3}$  The DSR pin must be connected to GND or  $V_{\text{DD}}.$ 

<sup>\*4</sup> The TEST pin and the TEST2 pin must be connected to GND when they are used.

NO.EA-280-190531

## **ABSOLUTE MAXIMUM RATINGS**

### **Absolute Maximum Ratings**

| Symbol           | Item                                                            | Rati                             | ng      | Unit |
|------------------|-----------------------------------------------------------------|----------------------------------|---------|------|
| Vdd              | Supply Voltage                                                  | GND -0                           | .3 to 6 | V    |
| V <sub>SR0</sub> | Input Voltage (Input Pin1)                                      | GND -0                           | .3 to 6 | V    |
| V <sub>SR1</sub> | Input Voltage (Input Pin2)                                      | GND -0                           | .3 to 6 | V    |
| Vrst             | Output Voltage (Reset Signal Output Pin1)                       | GND -0                           | .3 to 6 | V    |
| $V_{RST2}$       | Output Voltage (Reset Signal Output Pin2)                       | GND -0.3 to V <sub>DD</sub> +0.3 |         | V    |
| V <sub>DSR</sub> | Input Voltage (Output Delay Time Selection Pin)<br>(R3200x001x) | GND -0.3 to 6                    |         | V    |
| IOUT             | Output Current                                                  | 20                               |         | mA   |
| <b>D</b> -       | DFN(PLP)2020-8                                                  | DFN(PLP)2020-8B                  | 1050    | m\// |
| PD               | Power Dissipation (JEDEC STD. 51) <sup>*1</sup>                 | DFN1216-8 1700                   |         | — mW |
| Та               | Operating Temperature Range -40 to +85                          |                                  | °C      |      |
| Tstg             | Storage Temperature Range                                       | -55 to +125                      |         | °C   |

<sup>\*1</sup> Refer to PACKAGE INFORMATION for detailed information.

#### ABSOLUTE MAXIMUM RATINGS

Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause permanent damage and may degrade the life time and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings is not assured.

#### **RECOMMENDED OPERATING CONDITIONS (ELECTRICAL CHARACTERISTICS)**

All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions.

NO.EA-280-190531

## **ELECTRICAL CHARACTERISTICS**

The specifications surrounded by  $\square$  are guaranteed by design engineering at  $-40^{\circ}C \le Ta \le 85^{\circ}C$ .

|        | 01x Electrical Characteristics    | r                                              |                          |                           | <u>.</u> | r ` r  | = 25°C |
|--------|-----------------------------------|------------------------------------------------|--------------------------|---------------------------|----------|--------|--------|
| Symbol | Item                              | Conc                                           | litions                  | Min.                      | Тур.     | Max.   | Unit   |
| Vdd    | Supply Voltage                    |                                                |                          | 1.65                      |          | 5.5    | V      |
| Iss1   | Supply Current 1 <sup>*1</sup>    | V <sub>DD</sub> = 5.5 V (at s                  | standby)                 |                           | 0.28     | 1.35   | μA     |
| lss2   | Supply Current 2 <sup>*2</sup>    | V <sub>DD</sub> = 5.5 V<br>(at active before   | reset signal output)     |                           | 3.0      | 6.5    | μA     |
| lss3   | Supply Current 3 <sup>*3</sup>    | V <sub>DD</sub> = 5.5 V<br>(at active after re | set signal output)       |                           | 0.45     | 1.7    | μA     |
|        |                                   | $V_{DD} \ge 4.5 V$                             | I <sub>OL</sub> = 8 mA   |                           |          |        |        |
| Vol    | "L" Output Voltage                | V <sub>DD</sub> ≥ 3.3 V                        | l <sub>o∟</sub> = 5 mA   |                           |          | 0.3    | V      |
|        |                                   | V <sub>DD</sub> ≥ 1.65 V                       | I <sub>OL</sub> = 3 mA   |                           |          |        |        |
|        |                                   | $V_{DD} \ge 4.5 V$                             | I <sub>OH</sub> = 5 mA   |                           |          |        |        |
| Vон    | "H" Output Voltage <sup>*4</sup>  | V <sub>DD</sub> ≥ 3.3 V                        | I <sub>OH</sub> = 2.5 mA | V <sub>DD</sub><br>x 0.85 |          |        | V      |
|        |                                   | V <sub>DD</sub> ≥ 1.65 V                       | I <sub>OH</sub> = 0.8 mA | x 0.00                    |          |        |        |
| ILEAKI | SR0, SR1 Input<br>Leakage Current | V <sub>DD</sub> = 5.5 V                        |                          |                           |          | 0.1    | μA     |
| ILEAKO | Output Leakage Current            | V <sub>DD</sub> = 5.5 V                        |                          |                           |          | 0.1    | μA     |
| tdelay | Output Delay Time                 | DSR = GND                                      |                          | 6.75                      | 7.5      | 8.25   | s      |
| lueiay |                                   | DSR = V <sub>DD</sub>                          |                          | 10.125                    | 11.25    | 12.375 | S      |
| VIL    | SR0, SR1 "L" Input Voltaget       |                                                |                          |                           |          | 0.3    | V      |
| VIH    | SR0, SR1 "H" Input Voltaget       |                                                |                          | 0.85                      |          |        | V      |

All test items listed under *ELECTRICAL CHARACTERISTICS* are done under the pulse load condition (Tj  $\approx$  Ta = 25°C) except Supply Current 2.

<sup>\*1</sup> Supply current when the device is active and waiting for the reset input.

<sup>\*2</sup> Supply current when both active-low input pins are low and the timer operation is running.

<sup>\*3</sup> Supply current after the completion of timer operation and the output of reset signal.

<sup>\*4</sup> For the R3200xxxxB only (CMOS output).

## **ELECTRICAL CHARACTERISTICS (continued)**

The specifications surrounded by \_\_\_\_\_ are guaranteed by design engineering at  $-40^{\circ}C \le Ta \le 85^{\circ}C$ .

| R3200xxx | k2x, R3200L053B, R3200L064A       | A Electrical Char                                             | acteristics              |                           |          | (Ta               | = 25°C) |
|----------|-----------------------------------|---------------------------------------------------------------|--------------------------|---------------------------|----------|-------------------|---------|
| Symbol   | ltem                              | Cond                                                          | itions                   | Min.                      | Тур.     | Max.              | Unit    |
| Vdd      | Operating Voltage                 |                                                               |                          | 1.65                      |          | 5.5               | V       |
| Iss1     | Supply Current 1 <sup>*1</sup>    | V <sub>DD</sub> = 5.5 V (at s                                 | tandby)                  |                           | 0.28     | 1.35              | μA      |
| lss2     | Supply Current 2 <sup>*2</sup>    | $V_{DD}$ = 5.5 V<br>(at active before reset signal<br>output) |                          |                           | 3.0      | 6.5               | μA      |
| lss3     | Supply Current 3 <sup>*3</sup>    | $V_{DD}$ = 5.5 V<br>(at active after re                       | eset signal output)      |                           | 0.45     | 1.7               | μA      |
|          |                                   | V <sub>DD</sub> ≥ 4.5 V                                       | I <sub>OL</sub> = 8 mA   |                           |          |                   |         |
| Vol      | "L" Output Voltage                | V <sub>DD</sub> ≥ 3.3 V                                       | l <sub>o∟</sub> = 5 mA   |                           |          | 0.3               | V       |
|          |                                   | V <sub>DD</sub> ≥ 1.65 V                                      | I <sub>OL</sub> = 3 mA   |                           |          |                   | I       |
|          |                                   | V <sub>DD</sub> ≥ 4.5 V                                       | I <sub>он</sub> = 5 mA   |                           |          |                   |         |
| Vон      | "H" Output Voltage <sup>*4</sup>  | V <sub>DD</sub> ≥ 3.3 V                                       | I <sub>OH</sub> = 2.5 mA | V <sub>DD</sub><br>x 0.85 |          |                   | V       |
|          |                                   | V <sub>DD</sub> ≥ 1.65 V                                      | I <sub>OH</sub> = 0.8 mA | <u>x 0.00</u>             |          |                   |         |
| ILEAKI   | SR0, SR1 Input<br>Leakage Current | V <sub>DD</sub> = 5.5 V                                       |                          |                           |          | 0.1               | μA      |
| ILEAKO   | Output Leakage Current            | V <sub>DD</sub> = 5.5 V                                       |                          |                           |          | 0.1               | μA      |
| tdelay   | Output Delay Time <sup>*5</sup>   |                                                               |                          | tdelay_s<br>x 0.9         | tdelay_s | tdelay_s<br>x 1.1 | sec     |
| trec     | Output Release Time <sup>*5</sup> |                                                               |                          | trec_s<br>x 0.9           | trec_s   | trec_s<br>x 1.1   | sec     |
| VIL      | SR0, SR1 "L" Input Voltage        |                                                               |                          |                           |          | 0.3               | V       |
| VIH      | SR0, SR1 "H" Input Voltage        |                                                               |                          | 0.85                      |          |                   | V       |

All test items listed under *ELECTRICAL CHARACTERISTICS* are done under the pulse load condition (Tj  $\approx$  Ta = 25°C) except Supply Current 2.

<sup>\*1</sup> Supply current when the device is active and waiting for the reset input.

<sup>\*2</sup> Supply current when both active-low input pins are low and the timer operation is running.

<sup>\*3</sup> Supply current after the automatic cancellation of reset signal following the completion of timer operation and the output of rest signal.

<sup>\*4</sup> For the R3200xxxxB only (CMOS output).

<sup>\*5</sup> Refer to Output Delay Time and Output Release Time of R3200x.

#### Output Delay Time and Output Release Time of R3200x

| Product Name | tdelay_s | trec_s   |
|--------------|----------|----------|
| R3200x002x   | 7.5 s    | 0.234 s  |
| R3200L052B   | 10 s     | 0.313 s  |
| R3200L053B   | 10 s     | 0.078 s  |
| R3200L064A   | 3.0 s    | 0.1875 s |

NO.EA-280-190531

## **TYPICAL APPLICATIONS**



R3200xxxxA Typical Application



#### R3200xxxxB Typical Application

A bypass capacitor between the power supply line and the GND line is not necessarily required. If the device operation is affected by power supply noise, connect an appropriately selected bypass capacitor.

## **TECHNICAL NOTES**

The performance of power source circuits using this device largely depends on the peripheral circuits. When selecting the peripheral components, consider the conditions of use. Do not allow each component, PCB pattern and the device to exceed their respected rated values (voltage, current and power) when designing the peripheral circuits.

- When only one active-low input pins is used (refer to *R3200xxxxA Typical Application*) connect the unused one to GND.
- In the case of applying the following circuit configuration to the R3200x, the supply current of the device itself may cause significant voltage drop on the V<sub>DD</sub> pin if the R1 value is high. As a result, the V<sub>DD</sub> voltage may fall below the minimum operating voltage.



**Circuit Configuration Example** 

NO.EA-280-190531

## THEORY OF OPERATION



#### R3200x001x Timing Chart

- When both active-low input pins become the low voltage level, the timer operation starts. After the output delay time (tdelay), a reset signal will be sent out. When one of the active-low input pins becomes the high voltage level, the timer operation stops.
- During tdealy, if one of the active-low input pins becomes the high voltage level, the timer operation stops. If both active-low input pins become the low voltage level again, a reset signal will be sent out after tdelay.
- A reset signal will be released if one of the active-low input pins becomes the high voltage level. Until one of the active-low input pins becomes the high voltage level, a reset signal will be continually sent out.
- tdelay can be selected from 7.5 s or 11.25 s typ. by connecting the DSR pin to either GND or V<sub>DD</sub>.
  However, if the DSR pin is switched during the operations, the output would become unstable and may cause false operations. Switching of the DSR pin must be done during power-off.
  Also, the DSR pin must be connected to either GND or V<sub>DD</sub>, otherwise the output would become unstable

and may cause false operations.

NO.EA-280-190531



R3200xxx2x, R3200L053B, R3200L064A Timing Chart

- When both active-low input pins become the low voltage level, the timer operation starts. After the output delay time (tdelay), a reset signal will be sent out. If one of the active-low input pins becomes the high voltage level, the timer operation stops.
- During tdelay, if one of the active-low input pins becomes the high voltage level, the timer operation stops. If both active-low input pins become the low voltage level again, a reset signal will be sent out after tdelay.
- A reset signal will be released automatically after the reset delay time (trec), or it will be released if one of the active-low input pins becomes the high voltage level.

NO.EA-280-190531

### OUTPUT DELAY TIME GAP

The threshold voltages of the active-low input pins are between  $V_{IL}$  and  $V_{IH}$ . Therefore, if the rising or falling slew rate is very slow, the timer will start at the point of crossing the threshold voltage and may cause errors in the output delay time (tdelay) and the output release time (trec).



Relation between the Rising and Falling Slew Rate and the Time Gap

### **VDD START-UP DURING LOW INPUT**

When starting up  $V_{DD}$  at slow slew rate of 0.001 V/µs or less while the active-low input pins are the low voltage level, the device may start the operation at lower than the minimum operating voltage, thus tdelay may exceed the guaranteed time.

## **PACKAGE INFORMATION** Power Dissipation (DFN(PLP)2020-8B)

The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51-7.

| ltem             | Measurement Conditions                                                                                                                                                                       |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Environment      | Mounting on Board (Wind Velocity = 0 m/s)                                                                                                                                                    |  |
| Board Material   | Glass Cloth Epoxy Plastic (Four-Layer Board)                                                                                                                                                 |  |
| Board Dimensions | 76.2 mm × 114.3 mm × 0.8 mm                                                                                                                                                                  |  |
| Copper Ratio     | Outer Layer (First Layer): Less than 95% of 50 mm Square<br>Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square<br>Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square |  |
| Through-holes    | φ 0.3 mm × 23 pcs                                                                                                                                                                            |  |

#### Measurement Conditions

#### **Measurement Result**

(Ta = 25°C, Tjmax = 125°C)

| Item                                     | Measurement Result |  |  |
|------------------------------------------|--------------------|--|--|
| Power Dissipation                        | 1050 mW            |  |  |
| Thermal Resistance (θja)                 | θja = 92°C/W       |  |  |
| Thermal Characterization Parameter (ψjt) | ψjt = 60°C/W       |  |  |

 $\boldsymbol{\theta} ja:$  Junction-to-Ambient Thermal Resistance

#### ψjt: Junction-to-Top Thermal Characterization Parameter





NO.EA-280-190531

### PACKAGE DIMENSIONS (DFN(PLP)2020-8B)



I he tab on the bottom of the package enhances thermal performance and is electrically connected to GND (substrate level). It is recommended that the tab be connected to the ground plane on the board, or otherwise be left floating.

#### DFN(PLP)2020-8B Package Dimensions

### MARK SPECIFICATION (DFN(PLP)2020-8B)

①②③④: Product Code ... <u>Refer to MARK SPECIFICATION TABLE (DFN(PLP)2020-8B).</u>
 ⑤⑥: Lot Number ... Alphanumeric Serial Number



DFN(PLP)2020-8B Mark Specification

NO.EA-280-190531

## MARK SPECIFICATION TABLE (DFN(PLP)2020-8B)

#### R3200K Mark Specification Table

| Product Name | 0034    |
|--------------|---------|
| R3200K001A   | D 0 0 1 |
| R3200K001B   | D D 0 2 |
| R3200K002A   | D D 0 3 |
| R3200K002B   | D D 0 4 |

NO.EA-280-190531

## Power Dissipation (DFN1216-8)

The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following conditions are based on JEDEC STD. 51-7.

#### **Measurement Conditions**

| Item             | Measurement Conditions                                                                                                                                                                       |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Environment      | Mounting on Board (Wind Velocity = 0 m/s)                                                                                                                                                    |  |
| Board Material   | Glass Cloth Epoxy Plastic (Four-Layer Board)                                                                                                                                                 |  |
| Board Dimensions | 76.2 mm × 114.3 mm × 0.8 mm                                                                                                                                                                  |  |
| Copper Ratio     | Outer Layer (First Layer): Less than 95% of 50 mm Square<br>Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square<br>Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square |  |
| Through-holes    | φ 0.2 mm × 15 pcs                                                                                                                                                                            |  |

#### **Measurement Result**

(Ta = 25°C. Timax = 125°C)

| Item                                     | Measurement Result |
|------------------------------------------|--------------------|
| Power Dissipation                        | 1700 mW            |
| Thermal Resistance (θja)                 | θja = 56°C/W       |
| Thermal Characterization Parameter (ψjt) | ψjt = 18°C/W       |

θja: Junction-to-Ambient Thermal Resistance

wjt: Junction-to-Top Thermal Characterization Parameter





76.2

Power Dissipation vs. Ambient Temperature

NO.EA-280-190531

### PACKAGE DIMENSIONS (DFN1216-8)



and is electrically connected to GND (substrate level). It is recommended that the tab be connected to the ground plane on the board, or otherwise be left floating.



#### **MARK SPECIFICATION (DFN1216-8)**

①②③④: Product Code ... <u>Refer to MARK SPECIFICATION TABLE (DFN1216-8).</u>
 ⑤⑥: Lot Number ... Alphanumeric Serial Number





NO.EA-280-190531

### MARK SPECIFICATION TABLE (DFN1216-8)

### R3200L Mark Specification Table

| Product Name | 0234    |
|--------------|---------|
| R3200L001A   | D E 0 1 |
| R3200L001B   | D F 0 2 |
| R3200L002A   | D E 0 3 |
| R3200L002B   | D E 0 4 |
| R3200L052B   | D E 0 5 |
| R3200L053B   | D E 0 6 |
| R3200L064A   | D E 0 7 |

NO.EA-280-190531

## **TEST CIRCUITS**





**Supply Current Test Circuit** 



Nch Driver Output Voltage Test Circuit

**Output Delay Time Test Circuit** 



CMOS Driver Output Voltage Test Circuit (For the R3200xxxxB only.)

NO.EA-280-190531

## **TYPICAL CHARACTERISTICS**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.



3) Supply Current 3 vs. Temperature R3200x (after the reset signal output)



5) Supply Current 2 vs. Supply Voltage R3200x (before the reset signal output)



2) Supply Current 2 vs. Temperature R3200x (before the reset signal output)



4) Supply Current 1 vs. Supply Voltage R3200x (at standby)



6) Supply Current 2 vs. Supply Voltage R3200x (after the reset signal output)



NO.EA-280-190531

#### 7) Output Delay Time vs. Temperature







R3200x002x

R3200x002x



9) Output Delay Time vs. Supply Voltage









NO.EA-280-190531



11) Nch Driver Output Current vs. Supply Voltage  $V_{DS} = 0.3 V$ 



13) Pch Driver Output Current vs. Supply Voltage



10) Output Release Time vs. Supply Voltage R3200x002x



12) Nch Driver Output Current vs. V<sub>DS</sub>



14) Pch Driver Output Current vs. V<sub>DS</sub>



- 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to our sales representatives for the latest information thereon.
- 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of our company.
- 3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein.
- 4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under our company's or any third party's intellectual property rights or any other rights.
- 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death (aircraft, spacevehicle, nuclear reactor control system, traffic control system, automotive and transportation equipment, combustion equipment, safety devices, life support system etc.) should first contact us.
- 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products.
- 7. Anti-radiation design is not implemented in the products described in this document.
- 8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage.
- 9. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage.
- 10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact our sales or our distributor before attempting to use AOI.
- 11. Please contact our sales representatives should you have any questions or comments concerning the products or the technical information.

# **N**SSHNBO

### Nisshinbo Micro Devices Inc.

#### **Official website**

https://www.nisshinbo-microdevices.co.jp/en/ Purchase information

https://www.nisshinbo-microdevices.co.jp/en/buy/