- Compatible With IEEE Std 1194.1-1991 (BTL) - TTL A Port, Backplane Transceiver Logic (BTL) B Port - Open-Collector B-Port Outputs Sink 100 mA - BIAS V<sub>CC</sub> Pin Minimizes Signal Distortion **During Live Insertion or Withdrawal** - **High-Impedance State During Power Up** and Power Down - **B-Port Biasing Network Preconditions the** Connector and PC Trace to the BTL **High-Level Voltage** - **TTL-Input Structures Incorporate Active** Clamping to Aid in Line Termination #### description The SN74FB2041A is a 7-bit transceiver designed to translate signals between TTL and backplane transceiver logic (BTL) environments. The device is specifically designed to be compatible with IEEE Std 1194.1-1991. The B port operates at BTL signal levels. The open-collector B ports are specified to sink 100 mA. Two output enables (OEB and OEB) are provided for the B outputs. When OEB is high and OEB is low, the B port is active and reflects the inverse of the data present at the A-input pins. When OEB is low, $\overline{\text{OEB}}$ is high, or $V_{CC}$ is less than 2.1 V, the B port is turned off. The enable/disable logic partitions the device as two 3-bit sections and one 1-bit section. The A port operates at TTL signal levels and has split input and output pins. The A outputs reflect the inverse of the data at the B port when the A-port output enable (OEA) is high. When OEA is low or when $V_{CC}$ is less than 2.1 V, the A outputs are in the high-impedance state. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCBS172M - NOVEMBER 1991 - REVISED MARCH 2002 ### description (continued) The pins TMS, TCK, TDI, and TDO are nonfunctional, i.e., not intended for use with the IEEE Std 1149.1 (JTAG) test bus. TMS and TCK are not connected and TDI is shorted to TDO. BIAS $V_{CC}$ establishes a voltage between 1.62 V and 2.1 V on the BTL outputs when $V_{CC}$ is not connected. #### **ORDERING INFORMATION** | TA | PACKAGE† | | | TOP-SIDE<br>MARKING | | |-------------|----------|------|---------------|---------------------|--| | 0°C to 70°C | QFP – RC | Tube | SN74FB2041ARC | FB2041A | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | | INPUTS | | FUNCTION | | | | | |-----|--------|-----|--------------------------------------------------------------|--|--|--|--| | OEB | OEB | OEA | FUNCTION | | | | | | L | Χ | L | Isolation | | | | | | Х | Н | L | Isolation | | | | | | L | Х | Н | = | | | | | | Х | Н | Н | B data to AO bus | | | | | | Н | L | L | Al data to B bus | | | | | | Н | L | Н | $\overline{AI}$ data to B bus, $\overline{B}$ data to AO bus | | | | | # functional block diagram SCBS172M - NOVEMBER 1991 - REVISED MARCH 2002 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $\dots$ –0.5 V to 7 V | |----------------------------------------------------------------------------------------------|--------------------------------------------------| | Input voltage range, V <sub>I</sub> : Except B port | | | B port | $-1.2 \text{ V}$ to $3.5 \text{ V}$ | | Voltage range applied to any $\overline{B}$ output in the disabled or power-off state, $V_0$ | –0.5 V to 3.5 V | | Voltage range applied to any output in the high state, VO: A port | $\dots$ -0.5 V to V <sub>CC</sub> | | Input clamp current, I <sub>IK</sub> : Except $\overline{B}$ port | –40 mA | | B port | –18 mA | | Current applied to any single output in the low state, IO: A port | 48 mA | | B port | 200 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 1) | 44°C/W | | Storage temperature range, T <sub>stq</sub> | . $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions (see Note 2) | | | | MIN | NOM | MAX | UNIT | | |-------------------------------------------------------------------|-----------------------------------------------------------------|---------------|------|-----|------|------|--| | V <sub>CC</sub> ,<br>BIAS V <sub>CC</sub> ,<br>BG V <sub>CC</sub> | CC,<br>AS V <sub>CC</sub> , Supply voltage<br>5 V <sub>CC</sub> | | 4.5 | 5 | 5.5 | V | | | \/ | High level input voltage | B port | 1.62 | | 2.3 | \/ | | | VIH | High-level input voltage | Except B port | 2 | | | V | | | Mar | | B port | 0.75 | | 1.47 | 7 , | | | VIL | Low-level input voltage | Except B port | | | 8.0 | V | | | lıK | I <sub>IK</sub> Input clamp current | | | | -18 | mA | | | I <sub>ОН</sub> | High-level output current | AO port | | | -3 | mA | | | la. | Law lavel autout aument | AO port | | | 24 | A | | | lor | Low-level output current B port | | | | 100 | mA | | | TA | Operating free-air temperature | _ | 0 | | 70 | °C | | NOTE 2: To ensure proper device operation, all unused inputs must be terminated as follows: A and control inputs to V<sub>CC</sub>(5 V) or GND, and B inputs to GND only. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST | TEST CONDITIONS | | | MAX | UNIT | | |-------------------|----------------------|-----------------------------------------|-----------------------------------------|------|------|------|------|--| | Viva | B port | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.2 | V | | | VIK | Except B port | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -40 mA | | | -0.5 | V | | | Vон | AO port | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = –3 mA | 2.5 | 3.3 | | V | | | | AO port | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 24 mA | | 0.35 | 0.5 | | | | VOL | <u> </u> | Voc - 45 V | $I_{OL} = 80 \text{ mA}$ | 0.75 | | 1.1 | V | | | | B port | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 100 mA | | | 1.15 | | | | lį | Except B port | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | 50 | μΑ | | | I <sub>IH</sub> ‡ | Except B port | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 50 | μΑ | | | . + | Except B port | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.5 V | | | -50 | | | | I <sub>IL</sub> ‡ | B port | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.75 V | | | -100 | μΑ | | | ІОН | B port | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$ | V <sub>O</sub> = 2.1 V | | | 100 | μΑ | | | lozh | AO port | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 50 | μΑ | | | lozL | AO port | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | | -50 | μΑ | | | lozpu | AO port | $V_{CC} = 0 \text{ to } 2.1 \text{ V},$ | $V_0 = 0.5 \text{ V to } 2.7 \text{ V}$ | | | 50 | μΑ | | | lozpd | AO port | $V_{CC} = 2.1 \text{ V to } 0,$ | $V_0 = 0.5 \text{ V to } 2.7 \text{ V}$ | | | -50 | μΑ | | | los§ | AO port | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0 | -30 | | -180 | mA | | | | Al port to B port | V 55V | | | | 45 | Δ | | | ICC | B port to AO port | $V_{CC} = 5.5 \text{ V},$ | IO = 0 | | | 65 | mA | | | 0 | Al port | V 05V = 05V | | 3 | | | | | | Ci | Control inputs | V <sub>I</sub> = 0.5 V or 2.5 V | | 3 | | pF | | | | Со | AO port | V <sub>O</sub> = 0.5 V or 2.5 V | | | 5.5 | | pF | | | | B port per | V <sub>CC</sub> = 0 to 4.5 V | | | | 5 | pF | | | C <sub>io</sub> | IEEE Std 1194.1-1991 | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> = 4.5 V to 5.5 V | | | 5 | | | ## live-insertion specifications over recommended operating free-air temperature range | PAR | AMETER | TEST CONDITIONS | | | MIN | MAX | UNIT | |-----------------------------------------|--------|--------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------|------|-----|------| | I <sub>CC</sub> (BIAS V <sub>CC</sub> ) | | V <sub>CC</sub> = 0 to 4.5 V | $V_B = 0 \text{ to } 2 \text{ V},$ $V_I \text{ (BIAS V}_{CC}) = 4.5 \text{ V to } 5.5 \text{ V}$ | | | 450 | μA | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | | | 10 | μΑ | | VO | B port | $V_{CC} = 0$ , | V <sub>I</sub> (BIAS V <sub>CC</sub> ) = 5 V | | 1.62 | 2.1 | V | | | | $V_{CC} = 0$ , | $V_{B} = 1 V,$ | $V_{I}$ (BIAS $V_{CC}$ ) = 4.5 V to 5.5 V | -1 | | | | IO B port | | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$ | OEB = 0 to 0.8 V | | | 100 | μΑ | | | | V <sub>CC</sub> = 0 to 2.2 V, | OEB = 0 to 5 V | | | 100 | | <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. § Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. SCBS172M - NOVEMBER 1991 - REVISED MARCH 2002 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | |----------------------|--------------------------------------|-------------------|-------------------------------------------------|-----|-----|-----|-----|------| | | (1141 01) | (0011 01) | MIN | TYP | MAX | | | | | <sup>t</sup> PLH | Al | <del>-</del> B | 2.3 | 3.9 | 5.1 | 2 | 5.6 | ns | | <sup>t</sup> PHL | Al | В | 2.6 | 4.1 | 5 | 2.5 | 5.3 | 115 | | <sup>t</sup> PLH | <b>В</b> | AO | 2 | 3.6 | 4.8 | 1.7 | 5.3 | ns | | <sup>t</sup> PHL | В | AO | 2.3 | 3.8 | 4.9 | 2 | 6.4 | 115 | | <sup>t</sup> PLH | OEB | B | 3 | 4.6 | 5.8 | 2.6 | 6.3 | ns | | tPHL | OEB | В | 3.1 | 4.7 | 6 | 3.1 | 6.2 | 115 | | <sup>t</sup> PLH | OEB | <del>-</del><br>B | 2.7 | 4.3 | 5.6 | 2.6 | 5.8 | 20 | | t <sub>PHL</sub> | | В | 2.7 | 4.2 | 5.3 | 2.5 | 6.4 | ns | | <sup>t</sup> PZH | 054 | OEA AO | 1.5 | 3.2 | 5.2 | 1.5 | 5.2 | ns | | <sup>t</sup> PZL | OLA | | 1.1 | 2.8 | 5 | 1 | 5 | 115 | | <sup>t</sup> PHZ | OEA | AO | 1 | 2.4 | 3.9 | 1 | 4.2 | ns | | tPLZ | OEA | AO | 2.2 | 3.8 | 5.6 | 1.7 | 5.8 | 115 | | t <sub>sk(p)</sub> † | Pulse skew, Al to B or B to AO | | | 0.5 | | | | ns | | t <sub>sk(o)</sub> † | Output skew, Al to B or B to AO | | | 0.4 | | | | ns | | t <sub>t</sub> | Rise time, 1.3 V to 1.8 V, B outputs | | 1 | 1.6 | 2.4 | 1 | 2.5 | | | | Fall time, 1.8 V to 1.3 V, B out | tputs | 1 | 1.4 | 2.3 | 1 | 2.4 | ns | | <sup>t</sup> (pr) | B-port input pulse rejection | | 1 | | | 1 | | ns | <sup>†</sup> Skew values are applicable for through mode only. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: TTL inputs: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated