### 74ACT11074 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET SCAS498A - DECEMBER 1986 - REVISED APRIL 1996 - Inputs Are TTL-Voltage Compatible - Center-Pin V<sub>CC</sub> and GND Configurations to **Minimize High-Speed Switching Noise** - **EPIC™** (Enhanced-Performance Implanted CMOS) 1-µm Process - 500-mA Typical Latch-Up Immunity at 125°C - **Package Options Include Plastic** Small-Outline (D) and Shrink Small-Outline (DB) Packages, and Standard Plastic 300-mil DIPs (N) ### description This device contains two independent positive-edge-triggered D-type flip-flops. A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup-time requirements are transferred to the outputs on the low-to-high transition of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the D input may be changed without affecting the levels at the outputs. The 74ACT11074 is characterized for operation from –40°C to 85°C. #### **FUNCTION TABLE** | | INP | UTS | | OUTI | PUTS | |-----|-----|------------|---|-------|------------------| | PRE | CLR | CLK | D | Q | Ια | | L | Н | Х | Х | Н | Г | | Н | L | X | Χ | L | Н | | L | L | X | Χ | н† | н† | | Н | Н | $\uparrow$ | Н | Н | L | | Н | Н | $\uparrow$ | L | L | Н | | Н | Н | L | Χ | $Q_0$ | $\overline{Q}_0$ | <sup>†</sup>This configuration is unstable; that is, it does not persist when either PRE or CLR returns to its inactive (high) level. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC is a trademark of Texas Instruments Incorporated # 74ACT11074 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET SCAS498A - DECEMBER 1986 - REVISED APRIL 1996 ### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 6 V | |-------------------------------------------------------------------------------------|----------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> (see Note 1) | 0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | ±20 mA | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Maximum power dissipation at $T_A = 55^{\circ}$ C (in still air) (see Note 2): D pa | ckage1.25 W | | DBp | package 0.5 W | | N pa | ckage1.1 W | | Storage temperature range, T <sub>Stg</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The maximum package power dissipation is calculated using a junction temperature of 150 °C and a board trace length of 750 mils, except for the N package, which has a trace length of zero. ### recommended operating conditions | | | MIN | MAX | UNIT | |-----------------|------------------------------------|-----------------|-----|------| | VCC | Supply voltage | 4.5 | 5.5 | ٧ | | $V_{IH}$ | High-level input voltage | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | ٧ | | VI | Input voltage | 0 | VCC | ٧ | | ٧o | Output voltage | 0 | VCC | ٧ | | ЮН | High-level output current | | -24 | mA | | loL | Low-level output current | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | 10 | ns/V | | TA | Operating free-air temperature | <del>-4</del> 0 | 85 | °C | SCAS498A - DECEMBER 1986 - REVISED APRIL 1996 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | ν <sub>cc</sub> | T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | | |--------------------|------------------------------------------------------------|-----------------|-----------------------|-----|------|--------|-------|------|--| | PARAMETER | TEST CONDITIONS | ▼CC | MIN | TYP | MAX | 191114 | IVIAA | UNIT | | | | Jan. 50 vA | 4.5 V | 4.4 | | | 4.4 | | | | | | IOH = -50 μA | | 5.4 | | | 5.4 | | | | | Voн | 24 74 | 4.5 V | 3.94 | | | 3.8 | | V | | | | I <sub>OH</sub> = -24 mA | | 4.94 | | | 4.8 | | | | | | $I_{OH} = -75 \text{ mA}^{\dagger}$ | 5.5 V | | | | 3.85 | | | | | | I <sub>OL</sub> = 50 μA | | | | 0.1 | | 0.1 | | | | | | | | | 0.1 | | 0.1 | | | | V <sub>OL</sub> | La. 24 m A | 4.5 V | | | 0.36 | | 0.44 | ٧ | | | | I <sub>OL</sub> = 24 mA | | | | 0.36 | | 0.44 | | | | | $I_{OL} = 75 \text{ mA}^{\dagger}$ | 5.5 V | | | | | 1.65 | | | | lj | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±0.1 | | ±1 | μΑ | | | lcc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 4 | | 40 | μΑ | | | Δl <sub>CC</sub> ‡ | One input at 3.4 V, Other inputs at GND or V <sub>CC</sub> | 5.5 V | | | 0.9 | | 1 | mA | | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 3.5 | | | | pF | | <sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. ### timing requirements over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Figure 1) | | | | | T <sub>A</sub> = 25°C | | MAX | UNIT | |-----------------|---------------------------------------------|------------------|-----|-----------------------|-----|-------|------| | | | | MIN | MAX | MIN | IVIAA | UNIT | | fclock | Clock frequency | | 0 | 100 | 0 | 100 | MHz | | | Pulse duration | PRE or CLR low | 5 | | 5 | | ns | | tw | CLK low or high | CLK low or high | 5 | | 5 | | | | | | Data high or low | 4.5 | | 4.5 | | no | | <sup>T</sup> su | Setup time before CLK↑ PRE or CLR inactive | | 2 | | 2 | | ns | | th | Hold time after CLK↑ | | 0 | | 0 | | ns | ## switching characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | T <sub>A</sub> = 25°C | | | MIN | I MAX | UNIT | |------------------|------------|----------------|-----------------------|-----|------|--------|-------|------| | PARAMETER | (INPUT) | | MIN | TYP | MAX | IVIIIN | WAX | UNIT | | f <sub>max</sub> | | | 100 | 125 | | 100 | | MHz | | <sup>t</sup> PLH | PRE or CLR | 0.00 | 1.5 | 5.7 | 8.9 | 1.5 | 9.6 | ns | | t <sub>PHL</sub> | PRE OF CLR | Q or Q | 1.5 | 6.6 | 11.3 | 1.5 | 12.5 | 113 | | t <sub>PLH</sub> | CLK | Q or Q | 1.5 | 6 | 8.5 | 1.5 | 9.4 | 20 | | <sup>†</sup> PHL | OLK | 4014 | 1.5 | 5.7 | 8 | 1.5 | 8.8 | ns | ### operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER | | TEST CO | TYP | UNIT | | |-----------------|---------------------------------------------|-----------------|-----------|------|----| | C <sub>pd</sub> | Power dissipation capacitance per flip-flop | $C_L = 50 pF$ , | f = 1 MHz | 30 | pF | <sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC. SCAS498A - DECEMBER 1986 - REVISED APRIL 1996 ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f = 3 \text{ ns}$ , $t_f = 3 \text{ ns}$ . - C. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright @ 1996, Texas Instruments Incorporated