Data Sheet: Technical Data Document Number: MC9RS08LE4 Rev. 2, 11/2008 ov. 2, 17,2000 # MC9RS08LE4 ### MC9RS08LE4 #### Features: - 8-Bit RS08 Central Processor Unit (CPU) - Up to 20 MHz CPU at 2.7 V to 5.5 V across temperature range of –40°C to 85°C - Subset of HC08 instruction set with added BGND instructions - · On-Chip Memory - 4 KB flash memory read/program/erase over full operating voltage and temperature - 256-byte random-access memory (RAM) - Security circuitry to prevent unauthorized access to flash memory contents - Power-Saving Modes - Wait and stop - Clock Source Options - Oscillator (XOSC) Loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 39.0625 kHz or 1 MHz to 20 MHz - Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supports bus frequencies up to 10 MHz - · System Protection - Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock - Low-voltage detection with reset or interrupt - Selectable trip points - Illegal opcode detection with reset - Illegal address detection with reset - Flash memory block protection - Development Support - Single-wire background debug interface - Breakpoint capability to allow single breakpoint setting during in-circuit debugging - Peripherals - LCD Up to 8 × 14 or 4 × 18 segments; compatible with 5 V or 3 V LCD glass displays using on-chip resistor bias network; functional in wait, stop modes for very low power LCD operation; frontplane and backplane pins multiplexed with GPIO functions; selectable frontplane and backplane configurations - ADC 8-channel, 10-bit resolution; 2.5 μs conversion time; automatic compare function; 1.7 mV/°C temperature sensor; internal bandgap reference channel; operation in stop; fully functional from 2.7 V to 5.5 V. - TPM Two 2-channel 16-bit timer/pulse-width modulator (TPM) modules; selectable input capture, output compare, or buffered edge- or center-aligned PWM on each channel - SCI One serial communications interface module with optional 13-bit break; LIN extensions - **KBI** 8-pin keyborad interrupt module - Input/Output - 26 GPIOs including 1 output-only pin and 1 input-only pin - Hysteresis and configurable pullup device on all input pins; configurable slew rate and drive strength on all output pins - · Package Options - 28-pin SOIC This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice. © Freescale Semiconductor, Inc., 2008. All rights reserved. ## **Table of Contents** | 1 | MCU | Block Diagram | | 3.8 | External Oscillator (XOSC) Characteristics | . 16 | |---|-------|--------------------------------------|---|------|---------------------------------------------|------| | 2 | Pin A | ssignments3 | | 3.9 | Internal Clock Source (ICS) Characteristics | . 17 | | 3 | Elect | rical Characteristics | | 3.10 | AC Characteristics | . 17 | | | 3.1 | Introduction | | | 3.10.1 Control Timing | . 17 | | | 3.2 | Parameter Classification | | | 3.10.2 TPM Module Timing | . 18 | | | 3.3 | Absolute Maximum Ratings | | 3.11 | ADC Characteristics | . 19 | | | 3.4 | Thermal Characteristics | | 3.12 | Flash Specifications | . 21 | | | 3.5 | ESD Protection and Latch-Up Immunity | 4 | Orde | ring Information | . 23 | | | 3.6 | DC Characteristics | 5 | Mech | anical Drawings | . 24 | | | 3.7 | Supply Current Characteristics | | | | | | | | | | | | | # **Revision History** To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://freescale.com/ The following revision history table summarizes changes contained in this document. | Revision | Date | Description of Changes | |----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 10/6/2008 | Initial public release. | | 2 | 11/3/2008 | In Table 8, updated the WIDD, added the maximum of RIDD and SIDD at 5 V and deleted RTI adder from stop with 32.768 kHz crystal external clock source reference enabled. Added maximum of I <sub>OLT</sub> in Table 7. | ## **Related Documentation** Find the most current versions of all documents at: http://www.freescale.com ### Reference Manual (MC9RS08LE4RM) Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information. # 1 MCU Block Diagram The block diagram, Figure 1, shows the structure of the MC9RS08LE4 MCU. ### NOTES: - 1. PTB0/TCLK/RESET/VPP is an input-only pin when used as port pin - 2. PTB1/BKGD/MS is an output-only pin Figure 1. MC9RS08LE4 Block Diagram # 2 Pin Assignments This section shows the pin assignments in the packages available for the MC9RS08LE4. Table 2-1. Pin Availability by Package Pin-Count | Pin Number | < Lowest Priority> Highest | | | | | | | |------------|----------------------------|-------|---------|-----------------|--|--|--| | 28 | Port Pin | Alt 1 | Alt 2 | Alt 3 | | | | | 1 | PTD3 | | KBIP7 | LCD3 | | | | | 2 | PTD2 | | KBIP6 | LCD2 | | | | | 3 | PTD1 | | KBIP5 | LCD1 | | | | | 4 | PTD0 | | KBIP4 | LCD0 | | | | | 5 | | | | $V_{DD}$ | | | | | 6 | | | | V <sub>SS</sub> | | | | | 7 | PTC0 | | EXTAL | | | | | | 8 | PTC1 | | XTAL | | | | | | 9 | PTB0 | TCLK | RESET | V <sub>PP</sub> | | | | | 10 | PTB1 | | BKGD | MS | | | | | 11 | PTB2 | | ADP0 | LCD21 | | | | | 12 | PTB3 | | ADP1 | LCD20 | | | | | 13 | PTB4 | | ADP2 | LCD19 | | | | | 14 | PTB5 | | ADP3 | LCD18 | | | | | 15 | PTB6 | | TPM1CH0 | LCD17 | | | | | 16 | PTB7 | | TPM1CH1 | LCD16 | | | | | 17 | PTA0 | | RxD | LCD15 | | | | | 18 | PTA1 | | TxD | LCD14 | | | | | 19 | PTA2 | | TPM2CH1 | LCD13 | | | | | 20 | PTA3 | | TPM2CH0 | LCD12 | | | | | 21 | PTA4 | | KBIP0 | LCD11 | | | | | 22 | PTA5 | | KBIP1 | LCD10 | | | | | 23 | PTA6 | | KBIP2 | LCD9 | | | | | 24 | PTA7 | | KBIP3 | LCD8 | | | | | 25 | PTD7 | | ADP7 | LCD7 | | | | | 26 | PTD6 | | ADP6 | LCD6 | | | | | 27 | PTD5 | | ADP5 | LCD5 | | | | | 28 | PTD4 | | ADP4 | LCD4 | | | | Figure 2. MC9RS08LE4 in 28-Pin SOIC Package ## 3 Electrical Characteristics ### 3.1 Introduction This section contains electrical and timing specifications for the MC9RS08LE4 microcontroller available at the time of publication. ### 3.2 Parameter Classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate: **Table 2. Parameter Classifications** | Р | Those parameters are guaranteed during production testing on each individual device. | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | ### **NOTE** The classification is shown in the column labeled "C" in the parameter tables where appropriate. ### 3.3 Absolute Maximum Ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this chapter. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ) or the programmable pull-up resistor associated with the pin is enabled. | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------------------|------------------|-------------------------------|------| | Supply voltage | V <sub>DD</sub> | 2.7 to 5.5 | V | | Maximum current into V <sub>DD</sub> | I <sub>DD</sub> | 120 | mA | | Digital input voltage | V <sub>In</sub> | -0.3 to V <sub>DD</sub> + 0.3 | V | | Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | I <sub>D</sub> | ±25 | mA | | Storage temperature range | T <sub>stg</sub> | -55 to 150 | °C | **Table 3. Absolute Maximum Ratings** ### 3.4 Thermal Characteristics This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits and it is user-determined rather than being controlled by the MCU design. In order to take PI/O into account in power calculations, determine the difference between actual pin voltage and $V_{SS}$ or $V_{DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{SS}$ or $V_{DD}$ will be very small. MC9RS08LE4 MCU Data Sheet, Rev. 2 Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values. <sup>&</sup>lt;sup>2</sup> All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ except the $\overline{RESET}/V_{PP}$ pin which is internally clamped to $V_{SS}$ only. Power supply must maintain regulation within operating $V_{DD}$ range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{In} > V_{DD}$ ) is greater than $I_{DD}$ , the injection current may flow out of $V_{DD}$ and could result in external power supply going out of regulation. Ensure external $V_{DD}$ load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low which would reduce overall power consumption. | Rating | Symbol | Value | Unit | |---------------------------------------------------|-------------------|-----------------------------------------------|------| | Operating temperature range (packaged) | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>-40 to 85 | °C | | Maximum junction temperature | T <sub>JMAX</sub> | 105 | °C | | Thermal resistance Single layer board 28-pin SOIC | $\theta_{\sf JA}$ | 70 | °C/W | **Table 4. Thermal Characteristics** The average chip-junction temperature (TJ) in °C can be obtained from: $$T_{.1} = T_{\Delta} + (P_{D} \times \theta_{.1\Delta})$$ Eqn. 1 where: $T_A = Ambient temperature, °C$ $\theta_{\rm JA}$ = Package thermal resistance, junction-to-ambient, °C /W $$P_D = P_{int} + P_{I/O}$$ $P_{int} = I_{DD} \times V_{DD}$ , Watts chip internal power $P_{I/O}$ = Power dissipation on input and output pins user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between PD and TJ (if PI/O is neglected) is: $$P_D = K \div (T_A + 273^{\circ}C)$$ Eqn. 2 Solving Equation 1 and Equation 2 for K gives: $$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (PD)^2$$ Eqn. 3 where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving equations 1 and 2 iteratively for any value of $T_A$ . ### 3.5 ESD Protection and Latch-Up Immunity Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage. All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM). A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device MC9RS08LE4 MCU Data Sheet, Rev. 2 #### **DC Characteristics** specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. **Table 5. ESD and Latch-up Test Conditions** | Model | Description | Symbol | Value | Unit | |---------------|-----------------------------|--------|-------|------| | | Series resistance | R1 | 1500 | Ω | | Human<br>Body | Storage capacitance | С | 100 | pF | | | Number of pulses per pin | _ | 3 | _ | | | Series resistance | R1 | 0 | Ω | | Machine | Storage capacitance | С | 200 | pF | | | Number of pulses per pin | _ | 3 | _ | | Latch up | Minimum input voltage limit | _ | -2.5 | V | | Latch-up | Maximum input voltage limit | _ | 7.5 | V | Table 6. ESD and Latch-Up Protection Characteristics | No. | Rating <sup>1</sup> | Symbol | Min | Max | Unit | |-----|-------------------------------------------|------------------|-------------------|-----|------| | 1 | Human body model (HBM) | V <sub>HBM</sub> | ±2000 | _ | V | | 2 | Machine model (MM) | V <sub>MM</sub> | ±200 | _ | ٧ | | 3 | Charge device model (CDM) | V <sub>CDM</sub> | ±500 | _ | ٧ | | 4 | Latch-up current at T <sub>A</sub> = 85°C | I <sub>LAT</sub> | ±100 <sup>2</sup> | _ | mA | | 4 | Latch-up current at T <sub>A</sub> = 85°C | I <sub>LAT</sub> | ±75 <sup>3</sup> | _ | mA | Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. ### 3.6 DC Characteristics This section includes information about power supply requirements, I/O pin characteristics, and power supply current in various operating modes. **Table 7. DC Characteristics (Temperature Range = −40 to 85°C Ambient)** | Num | С | Parameter | Symbol | Min | Typical | Max | Unit | |-----|---|-----------------------------------------------------------------------------------------|------------------|----------------------|--------------|--------------|------| | 1 | | Supply voltage (run, wait and stop modes.)<br>0 < f <sub>Bus</sub> <10MHz | $V_{DD}$ | 2.7 | _ | 5.5 | _ | | 2 | O | Minimum RAM retention supply voltage applied to $V_{\mbox{\scriptsize DD}}$ | $V_{RAM}$ | 0.8 <sup>1</sup> | 1 | 1 | V | | 3 | Р | Low-voltage Detection threshold $ (V_{DD} \text{falling}) \\ (V_{DD} \text{rising}) $ | V <sub>LVD</sub> | 1.80<br>1.88 | 1.86<br>1.94 | 1.95<br>2.03 | V | | 4 | С | Power on RESET (POR) voltage | $V_{POR}$ | 0.9 | _ | 1.7 | V | | | | Input high voltage (V <sub>DD</sub> > 2.3V) (all digital inputs) | | $0.70 \times V_{DD}$ | _ | _ | V | | 5 | С | Input high voltage (1.8 V $\leq$ V <sub>DD</sub> $\leq$ 2.3 V) (all digital inputs) | V <sub>IH</sub> | $0.85 \times V_{DD}$ | _ | _ | V | ### MC9RS08LE4 MCU Data Sheet, Rev. 2 $<sup>^2</sup>$ These pins meet JESD78A Class II (section 1.2) Level A (section 1.3) requirement of $\pm 100$ mA. $<sup>^3</sup>$ This pin meets JESD78A Class II (section 1.2) Level B (section 1.3) characterization to $\pm 75$ mA. Table 7. DC Characteristics (Temperature Range = -40 to 85°C Ambient) (continued) | Num | С | Parameter | Symbol | Min | Typical | Max | Unit | |-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|------------------|----------------------|----------| | | | Input low voltage (V <sub>DD</sub> > 2.3 V) (all digital inputs) | | _ | _ | $0.30 \times V_{DD}$ | V | | 6 | С | Input low voltage (1.8 V $\leq$ V <sub>DD</sub> $\leq$ 2.3 V) (all digital inputs) | | _ | _ | $0.30 \times V_{DD}$ | V | | 7 | С | Input hysteresis (all digital inputs) | V <sub>hys</sub> | $0.06 \times V_{DD}$ | _ | _ | V | | 8 | Р | Input leakage current (per pin) $V_{In} = V_{DD}$ or $V_{SS}$ , all input only pins | I <sub>In</sub> | _ | 0.025 | 1.0 | μА | | 9 | Р | High impedance (off-state) leakage current (per pin) $V_{In} = V_{DD}$ or $V_{SS}$ , all input/output | II <sub>OZ</sub> I | _ | 0.025 | 1.0 | μΑ | | 10 | Ρ | Internal pullup/pulldown resistors <sup>2</sup> (all port pins) | R <sub>PU</sub> | 20 | 45 | 65 | kΩ | | 11 | С | Output high voltage (port A) $I_{OH} = -5 \text{ mA } (V_{DD} \ge 4.5 \text{ V})$ $I_{OH} = -3 \text{ mA } (V_{DD} \ge 3 \text{ V})$ $I_{OH} = -2 \text{ mA } (V_{DD} \ge 1.8 \text{ V})$ | V <sub>OH</sub> | V <sub>DD</sub> – 0.8 | _<br>_<br>_<br>_ | _<br>_<br>_ | ٧ | | 12 | C | Maximum total Iон for all port pins | II <sub>OHT</sub> I | _ | _ | 40 | mA | | 13 | С | Output low voltage (port A) $I_{OL} = 5 \text{ mA } (V_{DD} \ge 4.5 \text{ V})$ $I_{OL} = 3 \text{ mA } (V_{DD} \ge 3 \text{ V})$ $I_{OL} = 2 \text{ mA } (V_{DD} \ge 1.8 \text{ V})$ | V <sub>OL</sub> | _<br>_<br>_ | _<br>_<br>_ | 0.8<br>0.8<br>0.8 | > | | 14 | С | Maximum total I <sub>OL</sub> for all port pins | I <sub>OLT</sub> | _ | _ | 100 | mA | | 15 | С | dc injection current <sup>3, 4, 5, 6</sup> $V_{In} < V_{SS}, V_{In} > V_{DD}$ Single pin limit Total MCU limit, includes sum of all stressed pins | _ | | _ | 0.2<br>0.8 | mA<br>mA | | 16 | С | Input capacitance (all non-supply pins) | C <sub>In</sub> | _ | _ | 7 | pF | <sup>&</sup>lt;sup>1</sup> This parameter is characterized and not tested on each device. $<sup>^2</sup>$ Measurement condition for pull resistors: $\rm V_{ln}$ = $\rm V_{SS}$ for pullup and $\rm V_{ln}$ = $\rm V_{DD}$ for pulldown. $<sup>^3</sup>$ All functional non-supply pins are internally clamped to $V_{SS}$ and $V_{DD}$ except the $\overline{RESET}/V_{PP}$ which is internally clamped to $V_{SS}$ only Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. <sup>&</sup>lt;sup>5</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. <sup>&</sup>lt;sup>6</sup> This parameter is characterized and not tested on each device. Figure 3. Typical $I_{OH}$ vs. $V_{OH}$ ( $V_{DD}$ = 5 V) Figure 4. Typical $I_{OH}$ vs. $V_{OH}$ ( $V_{DD}$ = 3 V) Figure 5. Typical $I_{OL}$ vs. $V_{OL}$ ( $V_{DD}$ = 5 V) Figure 6. Typical $I_{OL}$ vs. $V_{OL}$ ( $V_{DD}$ = 3 V) Figure 7. Typical $V_{OH}$ vs. $V_{DD}$ ( $I_{OH}$ = 2 mA) Figure 8. Typical $V_{OL}$ vs. $V_{DD}$ ( $I_{OL}$ = 2 mA) Figure 9. Typical Pullup Resistor Figure 10. Typical Pulldown Resistor # 3.7 Supply Current Characteristics **Table 8. Supply Current Characteristics** | Num | С | Parameter | Symbol | Bus Freq.<br>(MHz) | V <sub>DD</sub> (V) | Temp. (°C) | Typical | Max <sup>1</sup> | Unit | |-----|---|-------------------------------------------------|--------|--------------------|---------------------|-----------------|----------------------------|------------------|------| | | Р | | | 10 | 5 | -40<br>25<br>85 | 3.78<br>3.81<br>3.83 | 20 | | | 1 | С | Run supply | RIDD | 10 | 3 | -40<br>25<br>85 | 3.70<br>3.76<br>3.77 | _ | mA. | | ' | Т | current <sup>2</sup> | טטווו | | 5 | -40<br>25<br>85 | 0.94<br>0.95<br>0.95 | _<br>_<br>_ | IIIA | | | Т | | | 1.25 | 3 | -40<br>25<br>85 | 0.94<br>0.94<br>0.94 | _<br>_<br>_ | | | | Т | | | 2 | 5 | -40<br>25<br>85 | 932<br>943<br>947 | _<br>_<br>_ | | | 2 | Т | Wait supply current <sup>2</sup> | WIDD | | 3 | -40<br>25<br>85 | 940<br>959<br>954 | _<br>_<br>_ | μΑ | | | Т | | | 1 | 5 | -40<br>25<br>85 | 712<br>714<br>717 | _<br>_<br>_ | μΛ | | | Т | | | ' | 3 | -40<br>25<br>85 | 718<br>716<br>715 | _<br>_<br>_ | | | 3 | Р | Stop mode supply | SIDD | _ | 5 | -40<br>25<br>85 | 1.14<br>1.43<br>3.75 | 15 | μΑ | | | С | current | משוט | _ | 3 | -40<br>25<br>85 | 0.61<br>0.88<br>2.96 | _<br>_<br>_ | μΛ | | 4 | Т | ADC adder to | | _ | 5 | -40<br>25<br>85 | 119.85<br>128.72<br>131.70 | _<br>_<br>_ | μΑ | | 7 | Т | stop <sup>3</sup> | | _ | 3 | -40<br>25<br>85 | 115.28<br>123.86<br>126.60 | | μΛ | | 5 | Т | RTI adder from stop | | _ | 5 | -40<br>25<br>85 | 0.10<br>0.11<br>0.12 | _<br>_<br>_ | μΑ | | | Т | with 1 kHz clock<br>source enabled <sup>4</sup> | _ | _ | 3 | -40<br>25<br>85 | 0.11<br>0.11<br>0.12 | | μΛ | **Table 8. Supply Current Characteristics (continued)** | Num | С | Parameter | Symbol | Bus Freq.<br>(MHz) | V <sub>DD</sub> (V) | Temp. (°C) | Typical | Max <sup>1</sup> | Unit | |-----|---|---------------------|--------|--------------------|---------------------|------------|---------|------------------|------| | | | | | | | -40 | 69.40 | _ | | | | Т | LVI adder from stop | | _ | 5 | 25 | 72.07 | | | | 6 | | | | | | 85 | 73.29 | _ | μΑ | | | | (LVDE = 1 and | | | | -40 | 69.74 | _ | μΑ | | | Т | LVDSE = 1) | | _ | 3 | 25 | 72.19 | | | | | | | | | | 85 | 72.67 | | | Maximum value is measured at the nominal V<sub>DD</sub> voltage times 10% tolerance. Values given here are preliminary estimates prior to completing characterization <sup>&</sup>lt;sup>4</sup> Most customers are expecteed to find that auto-wakeup from stop can be used instead of the higher current wait mode. Figure 11. Typical RIDD vs. V<sub>DD</sub> (FEI, BusFreq. = 10 MHz) <sup>&</sup>lt;sup>2</sup> Does not include any dc loads on port pins <sup>&</sup>lt;sup>3</sup> Required asynchronous ADC clock and LVD to be enabled. ## 3.8 External Oscillator (XOSC) Characteristics Refer to Figure 12 for crystal or resonator circuit. **Table 9. External Oscillator Specifications (Temperature Range = −40 to 85°C Ambient)** | Num | С | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------|--------------------------------|------------------|-------------------| | 1 | D | Oscillator crystal or resonator (EREFS = 1) Low range, (IREFS = x) High range, FLL bypassed external (CLKS = 10, IREFS = x) High range, FLL engaged external (CLKS = 00, IREFS = 0) | f <sub>lo</sub><br>f <sub>hi_byp</sub><br>f <sub>hi_eng</sub> | 32<br>1 | _<br>_<br>_ | 38.4<br>5<br>5 | kHz<br>MHz<br>MHz | | 2 | D | Load capacitors | C <sub>1</sub><br>C <sub>2</sub> | See Note <sup>2</sup> | | | | | 3 | D | Feedback resistor Low range (32 kHz to 100 kHz) High range (1 MHz to 16 MHz) | R <sub>F</sub> | | 10<br>1 | | MΩ | | 4 | D | Series resistor Low range Low Gain (HGO = 0) High Gain (HGO = 1) High range Low Gain (HGO = 0) High Gain (HGO = 1) ≥ 8 MHz 4 MHz 1 MHz | R <sub>S</sub> | | 0<br>100<br>0<br>0<br>10<br>20 | _<br>_<br>_<br>_ | kΩ | | 5 | D | Crystal start-up time <sup>3, 4</sup> Low range High range | t<br>CSTL<br>t<br>CSTH | _<br>_ | 500<br>4 | | ms | <sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25 °C or is typical recommended value. <sup>&</sup>lt;sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications. Figure 12. Typical Crystal or Resonator Circuit <sup>&</sup>lt;sup>2</sup> See crystal or resonator manufacturer's recommendation. <sup>&</sup>lt;sup>3</sup> This parameter is characterized and not tested on each device. 17 ### 3.9 Internal Clock Source (ICS) Characteristics Table 10. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient) | Num | С | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|----------------------------------------------------------------------------------------------------------------|--------------------------|--------------|----------------------|---------|-------------------| | 1 | С | Square wave input clock frequency (EREFS = 0) FLL bypass external (CLKS = 10) FLL engaged external (CLKS = 00) | f <sub>extal</sub> | 0<br>0.03125 | | 20<br>5 | MHz | | 2 | С | Average internal reference frequency - untrimmed | f <sub>int_ut</sub> | 25 | 31.25 | 41.66 | kHz | | 3 | С | Average internal reference frequency - trimmed | f <sub>int_t</sub> | 31.25 | 31.25 | 39.0625 | kHz | | 4 | С | DCO output frequency range — untrimmed | f <sub>dco_ut</sub> | 12.8 | 16 | 21.33 | MHz | | 5 | С | DCO output frequency range — trimmed | f <sub>dco_t</sub> | 16 | 16 | 20 | MHz | | 6 | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature | $\Delta f_{dco\_res\_t}$ | _ | _ | ±0.2 | %f <sub>dco</sub> | | 7 | С | Total deviation of trimmed DCO output frequency over voltage and temperature | $\Delta f_{dco\_t}$ | _ | _ | ±2 | %f <sub>dco</sub> | | 8 | С | FLL acquisition time <sup>3,2</sup> | t <sub>acquire</sub> | _ | _ | 1 | ms | | 9 | С | Long term Jitter <sup>3</sup> of DCO output clock (averaged over 2 ms interval) | C <sub>Jitter</sub> | _ | _ | 0.6 | %f <sub>dco</sub> | <sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25 °C or is typical recommended value. ### 3.10 AC Characteristics This section describes AC timing characteristics for each peripheral system. ## 3.10.1 Control Timing **Table 11. Control Timing** | Num | С | Parameter | Symbol | Min | Typical | Max | Unit | |-----|---|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|----------|------|------| | 1 | D | Bus frequency $(t_{cyc} = 1/f_{Bus})$ | f <sub>Bus</sub> | 0 | _ | 10 | MHz | | 2 | D | Real time interrupt internal oscillator period | t <sub>RTI</sub> | 700 | 1000 | 1300 | μS | | 3 | D | External RESET pulse width <sup>1</sup> | t <sub>extrst</sub> | 150 | _ | _ | ns | | 4 | D | KBI pulse width <sup>2</sup> | t <sub>KBIPW</sub> | 1.5 t <sub>cyc</sub> | _ | _ | ns | | 5 | D | KBI pulse width in stop <sup>1</sup> | t <sub>KBIPWS</sub> | 100 | _ | _ | ns | | 6 | С | Port rise and fall time (load = 50 pF) <sup>3</sup> Slew rate control disabled (PTxSE = 0) Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> | | 11<br>35 | | ns | This is the shortest pulse that is guaranteed to pass through the pin input filter circuitry. Shorter pulses may or may not be recognized. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>BUS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. #### **AC Characteristics** - <sup>2</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case. - $^3$ Timing is shown with respect to 20% $\rm V_{DD}$ and 80% $\rm V_{DD}$ levels. Temperature range –40 $^{\circ}C$ to 85 $^{\circ}C$ . Figure 13. Reset Timing Figure 14. KBI Pulse Width ### 3.10.2 TPM Module Timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. | Num | С | Function | Symbol | Min | Max | Unit | |-----|---|---------------------------|-------------------|-----|----------------------|------------------| | 1 | D | External clock frequency | f <sub>TCLK</sub> | 0 | f <sub>Bus</sub> 1/4 | MHz | | 2 | D | External clock period | t <sub>TCLK</sub> | 4 | _ | t <sub>CYC</sub> | | 3 | D | External clock high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>CYC</sub> | | 4 | D | External clock low time | t <sub>clkl</sub> | 1.5 | _ | t <sub>CYC</sub> | | 5 | D | Input capture pulse width | f <sub>ICPW</sub> | 1.5 | _ | t <sub>CYC</sub> | Table 12. TPM/MTIM Input Timing Figure 15. Timer External Clock MC9RS08LE4 MCU Data Sheet, Rev. 2 Figure 16. Timer Input Capture Pulse ### 3.11 ADC Characteristics Figure 17. 5 Volt 10-bit ADC Operating Conditions | Characteristic | Conditions | Symb | Min | Typical <sup>1</sup> | Max | Unit | |------------------------------------------|------------------------------------------------------------------------------|--------------------|-------------------|----------------------|-------------------|---------| | Cupply voltage | Absolute | $V_{DDAD}$ | 1.8 | _ | 5.5 | V | | Supply voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDAD</sub> ) <sup>2</sup> | $\Delta V_{DDAD}$ | -100 | 0 | 100 | mV | | Ground voltage | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSAD</sub> ) <sup>2</sup> | ΔV <sub>SSAD</sub> | -100 | 0 | 100 | mV | | Reference voltage high | | V <sub>REFH</sub> | 1.8 | $V_{DDAD}$ | $V_{DDAD}$ | V | | Reference voltage low | | V <sub>REFL</sub> | V <sub>SSAD</sub> | V <sub>SSAD</sub> | $V_{SSAD}$ | V | | Input voltage | | V <sub>ADIN</sub> | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | | Input capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | | Input resistance | | R <sub>ADIN</sub> | _ | 3 | 5 | kΩ | | Analog source resistance external to MCU | 10 bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz | R <sub>AS</sub> | _ | | 5<br>10 | kΩ | | | 8 bit mode (all valid f <sub>ADCK</sub> ) | | _ | _ | 10 | | | ADC conversion clock | High speed (ADLPC = 0) | f | 0.4 | _ | 8.0 | MHz | | frequency | Low power (ADLPC = 1) | f <sub>ADCK</sub> | 0.4 | _ | 4.0 | IVII IZ | Typical values assume $V_{DDAD} = 5.0 \text{ V}$ , Temp = 25 °C, $f_{ADCK} = 1.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. <sup>&</sup>lt;sup>2</sup> DC potential difference. Figure 18. ADC Input Impedance Equivalency Diagram Table 13. 10-bit ADC Characteristics ( $V_{REFH} = V_{DDAD}$ , $V_{REFL} = V_{SSAD}$ ) | Nu<br>m | С | Characteristic | Conditions | Symb | Min | Typical <sup>1</sup> | Max | Unit | |---------|---|-------------------------------------------------|---------------------------|--------------------|------|----------------------|-----|------| | 1 | Т | Supply current<br>ADLPC=1<br>ADLSMP=1<br>ADCO=1 | | I <sub>DDAD</sub> | _ | 133 | _ | μΑ | | 2 | Т | Supply current<br>ADLPC=1<br>ADLSMP=0<br>ADCO=1 | | I <sub>DDAD</sub> | | 218 | | μΑ | | 3 | Т | Supply current<br>ADLPC=0<br>ADLSMP=1<br>ADCO=1 | | I <sub>DDAD</sub> | | 327 | _ | μΑ | | 4 | Р | Supply current<br>ADLPC=0<br>ADLSMP=0<br>ADCO=1 | V <sub>DDAD</sub> ≤ 5.5 V | I <sub>DDAD</sub> | _ | 0.582 | 1 | mA | | 5 | | Supply current | Stop, reset, module off | I <sub>DDAD</sub> | _ | 0.011 | 1 | μΑ | | 6 | Б | ADC | High speed (ADLPC = 0) | f | 2 | 3.3 | 5 | MUS | | | Р | asynchronous<br>clock source | Low power (ADLPC = 1) | f <sub>ADACK</sub> | 1.25 | 2 | 3.3 | MHz | Table 13. 10-bit ADC Characteristics ( $V_{REFH} = V_{DDAD}$ , $V_{REFL} = V_{SSAD}$ ) (continued) | Nu<br>m | С | Characteristic | Conditions | Symb | Min | Typical <sup>1</sup> | Max | Unit | |---------|------|--------------------------------------------------------|---------------------------|------------------|-----------|----------------------|------|------------------| | _ | _ | Conversion time | Short sample (ADLSMP = 0) | | _ | 20 | _ | ADCK | | 7 | Р | (Including sample time) | Long sample (ADLSMP = 1) | t <sub>ADC</sub> | _ | 40 | _ | cycles | | 8 | Р | Sample time | Short sample (ADLSMP = 0) | | _ | 3.5 | _ | ADCK | | 0 | Ρ | Sample time | Long sample (ADLSMP = 1) | t <sub>ADS</sub> | _ | 23.5 | _ | cycles | | 0 | Р | Total | 10-bit mode | F | _ | ±1 | ±2.5 | LSB <sup>2</sup> | | 9 | P | unadjusted<br>error | 8-bit mode | E <sub>TUE</sub> | _ | ±0.5 | ±1.0 | | | | | | 10-bit mode | DNL | _ | ±0.5 | ±1.0 | LSB <sup>2</sup> | | 10 | 10 P | Differential non-linearity | 8-bit mode | DINL | _ | ±0.3 | ±0.5 | LOD | | | | , | Monotonicity | and no-mis | sing-code | s guaranteed | | | | 11 | 11 C | Integral | 10-bit mode | INL | _ | ±0.5 | ±1.0 | LSB <sup>2</sup> | | | | non-linearity | 8-bit mode | IIVL | | ±0.3 | ±0.5 | LOD- | | 12 | Р | Zero-scale error | 10-bit mode | E | - | ±0.5 | ±1.5 | LSB <sup>2</sup> | | 12 | | Zeio-scale eiioi | 8-bit mode | E <sub>ZS</sub> | _ | ±0.5 | ±0.5 | LOD | | 13 | Р | Full-scale error | 10-bit mode | F | _ | ±0.5 | ±1.5 | LSB <sup>2</sup> | | 13 | | $V_{ADIN} = V_{DDA}$ | 8-bit mode | E <sub>FS</sub> | _ | ±0.5 | ±0.5 | LOD | | 14 | D | Quantization | 10-bit mode | E. | _ | _ | ±0.5 | LSB <sup>2</sup> | | 14 | | error | 8-bit mode | <b>∟</b> Q | | _ | ±0.5 | LOD | | | | Input leakage | 10 bit mode | | | ±0.2 | ±2.5 | | | 15 | D | error<br>pad leakage <sup>3</sup> *<br>R <sub>AS</sub> | 8 bit mode | E <sub>IL</sub> | _ | ±0.1 | ±1 | LSB <sup>2</sup> | Typical values assume V<sub>DDAD</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. ## 3.12 Flash Specifications This section provides details about program/erase times and program-erase endurance for the flash memory. For detailed information about program/erase operations, see the reference manual. **Table 14. Flash Characteristics** | Num | С | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|----------------------------------|----------|------|----------------------|------|------| | 1 | D | Supply voltage for program/erase | $V_{DD}$ | 2.7 | _ | 5.5 | V | | 2 | D | Program/Erase voltage | $V_{PP}$ | 11.8 | 12 | 12.2 | V | ### MC9RS08LE4 MCU Data Sheet, Rev. 2 <sup>&</sup>lt;sup>2</sup> 1 LSB = $(V_{REFH} - V_{REFL})/2^N$ <sup>&</sup>lt;sup>3</sup> Based on input pad leakage current. Refer to pad electrical. **Table 14. Flash Characteristics (continued)** | Num | С | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-----------------------------------------------------------------------------------------|-------------------------------------------------|------|----------------------|------------|--------------------------| | 3 | С | V <sub>PP</sub> current<br>Program<br>Mass erase | I <sub>VPP_prog</sub><br>I <sub>VPP_erase</sub> | = | | 200<br>100 | μ <b>Α</b><br>μ <b>Α</b> | | 4 | D | Supply voltage for read operation 0 < f <sub>Bus &lt;</sub> 10 MHz | V <sub>Read</sub> | 1.8 | _ | 5.5 | V | | 5 | Р | Byte program time | t <sub>prog</sub> | 20 | | 40 | μS | | 6 | Р | Mass erase time | t <sub>me</sub> | 500 | _ | _ | ms | | 7 | С | Cumulative program HV time <sup>2</sup> | t <sub>hv</sub> | _ | _ | 8 | ms | | 8 | С | Total cumulative HV time (total of t <sub>me</sub> & t <sub>hv</sub> applied to device) | t <sub>hv_total</sub> | _ | _ | 2 | hours | | 9 | D | HVEN to program setup time | t <sub>pgs</sub> | 10 | _ | _ | μS | | 10 | D | PGM/MASS to HVEN setup time | t <sub>nvs</sub> | 5 | _ | _ | μS | | 11 | D | HVEN hold time for PGM | t <sub>nvh</sub> | 5 | _ | _ | μS | | 12 | D | HVEN hold time for MASS | t <sub>nvh1</sub> | 100 | _ | _ | μS | | 13 | D | V <sub>PP</sub> to PGM/MASS setup time | t <sub>vps</sub> | 20 | _ | _ | ns | | 14 | D | HVEN to V <sub>PP</sub> hold time | t <sub>vph</sub> | 20 | _ | _ | ns | | 15 | D | V <sub>PP</sub> rise time <sup>3</sup> | t <sub>vrs</sub> | 200 | _ | _ | ns | | 16 | D | Recovery time | t <sub>rcv</sub> | 1 | _ | _ | μS | | 17 | D | Program/erase endurance<br>$T_L$ to $T_H = -40$ °C to 85°C | _ | 1000 | | | cycles | | 18 | O | Data retention | t <sub>D_ret</sub> | 100 | _ | | years | <sup>&</sup>lt;sup>1</sup> Typicals are measured at 25 °C. Figure 19. Example V<sub>PP</sub> Filtering thu is the cumulative high voltage programming time to the same row before next erase. Same address can not be programmed more than twice before next erase. <sup>&</sup>lt;sup>3</sup> Fast V<sub>PP</sub> rise time may potentially trigger the ESD protection structure, which may result in over-current flowing into the pad and cause permanent damage to the pad. External filtering for the V<sub>PP</sub> power source is recommended. An example V<sub>PP</sub> filter is shown in Figure 19. - <sup>1</sup> Next Data applies if programming multiple bytes in a single row, refer to MC9RS08LE4 Reference Manual. - $^{2}$ $V_{DD}$ must be at a valid operating voltage before voltage is applied or removed from the $V_{PP}$ pin. MASS to the second of sec Figure 20. Flash Program Timing $^{1}~~V_{\text{DD}}$ must be at a valid operating voltage before voltage is applied or removed from the $V_{\text{PP}}$ pin. Figure 21. Flash Mass Erase Timing # 4 Ordering Information This section contains ordering numbers for MC9RS08LE4 devices. See below for an example of the device numbering system. **Table 15. Device Numbering System** | Device Number | Memory | | Package | | | | |---------------|--------|-----------|---------|------------|--------------|--| | Device Number | Flash | RAM | Туре | Designator | Document No. | | | MC9RS08LE4 | 4 KB | 256 bytes | 28 SOIC | PC | 98ASB42345B | | # 5 Mechanical Drawings This following pages contain mechanical specifications for MC9RS08LE4 package options. • 28-pin SOIC (small outline integrated circuit) | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |----------------------------------------------------|--------------------------------|----------------|------------------|-------------| | TITLE: SOIC, WIDE BOD | DOCUMENT NO | ): 98ASB42345B | REV: G | | | 28 LEAD | CASE NUMBER: 751F-05 10 MAR 20 | | | | | CASEOUTLINE | STANDARD: MS-013AE | | | | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | L OUTLINE | PRINT VERSION NO | OT TO SCALE | | |------------------------------------------------------|-------------|------------------|----------------|--------| | TITLE: SOIC, WIDE BOD | )Y. | DOCUMENT NO | ): 98ASB42345B | REV: G | | 28 LEAD | CASE NUMBER | 2: 751F-05 | 10 MAR 2005 | | | CASEOUTLINE | STANDARD: | MS-013AE | | | #### NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. MATERIAL CONDITION. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THIS DIMENSION AT MAXIMUM 4. 751F-01 THRU -04 OBSOLETE. NEW STANDARD: 751F-05 THIS DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION ALLOWABLE DAM BAR | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION N | OT TO SCALE | |------------------------------------------------------|-----------|--------------------------|-----------------|-------------| | TITLE: SOIC, WIDE BODY, 28 LEAD CASEOUTLINE | | DOCUMENT NO: 98ASB42345B | | REV: G | | | | CASE NUMBER: 751F-05 | | 10 MAR 2005 | | | | STANDARD: MS-013AE | | | #### How to Reach Us: #### **Home Page:** www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support ### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MC9RS08LE4 Rev. 2 11/2008 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license customer's technical experts. Freescale Semiconductor dues not convey any mornous under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale $^{\text{TM}}$ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2008. All rights reserved.