#### **FEATURES AND BENEFITS** - Serial interface for full digital control - Dual full-bridge gate drive for N-channel MOSFETs - Dual 6-bit DAC current reference - Operation over 12 to 50 V supply voltage range - Synchronous rectification - Cross-conduction protection - Adjustable mixed decay - Fixed off-time PWM current control - Low-current idle mode ### PACKAGE: 38-pin TSSOP (suffix LD) Not to scale #### DESCRIPTION The A3985 is a flexible dual full-bridge gate driver suitable for driving a wide range of higher power industrial bipolar 2-phase stepper motors or 2-phase brushless dc motors. It can also be used to drive two individual torque motors or solenoid actuators. Motor power is provided by external N-channel power MOSFETs at supply voltages from 12 to 50 V. Full digital control is provided by two serially accessible registers that allow programming of off-time, blank-time, dead-time, mixed decay ratios, synchronous rectification, master clock source selection, and division ratio and idle mode. All internal timings are derived from a master clock that can be generated on-chip or provided by an external clock such as the system clock of the master controller. A programmable divider allows for a wide range of external system clock frequencies. The internal fixed off-time PWM current-control timing is programmed via the serial interface to operate in slow, fast, and mixed current-decay modes. The desired load-current level and direction is set via the serial port with a direction bit and two 6-bit linear DACs in conjunction with a reference voltage. The seven bits of control allow maximum flexibility in torque control for a variety of step methods, from microstepping to Continued on the next page... ### **Typical Application** ## A3985 ### **Digitally Programmable Dual Full-Bridge MOSFET Driver** ### **DESCRIPTION** (continued) full-step drive. Load current in the external power MOSFET full bridges is set in 1.56% increments of the maximum value. The above-supply voltage required for the high-side N-channel MOSFETs is provided by a bootstrap capacitor. Efficiency is enhanced by using synchronous rectification and the power FETs are protected from shoot-through by integrated crossover-control and programmable dead time. In addition to crossover current control, internal circuit protection provides thermal shutdown with hysteresis and undervoltage lockout. Special power-up sequencing is not required. This component is supplied in a 38-pin TSSOP (package LD) with 100% matte tin leadframe plating. #### **SELECTION GUIDE** | Part Number | Packing | |--------------|-------------------------------------| | A3985SLDTR-T | Tape and reel, 4000 pieces per reel | ### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Notes | Rating | Units | |-------------------------------|----------------------|---------|----------------|-------| | Supply Voltage | V <sub>BB</sub> | | -0.3 to 50 | V | | Logic Supply Voltage | V <sub>DD</sub> | | –0.3 to 7 | V | | Logic Inputs and Outputs | | | -0.3 to 7 | V | | SENSEx pins | | | –1 to 1 | V | | Sxx pins | | | –2 to 55 | V | | LSSx pins | | | –2 to 5 | V | | GHxx pins | | | Sxx to Sxx+15 | V | | GLxx pins | | | –2 to 16 V | V | | Cxx pins | | | -0.3 to Sxx+15 | V | | Operating Ambient Temperature | T <sub>A</sub> | Range S | -20 to 85 | °C | | Junction Temperature | T <sub>J</sub> (max) | | 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -55 to 150 | °C | ### **FUNCTIONAL BLOCK DIAGRAM** ### **ELECTRICAL CHARACTERISTICS:** Valid at $T_A = 25^{\circ}C$ , $V_{DD} = 5$ V, $V_{BB} = 12$ to 50 V, unless noted otherwise | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------|-------------------------|--------------------------------------------------------|-----------------------|------|---------------------|-------| | SUPPLY AND REFERENCE | | | | | | , | | Load Supply Voltage Range | V <sub>BB</sub> | | 12 | _ | 50 | V | | Lood Supply Current | | f <sub>MCK</sub> = 4 MHz, C <sub>LOAD</sub> = 1000 pF | _ | _ | 10 | mA | | Load Supply Current | I <sub>BB</sub> | ENABLE = High, outputs disabled | _ | _ | 6 | mA | | Load Supply Idle Current | I <sub>BBQ</sub> | Word1:Bit D18 = 0 | _ | _ | 100 | μΑ | | Logic Supply Voltage Range | V <sub>DD</sub> | | 3.0 | _ | 5.5 | V | | Logic Supply Current | I <sub>DD</sub> | | _ | _ | 10 | mA | | Logic Supply Idle Current | I <sub>DDQ</sub> | Word1:Bit D18 = 0 | _ | _ | 300 | μA | | Regulator Output | V <sub>REG</sub> | I <sub>REGInt</sub> = 30 mA | 11.25 | _ | 13 | V | | Bootstrap Diode Forward Voltage | V <sub>fBOOT</sub> | I <sub>fBOOT</sub> = 10 mA | 0.6 | 0.8 | 1 | V | | GATE OUTPUT DRIVE | | | | | | | | Turn-On Rise Time | t <sub>r</sub> | C <sub>LOAD</sub> = 1000 pF, 20% to 80% | 80 | 120 | 160 | ns | | Turn-Off Fall Time | t <sub>f</sub> | C <sub>LOAD</sub> = 1000 pF, 80% to 20% | 40 | 60 | 80 | ns | | Turn-On Propagation Delay | t <sub>p(on)</sub> | ENABLE low to gate drive on | _ | 120 | _ | ns | | Turn-Off Propagation Delay | t <sub>p(off)</sub> | ENABLE high to gate drive off | _ | 120 | _ | ns | | Crossover Dead Time | t <sub>DEAD</sub> | f <sub>MCK</sub> = 4 MHz,<br>Word1:Bits D1 and D2 = 00 | 0.5 | - | 0.75 | μs | | Pull-Up On Resistance | R <sub>DS(on)UP</sub> | I <sub>GH</sub> = -25 mA | 30 | 40 | 55 | Ω | | Pull-Down On Resistance | R <sub>DS(on)DN</sub> | I <sub>GL</sub> = 25 mA | 14 | 19 | 24 | Ω | | Short-Circuit Current – Source [1] | I <sub>SC(source)</sub> | | -140 | -110 | -80 | mA | | Short-Circuit Current – Sink | I <sub>SC(sink)</sub> | | 160 | 200 | 250 | mA | | GHx Output Voltage | V <sub>GHx</sub> | CBOOTx fully charged | V <sub>C</sub> -0.2 | _ | _ | V | | GLx Output Voltage | V <sub>GLx</sub> | | V <sub>REG</sub> -0.2 | - | _ | V | | LOGIC INPUTS | | | | | | | | Input Low Voltage | V <sub>IL</sub> | | _ | _ | 0.3 V <sub>DD</sub> | V | | Input High Voltage | V <sub>IH</sub> | | 0.7 V <sub>DD</sub> | _ | _ | V | | Input Hysteresis | V <sub>IHys</sub> | | 150 | 300 | _ | mV | | Input Current <sup>1</sup> | I <sub>IN</sub> | | -1 | - | 1 | μA | | Output Low Voltage | V <sub>OL</sub> | SDO, I <sub>OL</sub> = 0.5 mA | | | 0.5 | V | | Output High Voltage | V <sub>OH</sub> | SDO, I <sub>OH</sub> = -0.3 mA | V <sub>DD</sub> -0.5 | | | V | | Output Leakage Current [1] | I <sub>Oleak</sub> | SDO, STR = 1, 0 V< V <sub>O</sub> < V <sub>DD</sub> | -1 | | 1 | μΑ | Continued on the next page... **ELECTRICAL CHARACTERISTICS** (continued): Valid at $T_A = 25^{\circ}C$ , $V_{DD} = 5$ V, $V_{BB} = 12$ to 50 V, unless noted otherwise | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------------|-----------------------|--------------------------------------------------------------------------|-------|------|------|-------| | CURRENT CONTROL | · | | | | · | · | | Blank Time | t <sub>BLANK</sub> | f <sub>MCK</sub> = 4 MHz;<br>Word1:Bits D1 and D2 = 00 | _ | 1 | _ | μs | | Fixed Off-Time | t <sub>OFF</sub> | f <sub>MCK</sub> = 4 MHz,<br>Word1:Bits D3 to D7 = 01010, and<br>D15 = 0 | 21.75 | _ | 22 | μs | | Reference Input Voltage | V <sub>REF</sub> | | 0.8 | _ | 2 | V | | Internal Reference Voltage | V <sub>REFInt</sub> | 20 kΩ to V <sub>DD</sub> | 1.9 | 2.0 | 2.1 | V | | Current Trip Point Error [2] | E <sub>ITrip</sub> | V <sub>REF</sub> = 2 V | - | _ | ±5 | % | | Reference Input Current [1] | I <sub>REF</sub> | | -3 | 0 | 3 | μA | | Internal Oscillator Frequency | f <sub>OSC</sub> | $R_{OSC}$ = 10 k $\Omega$ | 3.2 | 4 | 4.8 | MHz | | Maximum Clock Input Frequency | f <sub>EXTmax</sub> | External clock selected | _ | 10 | _ | MHz | | Master Clock Frequency | f <sub>MCK</sub> | | 0.5 | 4 | 5 | MHz | | PROTECTION | | | • | | | | | VREG Undervoltage Lockout | V <sub>REGUV</sub> | Decreasing V <sub>REG</sub> | 7.5 | 8 | 8.5 | V | | VREG Undervoltage Lockout<br>Hysteresis | V <sub>REGUVHys</sub> | | 100 | 200 | _ | mV | | VDD Undervoltage Lockout | V <sub>DDUV</sub> | Decreasing V <sub>DD</sub> | 2.45 | 2.7 | 2.95 | V | | VDD Undervoltage Lockout<br>Hysteresis | V <sub>DDUVHys</sub> | | 50 | 100 | _ | mV | | Overtemperature Shut Down | T <sub>TSD</sub> | Temperature increasing | _ | 165 | _ | °C | | Overtemperature Shut Down<br>Hysteresis | T <sub>TSDHys</sub> | Recovery = T <sub>TSD</sub> - T <sub>TSDHys</sub> | _ | 15 | _ | °C | Continued on the next page... ### THERMAL CHARACTERISTICS | Characteristic | Symbol | Test Conditions* | Value | Units | |----------------------------|---------------|------------------------------------------------|-------|-------| | Deales of Thomas Decisions | $R_{ hetaJA}$ | 4-layer PCB, based on JEDEC standard | 51 | °C/W | | Package Thermal Resistance | | 1-layer PCB with copper limited to solder pads | 127 | °C/W | <sup>\*</sup>Additional thermal information available on Allegro Web site. **ELECTRICAL CHARACTERISTICS** (continued): Valid at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5 V, V<sub>BB</sub> = 12 to 50 V, unless noted otherwise | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | |--------------------------------------|--------------------|-----------------|------|------|------|-------| | SERIAL DATA TIMING | | | | | | | | Serial Clock High Time | t <sub>SCKH</sub> | | 50 | _ | _ | ns | | Serial Clock Low Time | t <sub>SCKL</sub> | | 50 | _ | _ | ns | | Strobe Lead Time | t <sub>STLD</sub> | | 30 | _ | _ | ns | | Strobe Lag Time | t <sub>STLG</sub> | | 30 | _ | _ | ns | | Strobe High Time | t <sub>STRH</sub> | | 150 | _ | _ | ns | | Data Out Enable Time | t <sub>SDOE</sub> | | _ | _ | 40 | ns | | Data Out Disable Time | t <sub>SDOD</sub> | | _ | _ | 30 | ns | | Data Out Valid Time from SCK Falling | t <sub>SDOV</sub> | | _ | _ | 40 | ns | | Data Out Hold Time from SCK Falling | t <sub>SDOH</sub> | | 5 | _ | _ | ns | | Data In Set-up Time to SCK Rising | t <sub>SDIS</sub> | | 15 | _ | _ | ns | | Data In Hold Time from SCK Rising | t <sub>SDIH</sub> | | 10 | _ | _ | ns | | WC Set-up Time to STR Rising | t <sub>SWCS</sub> | | 15 | _ | _ | ns | | WC Hold Time from STR Rising | t <sub>SWCH</sub> | | 50 | _ | _ | ns | | WC Hold Time from STR Falling | t <sub>SLWCH</sub> | | 30 | | | ns | <sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of (sourcing) the specified device pin. ### **Serial Data Timing Diagram** Dx = Current data transfer block Dx\* = Previous data transfer block \*\* = Undefined, usually LSB from previous transfer <sup>&</sup>lt;sup>[2]</sup> Current Trip Point Error is the difference between actual current trip point and the target current trip point, referred to full scale (100%) current: E<sub>ITrip</sub> = 100 × (I<sub>TripActual</sub> – I<sub>TripTarget</sub>) / I<sub>FullScale</sub> % ### **FUNCTIONAL DESCRIPTION** ### **Basic Operation** The A3985 is a highly configurable dual full-bridge FET driver with built-in digital current control. All features are accessed through a simple SPI (Serial Peripheral Interface) compatible serial port, allowing multiple motors to be controlled with as few as three wires. Because the full-bridge control circuits are independently controlled, the A3985 can be used to drive 2-phase bipolar stepper motors and 2-phase brushless dc (BLDC) motors. The current in each of the two external power full-bridges (which are all N-channel MOSFETs) is regulated by a fixed off-time PWM control circuit. The full-bridge current at each step is set by the value of an external current sense resistor, $R_{\text{SENSE}X}$ , in the ground connection to the bridge, a reference voltage, $V_{\text{REF}}$ , and the output of the DAC controlled by the serial data. The use of PWM with N-channel MOSFETs provides the most cost-effective solution for a high efficiency motor drive. The A3985 provides all the necessary circuits to ensure that the gate-source voltage of both high-side and low-side external MOSFETs are above 10 V, and that there is no cross-conduction (shoot through) in the external bridge. Specific functions are described more fully in the following sections. #### **Power Supplies** Two power connections are required. The motor power supply should be connected to VBB to provide the gate drive levels. Power for internal logic is provided by the VDD input. Internal logic is designed to operate from 3 to 5.5 V, allowing the use of 3.3 or 5 V external logic interface circuits. **GND** The ground pin is a reference voltage for internal logic and analog circuits. There is no large current flow through this pin. To avoid any noise from switching circuits, this should have an independent trace to the supply ground star point. **VREG** The voltage at this pin is generated by a low-drop-out linear regulator from the VBB supply. It is used to operate the low-side gate drive outputs, GLxx, and to provide the charging current for the bootstrap capacitors, CBOOTx. To limit the voltage drop when the charge current is provided, this pin should be decoupled with a ceramic capacitor, CREG, to ground. The value $C_{REG}$ should typically be 40 times the value of the bootstrap capacitor for PWM frequencies up to 14 kHz. Above 14 kHz, the minimum recommended value can be determined from the following formula: $C_{\text{REG}} > C_{\text{BOOT}} \times 3 \times f_{\text{PWM}}$ , where $C_{REG}$ and $C_{BOOT}$ are in nF, and $f_{PWM}$ is the maximum PWM frequency, in kHz. $V_{REG}$ is monitored, and if the voltage becomes too low, the outputs will be disabled. **REF** The reference voltage, $V_{REF}$ , at this pin sets the maximum (100%) peak current. The REF input is internally limited to 2 V when a 20 k $\Omega$ pull-up resistor is connected between VREF and VDD. This allows the maximum reference voltage to be set without the need for an externally-generated voltage. An external reference voltage below the maximum can also be input on this pin. The voltage at VREF is divided by the range select ratio $G_m$ to produce the DAC reference voltage level. **OSC** The PWM timing is based on a master clock, typically running at 4 MHz. The master clock period is used to derive the PWM off-time, dead time, and blanking time. The master clock frequency can be set by an internal oscillator or by one of three division ratios of an external clock. These four options are selected by bits D12 and D13 of the Control register word. When the A3985 is configured to use an external clock, this is input on the OSC pin and will usually provide more precision than using the internal oscillator. The three internal divider alternatives provide flexibility in setting the master clock frequency based on available external system clocks. If internal timing is selected, $f_{OSC}$ is configured by using an external resistor, ROSC, connected from the OSC pin to GND. This sets the frequency (in MHz) to approximately: $$f_{\rm OSC} \approx 100 / (6 + 1.9 \times R_{\rm OSC})$$ , where $R_{OSC}$ , in $k\Omega$ , is typically between 50 $k\Omega$ and 10 $k\Omega$ . **SDI, SCK, STR, SDO** These are the serial port interface pins. Data is clocked into SDI by a clock signal on SCK. The data is then latched by a signal on STR. Note, however, that SCK must be high for one setup time interval, t<sub>STLG</sub>, before STR goes high and SCK must remain high for one hold time interval, t<sub>STRH</sub>, after STR has gone high (see Serial Data Timing Diagram). If required, the serial data out pin, SDO, can be used to read back the previously latched serial data or to form a daisy chain for multiple controllers using a single STR connection. (For bit assignment details, see the Bit Assignments table.) **WC** This input provides a lockout capability for writing to the Control register. When set to logic high, no changes can be made to the Control register through the serial port. When at logic low, the data on the serial port will update the Control register (if selected by D0 = 1) while STR is high. This provides a mechanism to avoid inadvertently changing the Control register settings by erroneous or corrupt serial data signals. #### **Gate Drive** The A3985 is designed to drive external power N-channel MOSFETs. It supplies the transient currents necessary to quickly charge and discharge the external FET gate capacitance in order to reduce dissipation in the external FET during switching. The charge and discharge rate can be controlled using an external resistor, RGx, in series with the connection to the gate of the FET. Cross-conduction is prevented by the gate drive circuits which introduce a dead time, t<sub>DEAD</sub>, between switching one FET off and the complementary FET on. t<sub>DEAD</sub> is at least 2, 3, 4, or 6 periods of the master clock, depending on the corresponding value set in the Control register (Word 1: bits D1 and D2). t<sub>DEAD</sub> can be up to 1 cycle longer than the programmed value, to allow synchronization with the master clock. **ENABLE** This input simply turns off all of the power MOS-FETs. Set to logic high to disable outputs. When at logic low, the internal control enables the outputs as required. Inputs to the registers and the internal sequencing logic are all active independent of the ENABLE input state. **C1A**, **C1B**, **C2A**, **and C2B** High-side connections for the bootstrap capacitors, CBOOTx, and positive supply for high-side gate drivers. The bootstrap capacitors are charged to approximately $V_{REG}$ when the associated output Sxx terminal is low. When the output swings high, the voltage on this terminal rises with the output to provide the boosted gate voltage needed for the high-side N-channel power MOSFETs. The bootstrap capacitor should be ceramic and have a value of 10 to 20 times the total MOSFET gate capacitance. **GH1A, GH1B, GH2A, and GH2B** High-side gate drive outputs for external N-channel MOSFETs. External series gate resistors can be used to control the slew rate seen at the gate, thereby controlling the di/dt and dv/dt at the motor terminals. GHxx=1 (high) means that the upper half of the driver is turned on and will source current to the gate of the high-side MOSFET in the external motor-driving bridge. GHxx=0 (low) means that the lower half of the driver is turned on and will sink current from the external MOSFET gate circuit to the respective Sxx pin. **S1A**, **S1B**, **S2A**, **and S2B** Directly connected to the motor, these terminals sense the voltages switched across the load and define the negative supply for the floating high-side drivers. The discharge current from the high-side MOSFET gate capacitance flows through these connections which should have low impedance traces to the MOSFET bridge. **GL1A, GL1B, GL2A, and GL2B** Low-side gate drive outputs for external N-channel MOSFETs. External series gate resistors (as close as possible to the MOSFET gate) can be used to reduce the slew rate seen at the gate, thereby controlling the di/dt and dv/dt at the motor terminals. GLxx=1 (high) means that the upper half of the driver is turned on and will source current to the gate of the low-side MOSFET in the external motor-driving bridge. GLxx=0 (low) means that the lower half of the driver is turned on and will sink current from the gate of the external MOSFET to the LSSx pin. **LSS1 and LSS2** Low-side return path for discharge of the gate capacitors, connected to the common sources of the low-side external FETs through low-impedance traces. #### Internal PWM Current Control Each full-bridge is independently controlled by a fixed off-time PWM current control circuit that limits the load current in the phase to a desired value, $I_{Trip}$ . Initially, a diagonal pair of source and sink MOSFETs are enabled and current flows through the motor winding and the current sense resistor, RSENSEx. When the voltage across RSENSEx equals the DAC output voltage, the current sense comparator resets the PWM latch, which turns off the source MOSFET (slow decay mode) or the sink and source MOSFETs (fast decay mode). The maximum value of current limiting is set by the selection of $R_{\rm SENSE}$ and the voltage at the REF input, with a transconductance function approximated by: $$I_{\text{Trip(max)}} = V_{\text{REF}} / (G_{\text{m}} \times R_{\text{SENSE}})$$ , where $G_{\rm m}$ is the range factor defined by in the Data register (Word0: Bits D17 and D18). The DAC output reduces the VREF output to the current sense comparator, $V_{DAC}$ , in precise steps: $$V_{\rm DAC} = [(1 + {\rm DAC}) \times V_{\rm REF}] / 64$$ , where DAC is the decimal equivalent value of the Bridge DAC bits in the Data register (Word0: Bits D1 through D6 for Bridge 1, Bits 9 through 14 for Bridge 2). (Active codes are represented by the values 1 through 63. Programming a DAC input code to 0 disables the corresponding bridge, and results in minimum load current.) The current trip level for each DAC value then becomes: $$I_{\text{TripDAC}} = V_{\text{DAC}} / (G_{\text{m}} \times R_{\text{SENSE}})$$ . **PWM Timer Function** All bridge control timing is based on the master clock. The PWM timer is programmed via the serial port to provide fixed off-time PWM signals to the control block. The off-time, t<sub>OFF</sub>, is selected by programming the Off-Time bits in the Control register (Word1, Bits D3 through D7) using the serial port. t<sub>OFF</sub> may be up to 1 cycle longer than the programmed value, to synchronize with the master clock. **Blanking** When a source driver is turned on, a current spike occurs due to the reverse-recovery currents of the clamp diodes and switching transients related to distributed capacitance in the load. To prevent false overcurrent detection due to this current spike, the output from the current sense comparator is ignored (blanked) for a duration of time called the blank time. The blank timer runs, when a source power MOSFET is turned on, to provide the programmable blanking function The blank timer is reset when PHASE is changed. The blank time can be set to 4, 6, 8, or 12 periods of the master clock by programming the blank time bits in the Control register (Word1, Bits D1 and D2) using the serial port. **Dead Time** To prevent cross-conduction (shoot through) in the power full-bridge, a dead time, $t_{DEAD}$ , is introduced between switching one MOSFET off and switching the complementary MOSFET on. The dead time, $t_{DEAD}$ , is nominally half of $t_{BLANK}$ , but may be up to 1 cycle longer to synchronize with the master clock. ### Mixed Decay Operation Mixed decay is a technique that provides greater control of phase currents while the current is decreasing. When a stepper motor is driven at high speed, the back EMF from the motor will lag behind the driving current. If a passive current decay mode, such as slow decay, is used in the current control scheme, then the motor back EMF can cause the phase current to rise out of control. Mixed decay eliminates this effect by putting the full-bridge initially into fast decay, and then switching to slow decay after some time. Because fast decay is an active (driven) decay mode, this portion of the current decay cycle will ensure that the current remains in control. Using fast decay for the full current decay time (off-time, t<sub>OFF</sub>) would result in a large ripple current, but switching to slow decay once the current is in control will reduce the ripple current value. The portion of the off-time that the full-bridge has to remain in fast decay will depend on the characteristics and the speed of the motor. When the phase current is rising, the motor back EMF does not affect the current control, and slow decay may be used to minimize the phase current ripple. The A3985 must be programmed to switch between slow decay, when the current is rising, and mixed decay, when the current is falling. To simplify this programming sequence the decay mode is included in the data word (Word0) with the phase current trip level and the phase current direction. When mixed decay is used, the portion of the off-time that the full-bridge remains in fast decay, $t_{\rm FD}$ , is selected by programming the Fast Decay Time bits in the Control register (Word1, Bits D8 through D11). If $t_{\rm FD}$ is set longer than $t_{\rm OFF}$ , the device effectively operates in full fast decay mode. Selecting between slow decay and mixed decay is done by programming the Mode bits in the Data register (Word0, Bits D8 and D16) using the serial port. ### A3985 ### Digitally Programmable Dual Full-Bridge MOSFET Driver **Synchronous Rectification** When a PWM off-cycle is triggered, load current recirculates according to the decay mode selected by the control logic. The synchronous rectification feature turns on the appropriate MOSFETs during the current decay and effectively shorts out the body diodes with the low $R_{\rm DS(ON)}$ of the MOSFET. This lowers power dissipation significantly and eliminates the need for additional Schottky diodes. Synchronous rectification can be set to one of three distinct modes by programming the Synchronous Rectification bits in the Control register (Word1, Bits D14 through D15) using the serial port. The modes are: - Active This mode prevents reversal of the load current by turning off synchronous rectification when a zero current level is detected. This prevents the motor winding from conducting in the reverse direction. - Passive This mode allows reversal of current but will turn of the synchronous rectifier circuit if the load current inversion ramps up to the current limit, I<sub>TripDAC</sub>. - Disabled During this mode, MOSFET switching does not occur during load recirculation. Usually, this setting would only be used with 4 additional external clamp diodes per bridge. **Shutdown Operation** In the event of an overtemperature fault, or an undervoltage fault on VREG, the gate drive outputs are disabled until the fault condition is removed. At power-up, and in the event of low voltage at VDD, the undervoltage lockout (UVLO) circuit disables the gate drive outputs until the voltage at VDD reaches the minimum level. Once VDD is above the minimum level, the data in the serial port is reset to all 0s, ensuring a safe power-up condition. #### **Serial Interface** The A3985 is controlled by a 3-wire serial port using data, clock and strobe inputs on the SDI, SCK and STR pins respectively. An additional serial data output on SDO can be used to connect several A3985s in a serial daisy chain. The programmable functions allow maximum flexibility in configuring the PWM to the motor drive requirements. The serial data is written as two 19-bit words: 18 bits of data plus 1 bit to select the destination register. **Serial Port Write Timing Operation** The serial port timing requirements are specified in the electrical characteristics table and illustrated in the Serial Data Timing diagram. Data is received on the SDI pin and clocked through a shift register on the rising edge of the clock signal received on the SCK pin. STR is normally held high, and is only brought low to initiate a write cycle. No data is clocked through the shift register when STR is high. The 18 data bits for a register are input MSB first, followed by the register select bit, D0. After D0 is clocked into the shift register, STR goes high to latch the data into the selected register. When this occurs, the internal control circuits immediately act on the new data. The Control register can only be written if the WC pin is at logic low. If WC is high and D0 = 1 (indicating the Control register), the data will be ignored on the rising edge of STR. The state of the WC pin does not affect writing to the Data register, and the pin can be tied to GND when Control register protection is not required. Note that the number of bits clocked through the shift register is irrelevant and only the last 19 bits before STR goes high will be latched. This allows several A3985 devices to be daisy-chained and updated together with a single STR rising edge. #### Data Register (Word 0) Bit Assignments This section describes the function of the individual bit values in the Data register, one of the two registers accessed through the serial port. The assignments are summarized in the Bit Assignments table. **D0 – Register Select** Indicates which register should receive the data. For the Data register, this is set to 0. **D1 through D6 – Bridge 1 Linear DAC** These six bits set the desired current level for Bridge 1. Setting all six bits to 0 disables Bridge 1, with all drivers off (see Internal PWM Current Control, in the Functional Description section). **D7 – Bridge 1 Phase** Controls the direction of output current for Bridge (load) 1. | D7 | S1A | S1B | |----|-----|-----| | 0 | L | Н | | 1 | Н | L | **D8 – Bridge 1 Mode** Determines whether slow decay is forced or mixed decay, according to Word 1 Bits D3 to D11, is allowed. | D8 | Mode | | |----|-------------|--| | 0 | Mixed-decay | | | 1 | Slow-decay | | **D9 – D14 Bridge 2 Linear DAC** These six bits set the desired current level for Bridge 2. Setting all six bits to 0 disables Bridge 2, with all drivers off (see Internal PWM Current Control, in the Functional Description section). **D15 – Bridge 2 Phase** Controls the direction of output current for Bridge (load) 2. | D15 | S2A | S2B | |-----|-----|-----| | 0 | L | Н | | 1 | Н | L | **D16 – Bridge 2 Mode** Determines whether slow decay is forced or mixed decay, according to Word 1 Bits D3 to D11, is allowed. | D16 | Mode | | |-----|-------------|--| | 0 | Mixed-decay | | | 1 | Slow-decay | | **D17 and D18 – G\_m Range Select** These bits determine the range scaling factor, $G_m$ , used in PWM current control, according to the following formula: | I | $I_{TripDAC} = V_{DAC} / (G_m \times R_{SENSEx})$ | | | | | | | |---|---------------------------------------------------|-----|----------------|--|--|--|--| | | D18 | D17 | G <sub>m</sub> | | | | | | | 0 | 0 | 8 | | | | | | | 0 | 1 | 12 | | | | | | | 1 | 0 | 16 | | | | | | | 1 | 1 | 20 | | | | | ### Control Register (Word 1) Bit Assignments This section describes the function of the individual bit values in the Control register, one of the two registers accessed through the serial port. The assignments are summarized in the Bit Assignments table. Note that the Control register can only be updated when the WC pin is logic low. **D0 – Register Select** Indicates which register should receive the data. For the Control register, this is set to 1. **D1 and D2 – Blank Time** These two bits set the value of the scaling factor, $\alpha/f_{MCK}$ , used for determining $t_{BLANK}$ for the current-sense comparator. The factor for $t_{DEAD}$ also is set, because $t_{DEAD} = t_{BLANK}/2$ . | D2 | D1 | t <sub>BLANK</sub> | t <sub>DEAD</sub><br>(t <sub>BLANK</sub> /2) | |----|----|---------------------|----------------------------------------------| | 0 | 0 | 4/f <sub>MCK</sub> | 2/f <sub>MCK</sub> | | 0 | 1 | 6/f <sub>MCK</sub> | $3/f_{MCK}$ | | 1 | 0 | 8/f <sub>MCK</sub> | 4/f <sub>MCK</sub> | | 1 | 1 | 12/f <sub>MCK</sub> | 6/f <sub>MCK</sub> | **D3** through **D7** – Fixed Off Time These five bits set the fixed off-time for the internal PWM control circuitry. Fixed off-time is defined by: $$t_{\text{OFF}} = [(1 + n) \times (8/f_{\text{MCK}})] - 1/f_{\text{MCK}},$$ where n = 0 to 31. For example, with a master clock frequency of 4 MHz, the fixed off-time time would be adjustable within the range 1.75 to 63.75 $\mu s$ , in increments of 2 $\mu s$ . **D8 through D11 – Fast Decay Time** These four bits set the fast decay portion of fixed off-time for the internal PWM control circuitry. The fast-decay portion is defined by: $$t_{\text{FD}} = [(1 + n) \times 8/f_{\text{MCK}})] - 1/f_{\text{MCK}},$$ where n = 0 to 15. For example, with a master clock frequency of 4 MHz, the fast decay time would be adjustable within the range 1.75 to 32.75 $\mu$ s, in increments of 2 $\mu$ s. Note that, for $t_{FD} > t_{OFF}$ , the device effectively operates in full fast-decay mode. **D12 and D13 – Master Clock Control** An internal oscillator can be used for the timing functions, and if more precise control is required, an external clock can be input to the OSC terminal (for configuration information, refer to the Functional Description section). To accommodate a wider range of external system clocks, an internal divider is provided to generate the desired master clock frequency, $f_{MCK}$ , according to the following table: | D13 | D12 | Master Clock Source and f <sub>MCK</sub> | |-----|-----|------------------------------------------| | 0 | 0 | Internal oscillator* | | 0 | 1 | External clock rate | | 1 | 0 | External clock rate/2 | | 1 | 1 | External clock rate/4 | <sup>\*4</sup> MHz typical, configurable with external resistor, ROSC. **D14 and D15 – Synchronous Rectification** Two bits are used to set the mode for synchronous rectification. The modes are described in the synchronous rectification section of the Functional Description section. | D15 | D14 | Synchronous<br>Rectification Mode | |-----|-----|-----------------------------------| | 0 | 0 | Disabled | | 0 | 1 | Disabled | | 1 | 0 | Active | | 1 | 1 | Passive | **D16 and D17 – Reserved** These bits are reserved for testing and should be programmed to 0 during normal operation. **D18 – Idle Mode** The device can be placed in a low power mode by writing a 0 to D18. This disables the VREG regulator (to 0 V) and the outputs, and the device draws a lower load supply current. The undervoltage monitor circuit remains active. When leaving idle mode, D18 should be set to 1 for at least 1 ms to allow the regulator to return VREG to its normal operating voltage ( $\approx$ 12 V) before attempting to enable any output driver. ### **Bit Assignments Table** | Data Register | | | Control Register | | | |---------------|-----|---------------------------|------------------|-----|-----------------------------------------------| | Word | Bit | Function | Word | Bit | Function | | | D0 | Register Select = 0 | | D0 | Register Select = 1 | | | D1 | Bridge 1, DAC bit 0 (LSB) | | D1 | Blank-time bit 0 (LSB) | | | D2 | Bridge 1, DAC bit 1 | | D2 | Blank-time bit 1 (MSB) | | | D3 | Bridge 1, DAC bit 2 | | D3 | Off-time bit 0 (LSB) | | | D4 | Bridge 1, DAC bit 3 | | D4 | Off-time bit 1 | | | D5 | Bridge 1, DAC bit 4 | 1 | D5 | Off-time bit 2 | | | D6 | Bridge 1, DAC bit 5 (MSB) | | D6 | Off-time bit 3 | | | D7 | Bridge 1, Phase | | D7 | Off-time bit 4 (MSB) | | | D8 | Bridge 1, Mode | | D8 | Fast-decay time bit 0 (LSB) | | 0 | D9 | Bridge 2, DAC bit 0 (LSB) | | D9 | Fast-decay time bit 1 | | | D10 | Bridge 2, DAC bit 1 | | D10 | Fast-decay time bit 2 | | | D11 | Bridge 2, DAC bit 2 | | D11 | Fast-decay time bit 3 (MSB) | | | D12 | Bridge 2, DAC bit 3 | | D12 | Master Clock Control bit 0 (LSB) | | | D13 | Bridge 2, DAC bit 4 | | D13 | Master Clock Control bit 1 (MSB) | | | D14 | Bridge 2, DAC bit 5 (MSB) | | D14 | Synchronous Rectification Control bit 0 (LSB) | | | D15 | Bridge 2, Phase | | D15 | Synchronous Rectification Control bit 1 (MSB) | | | D16 | Bridge 2, Mode | | D16 | Reserved | | | D17 | Range Select bit 0 | | D17 | Reserved | | | D18 | Range Select bit 1 | | D18 | Idle Mode | ### APPLICATIONS INFORMATION ### **Current Sensing** To minimize inaccuracies in sensing the $I_{PEAK}$ current level caused by ground-trace IR drops, the sense resistor, RSENSEx, should have an independent return to the supply ground star point. For low-value sense resistors, the IR drops in the sense resistor PCB traces can be significant and should be taken into account. The use of sockets should be avoided as they can introduce variation in RENSE $_{Sx}$ due to their contact resistance. #### **Thermal Protection** All drivers are turned off when the junction temperature reaches 165°C typical. This is intended only to protect the A3985 from failures due to excessive junction temperatures. Thermal protection will not protect the A3985 from continuous short circuits. Thermal shutdown has a hysteresis of approximately 15°C. ### **Circuit Layout** Since this is a switch-mode application, where rapid current changes are present, care must be taken during layout of the application PCB. The following points are provided as guidance for layout. Following all guidelines will not always be possible. However, each point should be carefully considered as part of any layout procedure. ### **Ground Connection Layout Recommendations:** - 1. Decoupling capacitors for the supply pins VBB, VREG, and VDD should be connected independently, close to the GND pin, and not to any ground plane. The decoupling capacitors should also be connected as close as possible to the corresponding supply pin. - 2. If used, the oscillator timing resistor ROSC should be connected to the GND pin. It should not be connected to any ground plane, supply common, or the power ground. - 3. The GND pin should be connected by an independent low-impedance trace to the supply common at a single point. - 4. Check the peak voltage excursion of the transients on the LSS pin with reference to the GND pin using a close grounded (tip and barrel) probe. If the voltage at LSS exceeds the specified absolute maximum add additional clamping, capacitance, or both, between the LSS pin and the AGND pin. ### Other layout recommendations: - 1. Gate charge drive paths and gate discharge return paths may carry transient current pulses. Therefore, the traces from GHxx, GLxx, Sxx, and LSSx should be as short as possible to reduce the inductance of the circuit trace. - 2. Provide an independent connection from each LSS pin to the common point of each power bridge. It is not recommended to connect LSS directly to the GND pin. The LSS connection should not be used for the SENSE connection. - 3. Minimize stray inductance by using short, wide copper runs at the drain and source terminals of all power FETs. This includes motor lead connections, the input power bus, and the common source of the low-side power FETs. This will minimize voltages induced by fast switching of large load currents. - 4. Consider the use of small (100nF) ceramic decoupling capacitors across the source and drain of the power FETs to limit fast transient voltage spikes caused by trace inductance. The above are only recommendations. Each application is different and may encounter different sensitivities. Each design should be tested at the maximum current, to ensure any parasitic effects are eliminated. ### PINOUT DIAGRAM AND TERMINAL LIST ### **PINOUT DIAGRAM** ### **TERMINAL LIST TABLE** | 1 C2A Phase 2 bootstrap capacitor drive A connection 2 GH2A Phase 2 high-side gate drive A 3 S2A Phase 2 motor connection A 4 GL2A Phase 2 low-side gate drive A 5 NC No internal connection 6 VREG Regulator decoupling capacitor connection 7 VBB Motor supply voltage 8 GL1A Phase 1 low-side gate drive A 9 S1A Phase 1 motor connection A 10 GH1A Phase 1 high-side gate drive A 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive A connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side gate drive B 17 SENSE1 Phase 1 low-side gate drive B 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Clock 28 STR Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable 32 SENSE2 Phase 2 bridge current sense input | Number | Name | Description | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------------------------------------------| | 3 S2A Phase 2 motor connection A 4 GL2A Phase 2 low-side gate drive A 5 NC No internal connection 6 VREG Regulator decoupling capacitor connection 7 VBB Motor supply voltage 8 GL1A Phase 1 low-side gate drive A 9 S1A Phase 1 motor connection A 10 GH1A Phase 1 high-side gate drive A 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side gate drive B 17 SENSE1 Phase 1 low-side source connection 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Input 30 SDO Serial Data Output 21 Enable | 1 | C2A | Phase 2 bootstrap capacitor drive A connection | | 4 GL2A Phase 2 low-side gate drive A 5 NC No internal connection 6 VREG Regulator decoupling capacitor connection 7 VBB Motor supply voltage 8 GL1A Phase 1 low-side gate drive A 9 S1A Phase 1 motor connection A 10 GH1A Phase 1 high-side gate drive A 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side gate drive B 17 SENSE1 Phase 1 low-side source connection 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 2 | GH2A | Phase 2 high-side gate drive A | | Solution No internal connection | 3 | S2A | Phase 2 motor connection A | | 6 VREG Regulator decoupling capacitor connection 7 VBB Motor supply voltage 8 GL1A Phase 1 low-side gate drive A 9 S1A Phase 1 motor connection A 10 GH1A Phase 1 high-side gate drive A 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side gate drive B 17 SENSE1 Phase 1 low-side source connection 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 4 | GL2A | Phase 2 low-side gate drive A | | 7 VBB Motor supply voltage 8 GL1A Phase 1 low-side gate drive A 9 S1A Phase 1 motor connection A 10 GH1A Phase 1 bootstrap capacitor drive A connection 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 31 WC Write Configuration Enable | 5 | NC | No internal connection | | 8 GL1A Phase 1 low-side gate drive A 9 S1A Phase 1 motor connection A 10 GH1A Phase 1 high-side gate drive A 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 31 WC Write Configuration Enable | 6 | VREG | Regulator decoupling capacitor connection | | 9 S1A Phase 1 motor connection A 10 GH1A Phase 1 high-side gate drive A 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 WC Write Configuration Enable | 7 | VBB | Motor supply voltage | | 10 GH1A Phase 1 high-side gate drive A 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 31 WC Write Configuration Enable | 8 | GL1A | Phase 1 low-side gate drive A | | 11 C1A Phase 1 bootstrap capacitor drive A connection 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 WC Write Configuration Enable | 9 | S1A | Phase 1 motor connection A | | 12 C1B Phase 1 bootstrap capacitor drive B connection 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 10 | GH1A | Phase 1 high-side gate drive A | | 13 GH1B Phase 1 high-side gate drive B 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 11 | C1A | Phase 1 bootstrap capacitor drive A connection | | 14 S1B Phase 1 motor connection B 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 12 | C1B | Phase 1 bootstrap capacitor drive B connection | | 15 GL1B Phase 1 low-side gate drive B 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 13 | GH1B | Phase 1 high-side gate drive B | | 16 LSS1 Phase 1 low-side source connection 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 14 | S1B | Phase 1 motor connection B | | 17 SENSE1 Phase 1 bridge current sense input 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 15 | GL1B | Phase 1 low-side gate drive B | | 18 NC No internal connection 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 16 | LSS1 | Phase 1 low-side source connection | | 19 ENABLE Output enable 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Output 30 SDO Serial Data Output 31 WC Write Configuration Enable | 17 | SENSE1 | Phase 1 bridge current sense input | | 20 GND Ground 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 18 | NC | No internal connection | | 21 REF Reference voltage 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 19 | ENABLE | Output enable | | 22 NC No internal connection 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 20 | GND | Ground | | 23 OSC External clock input, ROSC resistor connection 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 21 | REF | Reference voltage | | 24 NC No internal connection 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 22 | NC | No internal connection | | 25 VDD Logic supply voltage 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 23 | osc | External clock input, ROSC resistor connection | | 26 NC No internal connection 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 24 | NC | No internal connection | | 27 SCK Serial Data Clock 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 25 | VDD | Logic supply voltage | | 28 STR Serial Data Strobe 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 26 | NC | No internal connection | | 29 SDI Serial Data Input 30 SDO Serial Data Output 31 WC Write Configuration Enable | 27 | SCK | Serial Data Clock | | 30 SDO Serial Data Output 31 WC Write Configuration Enable | 28 | STR | Serial Data Strobe | | 31 WC Write Configuration Enable | 29 | SDI | Serial Data Input | | | 30 | SDO | Serial Data Output | | 32 SENSE2 Phase 2 bridge current sense input | 31 | WC | Write Configuration Enable | | | 32 | SENSE2 | Phase 2 bridge current sense input | | 33 LSS2 Phase 2 low-side source connection | 33 | LSS2 | Phase 2 low-side source connection | | 34 NC No internal connection | 34 | NC | No internal connection | | 35 GL2B Phase 2 low-side gate drive B | 35 | GL2B | Phase 2 low-side gate drive B | | 36 S2B Phase 2 motor connection B | 36 | S2B | Phase 2 motor connection B | | 37 GH2B Phase 2 high-side gate drive B | 37 | GH2B | Phase 2 high-side gate drive B | | 38 C2B Phase 2 bootstrap capacitor drive B connection | 38 | C2B | Phase 2 bootstrap capacitor drive B connection | ### PACKAGE OUTLINE DRAWING LD Package, 38-Pin TSSOP For Reference Only – Not for Tooling Use (Reference Allegro DWG-0000381, Rev. 1 and JEDEC MO-153 BD-1) Dimensions in millimeters NOT TO SCALE Exact case and lead configuration at supplier discretion within limits shown A3985 # Digitally Programmable Dual Full-Bridge MOSFET Driver ### **Revision History** | Number | Date | Description | | |--------|-------------------|---------------------------------------------------------------|--| | 5 | November 22, 2019 | Minor editorial updates | | | 6 | December 13, 2021 | Updated package drawing (page 15) and minor editorial updates | | Copyright 2021, Allegro MicroSystems. Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copies of this document are considered uncontrolled documents. For the latest version of this document, visit our website: www.allegromicro.com