# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a> April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) 101.P Send any inquiries to http://www.renesas.com/inquiry. #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment, submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp. The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Renesas Technology Home Page: http://www.renesas.com Rene Custo April Renesas Technology Corp. Customer Support Dept. April 1, 2003 #### **Cautions** Keep safety first in your circuit designs! (iii) prevention against any malfunction or mishap. Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or #### Notes regarding these materials - 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party. - 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein. Rev. 6.0 Sept. 1998 #### **Description** The HD404369 Series is a 4-bit HMCS400-Series microcomputer designed to increase program productivity and also incorporate large-capacity memory. Each microcomputer has an A/D converter, input capture timer, 32-kHz oscillator for clock, and four low-power dissipation modes. The HD404369 Series includes nine chips: the HD404364, HD40A4364 with 4-kword ROM; the HD404368, HD40A4368 with 8-kword ROM; the HD4043612, HD40A43612 with 12-kword ROM; the HD404369, HD40A4369 with 16-kword ROM; the HD407A4369 with 16-kword PROM. The HD40A4364, HD40A4368, HD40A43612, HD40A4369, and HD407A4369 are high speed versions (minimum instruction cycle time: 0.47 μs). The HD407A4369 is a PROM version (ZTAT™ microcomputer). A program can be written to the PROM by a PROM writer, which can dramatically shorten system development periods and smooth the process from debugging to mass production. (The ZTAT™ version is 27256-compatible.) #### **Features** - 512-digit × 4-bit RAM - 54 I/O pins - One input-only pin - 53 input/output pins: 8 pins are intermediate-voltage NMOS open drain with high-current pins (15 mA, max.) - On-chip A/D converter (8-bit × 12-channel) - Low power voltage 2.7 V to 6.0 V - Three timers - One event counter input - One timer output - One input capture timer - Eight-bit clock-synchronous serial interface (1 channel) - Alarm output - Built-in oscillators - Ceramic oscillator or crystal - External clock drive is also possible - Subclock: 32.768-kHz crystal oscillator - Seven interrupt sources - Two by external sources - Three by timers - One by A/D converter - One by serial interface - Four low-power dissipation modes - Standby mode - Stop mode - Watch mode - Subactive mode - Instruction cycle time - 0.47 $\mu$ s (f<sub>OSC</sub> = 8.5 MHz, 1/4 division ratio): HD40A4364, HD40A4368, HD40A43612, HD40A4369, HD407A4369 - 0.8 μs (f<sub>osc</sub> = 5 MHz, 1/4 division ratio): HD404364, HD404368, HD4043612, HD404369 - 1/4, 1/8, 1/16, 1/32 system clock division ratio can be selecte # **Ordering Information** | Туре | Instruction Cycle Time | Product Name | Model Name | ROM (Words) | Package | |------------|---------------------------------------------|--------------|-------------|-------------|---------| | Mask ROM | Standard version (f <sub>osc</sub> = 5 MHz) | HD404364 | HD404364S | 4,096 | DP-64S | | | | | HD404364F | _ | FP-64B | | | | | HD404364H | _ | FP-64A | | | | HD404368 | HD404368S | 8,192 | DP-64S | | | | | HD404368F | _ | FP-64B | | | | | HD404368H | _ | FP-64A | | | | HD4043612 | HD4043612S | 12,288 | DP-64S | | | | | HD4043612F | _ | FP-64B | | | | | HD4043612H | _ | FP-64A | | | | HD404369 | HD404369S | 16,384 | DP-64S | | | | | HD404369F | _ | FP-64B | | | · (O). | | HD404369H | _ | FP-64A | | High speed | High speed versions | HD40A4364 | HD40A4364S | 4,096<br>- | DP-64S | | | $(f_{OSC} = 8.5 \text{ MHz})$ | | HD40A4364F | | FP-64B | | | | | HD40A4364H | | FP-64A | | | | HD40A4368 | HD40A4368S | 8,192<br>- | DP-64S | | | | 0 | HD40A4368F | | FP-64B | | | | | HD40A4368H | | FP-64A | | | | HD40A43612 | HD40A43612S | 12,288<br> | DP-64S | | | | | HD40A43612F | | FP-64B | | | | | HD40A43612H | | FP-64A | | | | HD40A4369 | HD40A4369S | 16,384 | DP-64S | | | | | HD40A4369F | _ | FP-64B | | | | | HD40A4369H | _ | FP-64A | | ZTAT™ | $(f_{OSC} = 8.5 \text{ MHz})$ | HD407A4369 | HD407A4369S | 16,384 | DP-64S | | | | | HD407A4369F | = | FP-64B | | | | | HD407A4369H | = | FP-64A | #### **Pin Arrangement** # **Pin Description** #### **Pin Number** | | | - III I I I I I I I I I I I I I I I I I | | _ | | | | |------------|------------------------------------|-----------------------------------------|--------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Item | Symbol | DP-64S | FP-64B | FP-64A | 1/0 | Function | | | Power | V <sub>cc</sub> | 33 | 27 | 25 | | Applies power voltage | | | Supply | GND | 16 | 10 | 8 | | Connected to ground | | | Test | TEST | 12 | 6 | 4 | I | Cannot be used in user applications. Connect this pin to GND. | | | Reset | RESET | 13 | 7 | 5 | I | Resets the MCU | | | Oscillator | OSC <sub>1</sub> | 14 | 8 | 6 | I | Input/output pin for the internal oscillator. Connect these pins to the ceramic oscillator or crystal oscillator, or OSC <sub>1</sub> to an external oscillator circuit. | | | | OSC <sub>2</sub> | 15 | 9 | 7 | 0 | | | | | X1 | 17 | 11 | 9 | I | Used with a 32.768-kHz crystal ocillator for clock purposes | | | | X2 | 18 | 12 | 10 | 0 | - | | | Port | D <sub>0</sub> -D <sub>13</sub> | 34–47 | 28–41 | 26–39 | I/O | Input/output pins consisting of standard voltage pins addressed individually by bits | | | | RA <sub>1</sub> | 64 | 58 | 56 | 1 | One-bit standard-voltage input port pin | | | | R0 <sub>0</sub> -R0 <sub>3</sub> , | 1–11, | 1–5, | 1–3, | I/O | Four-bit input/output pins consisting of standard | | | | R3 <sub>0</sub> -R9 <sub>3</sub> | 20–31, | 14–25, | 12–23, | | voltage pins | | | | | 48–55 | 42–49, | 40–47, | | | | | | | | 59–64 | 57–64 | | | | | | R1 <sub>0</sub> -R2 <sub>3</sub> | 56–63 | 50–57 | 48–55 | I/O | Four-bit input/output pins consisting of intermediate voltage pins | | | Interrupt | ĪNT₀, ĪNT₁ | 34, 35 | 28, 29 | 26, 27 | I | Input pins for external interrupts | | | Stop clear | STOPC | 38 | 32 | 30 | I | Input pin for transition from stop mode to active mode | | | Serial | SCK | 8 | 2 | 64 | I/O | Serial interface clock input/output pin | | | Interface | SI | 9 | 3 | 1 | I | Serial interface receive data input pin | | | | SO | 10 | 4 | 2 | 0 | Serial interface transmit data output pin | | | Timer | TOC | 11 | 5 | 3 | 0 | Timer output pin | | | | EVNB | 36 | 30 | 28 | I | Event count input pin | | | Alarm | BUZZ | 37 | 31 | 29 | 0 | Square waveform output pin | | | | | | | | | | | ## **Pin Description (cont)** | Pin | Nu | ım | h | ۵r | |-----|----|----|---|----| | | | | | | | | | r III Null | ibei | | | | |------------------|-----------------------------------|------------|--------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | Symbol | DP-64S | FP-64B | FP-64A | 1/0 | Function | | A/D<br>converter | AV <sub>cc</sub> | 32 | 26 | 24 | | Power supply for the A/D converter. Connect this pin as close as possible to the $V_{\rm CC}$ pin and at the same voltage as $V_{\rm CC}$ . If the power supply voltage to be used for the A/D converter is not equal to $V_{\rm CC}$ , connect a 0.1- $\mu F$ bypass capacitor between the AV $_{\rm CC}$ and AV $_{\rm SS}$ pins. (However, this is not necessary when the AV $_{\rm CC}$ pin is directly connected to the $V_{\rm CC}$ pin.) | | | AV <sub>ss</sub> | 19 | 13 | 11 | | Ground for the A/D converter. Connect this pin as close as possible to GND at the same voltage as GND. | | | AN <sub>0</sub> -AN <sub>11</sub> | 20–31 | 14–25 | 12–23 | I | Analog input pins for the A/D converter | | | | | | | 3 | | ## **Block Diagram** #### **Memory Map** #### **ROM Memory Map** The ROM memory map is shown in figure 1 and described below. **Vector Address Area** (\$0000–\$000F): Reserved for JMPL instructions that branch to the start addresses of the reset and interrupt routines. After MCU reset or an interrupt, program execution continues from the vector address. **Zero-Page Subroutine Area** (\$0000-\$003F): Reserved for subroutines. The program branches to a subroutine in this area in response to the CAL instruction. Pattern Area (\$0000-\$0FFF): Contains ROM data that can be referenced with the P instruction. Program Area (\$0000-\$0FFF (HD404364, HD40A4364), \$0000-\$1FFF (HD404368, HD40A4368), \$0000-\$2FFF (HD4043612, HD40A43612), \$0000-\$3FFF (HD404369, HD40A4369, HD407A4369)): The entire ROM area can be used for program coding. Figure 1 ROM Memory Map #### **RAM Memory Map** The MCU contains 512-digit $\times$ 4 bit RAM areas. These RAM areas consist of a memory register area, a data area, and a stack area. In addition, an interrupt control bits area, special function register area, and register flag area are mapped onto the same RAM memory space labeled as a RAM-mapped register area. The RAM memory map is shown in figure 2 and described below. #### **RAM Memory Map** Figure 2 RAM Memory Map #### RAM-Mapped Register Area (\$000-\$03F): - Interrupt Control Bits Area (\$000–\$003) This area is used for interrupt control bits (figure 3). These bits can be accessed only by RAM bit manipulation instructions (SEM/SEMD, REM/REMD, and TM/TMD). However, note that not all the property of the control by the control by the control bits (SEM/SEMD, REM/REMD, and TM/TMD). - manipulation instructions (SEM/SEMD, REM/REMD, and TM/TMD). However, note that not all the instructions can be used for each bit. Limitations on using the instructions are shown in figure 4. - Special Function Register Area (\$004–\$01F, \$024–\$03F) This area is used as mode registers and data registers for external interrupts, serial interface, timer/counters, A/D converter, and as data control registers for I/O ports. The structure is shown in figures 2 and 5. These registers can be classified into three types: write-only (W), read-only (R), and read/write (R/W). RAM bit manipulation instructions cannot be used for these registers. • Register Flag Area (\$020–\$023) This area is used for the DTON, WDON, and other register flags and interrupt control bits (figure 3). These bits can be accessed only by RAM bit manipulation instructions (SEM/SEMD, REM/REMD, and TM/TMD). However, note that not all the instructions can be used for each bit. Limitations on using the instructions are shown in figure 4. **Memory Register (MR) Area (\$040–\$04F):** Consisting of 16 addresses, this area (MR0–MR15) can be accessed by register-register instructions (LAMR and XMRA). The structure is shown in figure 6. #### Data Area (\$050-\$1FF) **Stack Area** (\$3C0-\$3FF): Used for saving the contents of the program counter (PC), status flag (ST), and carry flag (CA) at subroutine call (CAL or CALL instruction) and for interrupts. This area can be used as a 16-level nesting subroutine stack in which one level requires four digits. The data to be saved and the save conditions are shown in figure 6. The program counter is restored by either the RTN or RTNI instruction, but the status and carry flags can only be restored by the RTNI instruction. Any unused space in this area is used for data storage. Figure 3 Configuration of Interrupt Control Bits and Register Flag Areas | | SEM/SEMD | REM/REMD | TM/TMD | | |----------|-----------------------------|--------------|-----------|--| | ΙE | | | | | | IM | Allowed | Allowed | Allowed | | | LSON | Allowed | Allowed | Allowed | | | IAOF | | | | | | IF | | | | | | ICSF | Not executed | Allowed | Allowed | | | ICEF | Not executed | Allowed | Allowed | | | RAME | | | | | | RSP | Not executed | Allowed | Inhibited | | | WDON | Allowed | Not executed | Inhibited | | | ADSF | Allowed | Inhibited | Allowed | | | DTON | Not executed in active mode | Allowed | Allowed | | | DTON | Used in subactive mode | Allowed | Allowed | | | Not used | Not executed | Not executed | Inhibited | | Note: WDON is reset by MCU reset or by STOPC enable for stop mode cancellation. The REM or REMD instruction must not be executed for ADSF during A/D conversion. DTON is always reset in active mode. If the TM or TMD instruction is executed for the inhibited bits or non-existing bits, the value in ST becomes invalid. Figure 4 Usage Limitations of RAM Bit Manipulation Instructions Figure 5 Special Function Register Area Figure 6 Configuration of Memory Registers and Stack Area, and Stack Position CACA #### **Functional Description** #### **Registers and Flags** The MCU has nine registers and two flags for CPU operations. They are shown in figure 7 and described below. Figure 7 Registers and Flags **Accumulator** (**A**), **B Register** (**B**): Four-bit registers used to hold the results from the arithmetic logic unit (ALU) and transfer data between memory, I/O, and other registers. W Register (W), X Register (X), Y Register (Y): Two-bit (W) and four-bit (X and Y) registers used for indirect RAM addressing. The Y register is also used for D-port addressing. SPX Register (SPX), SPY Register (SPY): Four-bit registers used to supplement the X and Y registers. **Carry Flag (CA):** One-bit flag that stores any ALU overflow generated by an arithmetic operation. CA is affected by the SEC, REC, ROTL, and ROTR instructions. A carry is pushed onto the stack during an interrupt and popped from the stack by the RTNI instruction—but not by the RTN instruction. **Status Flag (ST):** One-bit flag that latches any overflow generated by an arithmetic or compare instruction, not-zero decision from the ALU, or result of a bit test. ST is used as a branch condition of the BR, BRL, CAL, and CALL instructions. The contents of ST remain unchanged until the next arithmetic, compare, or bit test instruction is executed, but become 1 after the BR, BRL, CAL, or CALL instruction is read, regardless of whether the instruction is executed or skipped. The contents of ST are pushed onto the stack during an interrupt and popped from the stack by the RTNI instruction—but not by the RTN instruction. **Program Counter (PC):** 14-bit binary counter that points to the ROM address of the instruction being executed. **Stack Pointer (SP):** Ten-bit pointer that contains the address of the stack area to be used next. The SP is initialized to \$3FF by MCU reset. It is decremented by 4 when data is pushed onto the stack, and incremented by 4 when data is popped from the stack. The top four bits of the SP are fixed at 1111, so a stack can be used up to 16 levels. The SP can be initialized to \$3FF in another way: by resetting the RSP bit with the REM or REMD instruction. #### Reset The MCU is reset by inputting a low-level voltage to the $\overline{RESET}$ pin. At power-on or when stop mode is cancelled, $\overline{RESET}$ must be low for at least one $t_{RC}$ to enable the oscillator to stabilize. During operation, $\overline{RESET}$ must be low for at least two instruction cycles. Initial values after MCU reset are listed in table 1. #### **Interrupts** The MCU has 7 interrupt sources: two external signals ( $\overline{INT}_0$ and $\overline{INT}_1$ ), three timer/counters (timers A, B, and C), serial interface, and A/D converter. An interrupt request flag (IF), interrupt mask (IM), and vector address are provided for each interrupt source, and an interrupt enable flag (IE) controls the entire interrupt process. **Interrupt Control Bits and Interrupt Processing:** Locations \$000 to \$003 in RAM are reserved for the interrupt control bits which can be accessed by RAM bit manipulation instructions. The interrupt request flag (IF) cannot be set by software. MCU reset initializes the interrupt enable flag (IE) and the IF to 0 and the interrupt mask (IM) to 1. A block diagram of the interrupt control circuit is shown in figure 8, interrupt priorities and vector addresses are listed in table 2, and interrupt processing conditions for the 7 interrupt sources are listed in table 3. An interrupt request occurs when the IF is set to 1 and the IM is set to 0. If the IE is 1 at that point, the interrupt is processed. A priority programmable logic array (PLA) generates the vector address assigned to that interrupt source. The interrupt processing sequence is shown in figure 9 and an interrupt processing flowchart is shown in figure 10. After an interrupt is acknowledged, the previous instruction is completed in the first cycle. The IE is reset in the second cycle, the carry, status, and program counter values are pushed onto the stack during the second and third cycles, and the program jumps to the vector address to execute the instruction in the third cycle. Program the JMPL instruction at each vector address, to branch the program to the start address of the interrupt program, and reset the IF by a software instruction within the interrupt program. **Table 1** Initial Values After MCU Reset | Item | | Abbr. | Initial Value | Contents | |------------------------------------------|-------------------------------|-----------------------------------|---------------|------------------------------------------------------------------| | Program co | unter | (PC) | \$0000 | Indicates program execution point from start address of ROM area | | Status flag | | (ST) | 1 | Enables conditional branching | | Stack pointe | er | (SP) | \$3FF | Stack level 0 | | Interrupt<br>flags/mask | Interrupt enable flag | (IE) | 0 | Inhibits all interrupts | | | Interrupt request flag | (IF) | 0 | Indicates there is no interrupt request | | | Interrupt mask | (IM) | 1 | Prevents (masks) interrupt requests | | I/O | Port data register | (PDR) | All bits 1 | Enables output at level 1 | | | Data control register | (DCD0-<br>DCD2) | All bits 0 | Turns output buffer off (to high impedance) | | | | (DCD3) | 00 | _ | | | ,( | (DCR0-<br>DCR6,<br>DCR8,<br>DCR9) | All bits 0 | - | | | | (DCR7) | - 000 | - | | | Port mode register A | (PMRA) | 0000 | Refer to description of port mode register A | | | Port mode register B bits 2–0 | (PMRB2-<br>PMRB0) | - 000 | Refer to description of port mode register B | | | Port mode register C | (PMRC) | 00 - 0 | Refer to description of port mode register C | | Timer/count-<br>ers, serial<br>interface | Timer mode register A | (TMA) | 0000 | Refer to description of timer mode register A | | | Timer mode register B1 | (TMB1) | 0000 | Refer to description of timer mode register B1 | | | Timer mode register B2 | (TMB2) | - 000 | Refer to description of timer mode register B2 | | | Timer mode register C | (TMC) | 0000 | Refer to description of timer mode register C | | | Serial mode register | (SMR) | 0000 | Refer to description of serial mode register | | | Prescaler S | (PSS) | \$000 | _ | | | Prescaler W | (PSW) | \$00 | _ | | | Timer counter A | (TCA) | \$00 | _ | | | Timer counter B | (TCB) | \$00 | _ | | | Timer counter C | (TCC) | \$00 | _ | | | Timer write register B | (TWBU,<br>TWBL) | \$X0 | _ | | | Timer write register C | (TWCU,<br>TWCL) | \$X0 | | | | Octal counter | | 000 | _ | | Item | | Abbr. | Initial Value | Contents | |---------------|--------------------------------|--------|---------------|--------------------------------------------------------------------| | A/D | A/D mode register 1 | (AMR1) | 0000 | Refer to description of A/D mode register | | | A/D mode register 2 | (AMR2) | - 000 | - | | | A/D channel register | (ACR) | 0000 | Refer to description of A/D channel register | | | A/D data register | (ADRL) | 0000 | Refer to description of A/D data register | | | | (ADRU) | 1000 | - | | Bit registers | Low speed on flag | (LSON) | 0 | Refer to description of operating modes | | | Watchdog timer on flag | (WDON) | 0 | Refer to description of timer C | | | A/D start flag | (ADSF) | 0 | Refer to description of A/D converter | | | I <sub>AD</sub> off flag | (IAOF) | 0 | Refer to the description of A/D converter | | | Direct transfer on flag | (DTON) | 0 | Refer to description of operating modes | | | Input capture status flag | (ICSF) | 0 | Refer to description of timer B | | | Input capture error flag | (ICEF) | 0 | Refer to description of timer B | | Others | Miscellaneous register | (MIS) | 0000 | Refer to description of operating modes, I/O, and serial interface | | | System clock select register 1 | (SSR1) | 000 - | Refer to description of operating modes, and oscillation circuits | | | System clock select register 2 | (SSR2) | 00 | Refer to description of oscillation circuits | Notes: 1. The statuses of other registers and flags after MCU reset are shown in the following table. 2. X indicates invalid value. – indicates that the bit does not exist. | Item | Abbr. | Status After Cancellation of Stop<br>Mode by STOPC Input | Status After all Other Types of Reset | |--------------------------------------|------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------| | Carry flag | (CA) | Pre-stop-mode values are not guaranteed; values must be initialized by program | Pre-mcu-reset values are not guaranteed; values must be initialized by program | | Accumulator | (A) | _ | | | B register | (B) | _ | | | W register | (W) | _ | | | X/SPX register | (X/SPX) | _ | | | Y/SPY register | (Y/SPY) | _ | | | Serial data register | (SRL, SRU) | _ | | | RAM | | Pre-stop-mode values are retained | - | | RAM enable flag | (RAME) | 1 | 0 | | Port mode register B bit 3 | (PMRB3) | Pre-stop-mode values are retained | 0 | | System clock select register 1 bit 3 | (SSR13) | <i>),</i> | | Table 2 Vector Addresses and Interrupt Priorities | Reset/Interrupt | Priority | Vector Address | |----------------------|----------|----------------------| | RESET, STOPC* | _ | \$000 <mark>0</mark> | | $\overline{INT}_{0}$ | 1 | \$0002 | | ĪNT <sub>1</sub> | 2 | \$0004 | | Timer A | 3 | \$0006 | | Timer B | 4 | \$0008 | | Timer C | 5 | \$000A | | A/D | 6 | \$000C | | Serial | 7 | \$000E | Note: \* The STOPC interrupt request is valid only in stop mode. Figure 8 Interrupt Control Circuit **Table 3** Interrupt Processing and Activation Conditions #### **Interrupt Source** | | ĪNT₀ | ĪNT₁ | Timer A | Timer B | Timer C | A/D | Serial | |-----------|------|------|---------|---------|---------|-----|--------| | IE | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | IF0 IM0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | IF1 IM1 | * | 1 | 0 | 0 | 0 | 0 | 0 | | IFTA ĪMTA | * | * | 1 | 0 | 0 | 0 | 0 | | IFTB IMTB | * | * | * | 1 | 0 | 0 | 0 | | IFTC IMTC | * | * | * | * | 1 | 0 | 0 | | IFAD IMAD | * | * | * | * | * | 1 | 0 | | IFS IMS | * | * | * | * | * | * | 1 | Note: Bits marked \* can be either 0 or 1. Their values have no effect on operation. Figure 9 Interrupt Processing Sequence Figure 10 Interrupt Processing Flowchart **Interrupt Enable Flag (IE: \$000, Bit 0):** Controls the entire interrupt process. It is reset by the interrupt processing and set by the RTNI instruction, as listed in table 4. Table 4 Interrupt Enable Flag (IE: \$000, Bit 0) | IE | E Interrupt Enabled/Disabled | | | | |----|------------------------------|--|--|--| | 0 | Disabled | | | | | 1 | Enabled | | | | **External Interrupts** ( $\overline{INT}_0$ , $\overline{INT}_1$ ): Two external interrupt signals. **External Interrupt Request Flags (IF0: \$000, Bit 2; IF1: \$001, Bit 0):** IF0 and IF1 are set at the rising edge of signals input to $\overline{\text{INT}}_0$ and $\overline{\text{INT}}_1$ , as listed in table 5. Table 5 External Interrupt Request Flags (IF0: \$000, Bit2; IF1: \$001, Bit 0) | IF0, IF1 | Interrupt Request | | |----------|-------------------|--| | 0 | No | | | 1 | Yes | | External Interrupt Masks (IM0: \$000, Bit 3; IM1: \$001, Bit 1): Prevent (mask) interrupt requests caused by the corresponding external interrupt request flags, as listed in table 6. Table 6 External Interrupt Masks (IM0: \$000, Bit 3; IM1: \$001, Bit 1) | IMO, IM1 | Interrupt Request | 4/ | |----------|-------------------|----------| | 0 | Enabled | <b>%</b> | | 1 | Disabled (masked) | `C | **Timer A Interrupt Request Flag (IFTA: \$001, Bit 2):** Set by overflow output from timer A, as listed in table 7. Table 7 Timer A Interrupt Request Flag (IFTA: \$001, Bit 2) | IFTA | Interrupt Request | |------|-------------------| | 0 | No | | 1 | Yes | **Timer A Interrupt Mask (IMTA: \$001, Bit 3):** Prevents (masks) an interrupt request caused by the timer A interrupt request flag, as listed in table 8. Table 8 Timer A Interrupt Mask (IMTA: 001, Bit 3) | IMTA | Interrupt Request | |------|-------------------| | 0 | Enabled | | 1 | Disabled (masked) | **Timer B Interrupt Request Flag (IFTB: \$002, Bit 0):** Set by overflow output from timer B, as listed in table 9. Table 9 Timer B Interrupt Request Flag (IFTB: \$002, Bit 0) | IFTB | Interrupt Request | | | | | | |------|-------------------|--|--|--|--|--| | 0 | No | | | | | | | 1 | Yes | | | | | | **Timer B Interrupt Mask (IMTB: \$002, Bit 1):** Prevents (masks) an interrupt request caused by the timer B interrupt request flag, as listed in table 10. Table 10 Timer B Interrupt Mask (IMTB: \$002, Bit 1) | IMTB | Interrupt Request | |------|-------------------| | 0 | Enabled | | 1 | Disabled (masked) | **Timer C Interrupt Request Flag (IFTC: \$002, Bit 2):** Set by overflow output from timer C, as listed in table 11. Table 11 Timer C Interrupt Request Flag (IFTC: \$002, Bit 2) | IFTC | Interrupt Request | |------|-------------------| | 0 | No | | 1 | Yes | **Timer C Interrupt Mask (IMTC: \$002, Bit 3):** Prevents (masks) an interrupt request caused by the timer C interrupt request flag, as listed in table 12. Table 12 Timer C Interrupt Mask (IMTC: \$002, Bit 3) | IMTC | Interrupt Request | | | | | |------|-------------------|--|--|--|--| | 0 | Enabled | | | | | | 1 | Disabled (masked) | | | | | Serial Interrupt Request Flag (IFS: \$003, Bit 2): Set when data transfer is completed or when data transfer is suspended, as listed in table 13. Table 13 Serial Interrupt Request Flag (IFS: \$003, Bit 2) | IFS | Interrupt Request | |-----|-------------------| | 0 | No | | 1 | Yes | **Serial Interrupt Mask (IMS: \$003, Bit 3):** Prevents (masks) an interrupt request caused by the serial interrupt request flag, as listed in table 14. Table 14 Serial Interrupt Mask (IMS: \$003, Bit 3) | Mask IMS | Interrupt Request | |----------|-------------------| | 0 | Enabled | | 1 | Disabled (masked) | A/D Interrupt Request Flag (IFAD: \$003, Bit 0): Set at the completion of A/D conversion, as listed in table 15. Table 15 A/D Interrupt Request Flag (IFAD: \$003, Bit 0) | IFAD | Interrupt Request | | |------|-------------------|-----| | 0 | No | 0/. | | 1 | Yes | 10 | A/D Interrupt Mask (IMAD: \$003, Bit 1): Prevents (masks) an interrupt request caused by the A/D interrupt request flag, as listed in table 16. Table 16 A/D Interrupt Mask (IMAD: \$003, Bit 1) | IMAD | Interrupt Request | |------|-------------------| | 0 | Enabled | | 1 | Disabled (masked) | ## **Operating Modes** The MCU has five operating modes as shown in table 17. The operations in each mode are listed in tables 18 and 19. Transitions between operating modes are shown in figure 11. **Active Mode:** All MCU functions operate according to the clock generated by the system oscillator $OSC_1$ and $OSC_2$ . **Table 17** Operating Modes and Clock Status #### **Mode Name** | | | Active | Standby | Stop | Watch | Subactive*2 | |---------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------|------------------------------------------------------------|---------------------------------------------------| | Activat | ion method | RESET cancellation, interrupt STOPC cancellation in stop mode, STOP/SBY instruction in subactive mode (when direct transfer is selected) | SBY<br>instruction | STOP<br>instruction when<br>TMA3 = 0 | STOP<br>instruction when<br>TMA3 = 1 | INT₀ or timer A interrupt request from watch mode | | Status | System oscillator | ОР | ОР | Stopped | Stopped | Stopped | | | Subsystem oscillator | ОР | OP | *1 OP | OP | ОР | | Cancellation method | | RESET input,<br>STOP/SBY instruction | RESET input, interrupt request | RESET input,<br>STOPC input in<br>stop mode | RESET input, INT <sub>0</sub> or timer A interrupt request | RESET input,<br>STOP/SBY<br>instruction | Notes: OP implies in operation - 1. Operating or stopping the oscillator can be selected by setting bit 3 of the system clock select register 1 (SSR1: \$027). - 2. Subactive mode is an optional function; specify it on the function option list. Table 18 Operations in Low-Power Dissipation Modes | Function | Stop Mode | Watch Mode | Standby Mode | Subactive Mode | |----------|-----------|------------|--------------|----------------| | CPU | Reset | Retained | Retained | OP | | RAM | Retained | Retained | Retained | OP | | Timer A | Reset | OP | ОР | OP | | Timer B | Reset | Stopped | ОР | OP | | Timer C | Reset | Stopped | ОР | OP | | Serial | Reset | Stopped | ОР | OP | | A/D | Reset | Stopped | ОР | Stopped | | I/O | Reset | Retained | Retained | OP | Note: OP implies in operation Table 19 I/O Status in Low-Power Dissipation Modes | | Outpu <mark>t</mark> | | Input | | |-----------------------------------------|--------------------------------------------|----------------|--------------------------------|--| | | Standby Mode,<br>Watch mode | Stop Mode | Active Mode,<br>Subactive mode | | | RA <sub>1</sub> | - / | <b>)</b> - | Input enabled | | | D <sub>0</sub> –D <sub>13</sub> , R0–R9 | Retained or output of peripheral functions | High impedance | Input enabled | | | | | QL,C | | | Figure 11 MCU Status Transitions **Standby Mode:** In standby mode, the oscillators continue to operate, but the clocks related to instruction execution stop. Therefore, the CPU operation stops, but all RAM and register contents are retained, and the D or R port status, when set to output, is maintained. Peripheral functions such as interrupts, timers, and serial interface continue to operate. The power dissipation in this mode is lower than in active mode because the CPU stops. The MCU enters standby mode when the SBY instruction is executed in active mode. Standby mode is terminated by a $\overline{RESET}$ input or an interrupt request. If it is terminated by $\overline{RESET}$ input, the MCU is reset as well. After an interrupt request, the MCU enters active mode and executes the next instruction after the SBY instruction. If the interrupt enable flag is 1, the interrupt is then processed; if it is 0, the interrupt request is left pending and normal instruction execution continues. A flowchart of operation in standby mode is shown in figure 12. Figure 12 MCU Operation Flowchart **Stop Mode:** In stop mode, all MCU operations stop and RAM data is retained. Therefore, the power dissipation in this mode is the least of all modes. The $OSC_1$ and $OSC_2$ oscillator stops. For the X1 and X2 oscillator to operate or stop can be selected by setting bit 3 of the system clock select register 1 (SSR1: \$027; operating: SSR13 = 0, stop: SSR13 = 1) (figure 23). The MCU enters stop mode if the STOP instruction is executed in active mode when bit 3 of timer mode register A (TMA: \$008) is set to 0 (TMA3 = 0) (figure 37). Stop mode is terminated by a $\overline{RESET}$ input or a $\overline{STOPC}$ input as shown in figure 13. $\overline{RESET}$ or $\overline{STOPC}$ must be applied for at least one $t_{RC}$ to stabilize oscillation (refer to the AC Characteristics section). When the MCU restarts after stop mode is cancelled, all RAM contents before entering stop mode are retained, but the accuracy of the contents of the accumulator, B register, W register, X/SPX register, Y/SPY register, carry flag, and serial data register cannot be guaranteed. **Watch Mode:** In watch mode, the clock function (timer A) using the X1 and X2 oscillator operates, but other function operations stop. Therefore, the power dissipation in this mode is the second least to stop mode, and this mode is convenient when only clock display is used. In this mode, the $OSC_1$ and $OSC_2$ oscillator stops, but the X1 and X2 oscillator operates. The MCU enters watch mode if the STOP instruction is executed in active mode when TMA3 = 1, or if the STOP or SBY instruction is executed in subactive mode. Watch mode is terminated by a $\overline{RESET}$ input or a timer-A/ $\overline{INT_0}$ interrupt request. For details of $\overline{RESET}$ input, refer to the Stop Mode section. When terminated by a timer-A/ $\overline{INT_0}$ interrupt request, the MCU enters active mode if LSON = 0, or subactive mode if LSON = 1. After an interrupt request is generated, the time required to enter active mode is $t_{RC}$ for a timer A interrupt, and $T_X$ (where $T + t_{RC} < T_X < 2T + t_{RC}$ ) for an $\overline{INT_0}$ interrupt, as shown in figures 14 and 15. Operation during mode transition is the same as that at standby mode cancellation (figure 12). Figure 13 Timing of Stop Mode Cancellation **Subactive Mode:** The OSC<sub>1</sub> and OSC<sub>2</sub> oscillator stops and the MCU operates with a clock generated by the X1 and X2 oscillator. In this mode, functions except the A/D conversion operate. However, because the operating clock is slow, the power dissipation becomes low, next to watch mode. The CPU instruction execution speed can be selected as 244 µs or 122 µs by setting bit 2 (SSR12) of the system clock select register 1 (SSR1: \$027). Note that the SSR12 value must be changed in active mode. If the value is changed in subactive mode, the MCU may malfunction. When the STOP or SBY instruction is executed in subactive mode, the MCU enters either watch or active mode, depending on the statuses of the low speed on flag (LSON: \$020, bit 0) and the direct transfer on flag (DTON: \$020, bit 3). **Interrupt Frame:** In watch and subactive modes, $\emptyset_{CLK}$ is applied to timer A and the $\overline{INT}_0$ circuit. Prescaler W and timer A operate as the time-base and generate the timing clock for the interrupt frame. Three interrupt frame lengths (T) can be selected by setting the miscellaneous register (MIS: \$00C) (figure 15). In watch and subactive modes, the timer-A/ $\overline{\text{INT}}_0$ interrupt is generated synchronously with the interrupt frame. The interrupt request is generated synchronously with the interrupt strobe timing except during transition to active mode. The falling edge of the $\overline{\text{INT}}_0$ signal is input asynchronously with the interrupt frame timing, but it is regarded as input synchronously with the second interrupt strobe clock after the falling edge. An overflow and interrupt request in timer A is generated synchronously with the interrupt strobe timing. **Figure 14** Interrupt Frame **Direct Transition from Subactive Mode to Active Mode:** Available by controlling the direct transfer on flag (DTON: \$020, bit 3) and the low speed on flag (LSON: \$020, bit 0). The procedures are described below: - Set LSON to 0 and DTON to 1 in subactive mode. - Execute the STOP or SBY instruction. - The MCU automatically enters active mode from subactive mode after waiting for the MCU internal processing time and oscillation stabilization time (figure 16). Notes: 1. The DTON flag (\$020, bit 3) can be set only in subactive mode. It is always reset in active mode. 2. The transition time (T<sub>D</sub>) from subactive mode to active mode: $$t_{RC} < T_D < T + t_{RC}$$ Figure 15 Miscellaneous Register (MIS) Figure 16 Direct Transition Timing **Stop Mode Cancellation by STOPC:** The MCU enters active mode from stop mode by inputting $\overline{STOPC}$ as well as by $\overline{RESET}$ . In either case, the MCU starts instruction execution from the starting address (address 0) of the program. However, the value of the RAM enable flag (RAME: \$021, bit 3) differs between cancellation by $\overline{STOPC}$ and by $\overline{RESET}$ . When stop mode is cancelled by $\overline{RESET}$ , RAME = 0; when cancelled by $\overline{STOPC}$ , RAME = 1. $\overline{RESET}$ can cancel all modes, but $\overline{STOPC}$ is valid only in stop mode; $\overline{STOPC}$ input is ignored in other modes. Therefore, when the program requires to confirm that stop mode has been cancelled by $\overline{STOPC}$ (for example, when the RAM contents before entering stop mode is used after transition to active mode), execute the TEST instruction to the RAM enable flag (RAME) at the beginning of the program. **MCU Operation Sequence:** The MCU operates in the sequence shown in figures 17 to 19. It is reset by an asynchronous $\overline{\text{RESET}}$ input, regardless of its status. The low-power mode operation sequence is shown in figure 19. With the IE flag cleared and an interrupt flag set together with its interrupt mask cleared, if a STOP/SBY instruction is executed, the instruction is cancelled (regarded as an NOP) and the following instruction is executed. Before executing a STOP/SBY instruction, make sure all interrupt flags are cleared or all interrupts are masked. Figure 17 MCU Operating Sequence (Power On) Figure 18 MCU Operating Sequence (MCU Operation Cycle) Figure 19 MCU Operating Sequence (Low-Power Mode Operation) Note: When the MCU is in watch mode or subactive mode, if the high level period before the falling edge of $\overline{INT}_0$ is shorter than the interrupt frame, $\overline{INT}_0$ is not detected. Also, if the low level period after the falling edge of $\overline{INT}_0$ is shorter than the interrupt frame, $\overline{INT}_0$ is not detected. Edge detection is shown in figure 20. The level of the $\overline{INT}_0$ signal is sampled by a sampling clock. When this sampled value changes to low from high, a falling edge is detected. In figure 21, the level of the $\overline{INT}_0$ signal is sampled by an interrupt frame. In (a) the sampled value is low at point A, and also low at point B. Therefore, a falling edge is not detected. In (b), the sampled value is high at point A, and also high at point B. A falling edge is not detected in this case either. When the MCU is in watch mode or subactive mode, keep the high level and low level period of $\overline{INT}_0$ longer than the interrupt frame Figure 20 Edge Detection Figure 21 Sampling Example TOOK CX #### **Oscillator Circuit** A block diagram of the clock generation circuit is shown in figure 22. As shown in table 20, a ceramic oscillator or crystal oscillator can be connected to $OSC_1$ and $OSC_2$ , and a 32.768-kHz oscillator can be connected to X1 and X2. The system oscillator can also be operated by an external clock. #### **Registers for Oscillator Circuit Operation** **System Clock Selection Register 1 (SSR1: \$027):** Four bit write-only register which sets the subsystem clock frequency ( $f_{SUB}$ ) division ratio, and sets the subsystem clock oscillation in stop mode. Bit 1 (SSR11) of system clock select register 1 must be set according to the frequency of the oscillator connected to OSC<sub>1</sub> and OSC<sub>2</sub> (figure 23). Bit 1 (SSR11) and bit 2 (SSR12) are initialized to 0 on reset and in stop mode. Bit 3 (SSR13) is initialized to 0 only on reset. Figure 22 Clock Generation Circuit Figure 23 System Clock Selection Register 1 (SSR1) **System Clock Selection Register 2 (SSR2: \$028):** Four bit write-only register which is used to select the system clock divisor (figure 24). The division ratio of the system clock can be selected as 1/4, 1/8, 1/16, or 1/32 by setting bits 0 and 1 (SSR20, SSR21) of system clock select register 2 (SSR2). The values of SSR20 and SSR21 are valid after the MCU enters watch mode. The system clock must be stopped when the division ratio is to be changed. There are two methods for changing the system clock divisor, as follows. - In active mode, set the divisor by writing to SSR20 and SSR21. At this point, the prior divisor setting will remain in effect. Now, switch to watch mode, and then return to active mode. When active mode resumes, the system clock divisor will have switched to the new value. - In subactive mode, set the divisor by writing to SSR20 and SSR21. Then return to active mode through watch mode. When active mode resumes, the system clock divisor will have switched to the new value. (The change will also take effect for direct transition to active mode.) SSR2 is initialized to \$0 on reset or in stop mode. #### **Notes on Usage** If the system clock select register 1 (SSR1: \$027) setting does not match the oscillator frequency, the subsystem using the 32.768-kHz oscillation will malfunction. Figure 24 System Clock Selection Register 2 (SSR2) Table 20 Oscillator Circuit Examples Notes: 1. Since the circuit constants change depending on the crystal or ceramic oscillator and stray capacitance of the board, the user should consult with the crystal or ceramic oscillator manufacturer to determine the circuit parameters. - 2. Wiring among OSC<sub>1</sub>, OSC<sub>2</sub>, X1, X2 and elements should be as short as possible, and must not cross other wiring (see figure 25). - 3. When a 32.768-kHz crystal oscillator is not used, fix pin X1 to GND and leave pin X2 open. Figure 25 Typical Layout of Crystal and Ceramic Oscillators ### Input/Output The MCU has 53 input/output pins $(D_0-D_{13},\ R0-R9)$ and an input pin $(RA_1)$ . The features are described below. - Eight pins (R1–R2) are high-current (15 mA max) input/output with intermediate voltage NMOS open drain pins. - The D<sub>0</sub>-D<sub>4</sub>, R0, R3-R5 input/output pins are multiplexed with peripheral function pins such as for the timers or serial interface. For these pins, the peripheral function setting is done prior to the D or R port setting. Therefore, when a peripheral function is selected for a pin, the pin function and input/output selection are automatically switched according to the setting. - Input or output selection for input/output pins and port or peripheral function selection for multiplexed pins are set by software. - Peripheral function output pins are CMOS output pins. Only the R0<sub>2</sub>/SO pin can be set to NMOS opendrain output by software. - In stop mode, the MCU is reset, and therefore peripheral function selection is cancelled. Input/output pins are in high-impedance state. - Each input/output pin except for R1 and R2 has a built-in pull-up MOS, which can be individually turned on or off by software. I/O buffer configuration is shown in figure 26, programmable I/O circuits are listed in table 21, and I/O pin circuit types are shown in table 22. Table 21 Programmable I/O Circuits | MIS3 (bit 3 of MIS) | | 0 | 0 | | | 1 | | | | |---------------------|------|---|---|----|----|---|----|----|----| | DCD, DCR | | 0 | | 1 | | 0 | | 1 | | | PDR | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | CMOS buffer | PMOS | _ | _ | _ | On | _ | _ | _ | On | | | NMOS | _ | _ | On | _ | _ | _ | On | _ | | Pull-up MOS | | _ | _ | _ | _ | _ | On | _ | On | Note: — indicates off status. Figure 26 I/O Buffer Configuration Table 22 Circuit Configuration of I/O Pins Notes on next page. Notes: 1. In stop mode, the MCU is reset and the peripheral function selection is cancelled. The HLT signal goes low, and input/output pins enter the high-impedance state. 2. The HLT signal is 1 in active, standby, watch, and subactive modes. #### Evaluation Chip Set and ZTAT™/Mask ROM Product Differences As shown in figure 27, the NMOS intermediate-voltage open drain pin circuit in the evaluation chip set differs from that used in the ZTAT<sup>TM</sup> microcomputer and built-in mask ROM microcomputer products. Please note that although these outputs in the ZTAT™ microcomputer and built-in mask ROM microcomputer products can be set to high impedance by the combinations shown in table 23, these outputs cannot be set to high impedance in the evaluation chip set. Table 23 Program Control of High Impedance States | Register | Set Value | | |----------|-----------|---| | DCR | 0 | 1 | | PDR | * | 1 | Notes: \* An asterisk indicates that the value may be either 0 or 1 and has no influence on circuit operation. This applies to the ZTAT™ and built-in mask ROM microcomputer NMOS open drain pins. Figure 27 NMOS Intermediate-Voltage Open Drain Pin Circuits **D Port** ( $\mathbf{D}_0$ – $\mathbf{D}_{13}$ ): Consist of 14 input/output pins addressed by one bit. Pins $D_0$ – $D_{13}$ are set by the SED and SEDD instructions, and reset by the RED and REDD instructions. Output data is stored in the port data register (PDR) for each pin. All pins $D_0$ – $D_{13}$ are tested by the TD and TDD instructions. The on/off statuses of the output buffers are controlled by D-port data control registers (DCD0–DCD3: \$02C–\$02F) that are mapped to memory addresses (figure 28). Pins $D_0$ – $D_2$ , $D_4$ are multiplexed with peripheral function pins $\overline{INT}_0$ , $\overline{INT}_1$ , EVNB, and $\overline{STOPC}$ , respectively. The peripheral function modes of these pins are selected by bits 0–3 (PMRB0– PMRB3) of port mode register B (PMRB: \$024) (figure 29). Pin $D_3$ is multiplexed with peripheral function pin BUZZ. The peripheral function mode of this pin is selected by bit 3 (PMRA3) of port mode register A (PMRA: \$004) (figure 30). **R Ports** (**R0**<sub>0</sub>–**R9**<sub>3</sub>): 39 input/output pins addressed in 4-bit units. Data is input to these ports by the LAR and LBR instructions, and output from them by the LRA and LRB instructions. Output data is stored in the port data register (PDR) for each pin. The on/off statuses of the output buffers of the R ports are controlled by R-port data control registers (DCR0–DCR9: \$030–\$039) that are mapped to memory addresses (figure 28). Pin $RO_0$ is multiplexed with peripheral function pin $\overline{SCK}$ . The peripheral function mode of this pin is selected by bit 3 (SMR3) of serial mode register (SMR: \$005) (figure 31). Pins R0<sub>1</sub>–R0<sub>3</sub> are multiplexed with peripheral pins SI, SO and TOC, respectively. The peripheral function modes of these pins are selected by bits 0–2 (PMRA0–PMRA2) of port mode register A (PMRA: \$004), as shown in figure 30. Port R3 is multiplexed with peripheral function pins $AN_0$ – $AN_3$ , respectively. The peripheral function modes of these pins can be selected by individual pins, by setting A/D mode register 1 (AMR1: \$019) (figure 32). Ports R4 and R5 are multiplexed with peripheral function pins AN<sub>4</sub>–AN<sub>11</sub>, respectively. The peripheral function modes of these pins can be selected in 4-pin units by setting bits 1 and 2 (AMR21, AMR22) of A/D mode register 2 (AMR2: \$01A) (figure 33). **Pull-Up MOS Transistor Control:** A program-controlled pull-up MOS transistor is provided for each input/output pin. The on/off status of all these transistors is controlled by bit 3 (MIS3) of the miscellaneous register (MIS: \$00C), and the on/off status of an individual transistor can also be controlled by the port data register (PDR) of the corresponding pin—enabling on/off control of that pin alone (table 21 and figure 34). The on/off status of each transistor and the peripheral function mode of each pin can be set independently. How to Deal with Unused I/O Pins: I/O pins that are not needed by the user system (floating) must be connected to $V_{CC}$ to prevent LSI malfunctions due to noise. These pins must either be pulled up to $V_{CC}$ by their pull-up MOS transistors or by resistors of about $100 \text{ k}\Omega$ . | | Data control r | • | to 3: \$02C<br>to 9: \$030 | | | |----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DCD0 to DCD | 3, DCR0 to DCR9 | | | | | | Bit | 3 2 | 1 | 0 | | | | Initial value | 0 0 | 0 | 0 | | | | Read/Write | W W | W | W | | | | Bit name | DCD03- DCD02<br>DCD23, DCD22<br>DCR03- DCR02<br>DCR63, DCR92<br>DCR83-<br>DCR93 | 2, DCD31,<br>2- DCR01- | DCD30, | | | | Bits 0 to 3 | CMOS Buffer On | Off Selection | on | | | | | Off (high-impedar | ice) | | | | | 1 | On | | | | | | | 0.1 | | | | | · | | | Bit 1 | | Bit 0 | | Register Name | petween ports and | DCD/DCR bits | <b>Bit 1</b> | | <b>Bit 0</b> | | Register Name | petween p <mark>orts an</mark> c | DCD/DCR bits Bit 2 | - | | | | Correspondence be Register Name DCD0 DCD1 DCD2 | Detween ports and Bit 3 | DCD/DCR bits Bit 2 D2 | D <sub>1</sub> | | D <sub>0</sub> | | Register Name DCD0 DCD1 | Bit 3 D <sub>3</sub> D <sub>7</sub> | DCD/DCR bits Bit 2 D2 D6 | D <sub>1</sub> | | D <sub>0</sub> D <sub>4</sub> | | Register Name DCD0 DCD1 DCD2 DCD3 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> | DCD/DCR bits Bit 2 D2 D6 D10 | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> | | Register Name DCD0 DCD1 DCD2 DCD3 DCR0 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> Not used | DCD/DCR bits Bit 2 D2 D6 D10 Not used | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> D <sub>13</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> D <sub>12</sub> | | Register Name DCD0 DCD1 DCD2 DCD3 DCR0 DCR1 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> Not used R0 <sub>3</sub> | DCD/DCR bits Bit 2 D2 D6 D10 Not used R02 | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> D <sub>13</sub> RO <sub>1</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> D <sub>12</sub> R <sub>00</sub> | | Register Name DCD0 DCD1 DCD2 DCD3 DCR0 DCR1 DCR2 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> Not used R0 <sub>3</sub> R1 <sub>3</sub> | DCD/DCR bits Bit 2 D2 D6 D10 Not used R02 R12 | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> D <sub>13</sub> R0 <sub>1</sub> R1 <sub>1</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> D <sub>12</sub> R0 <sub>0</sub> R1 <sub>0</sub> | | Register Name DCD0 DCD1 DCD2 DCD3 DCR0 DCR1 DCR2 DCR3 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> Not used R0 <sub>3</sub> R1 <sub>3</sub> R2 <sub>3</sub> | DCD/DCR bits Bit 2 D2 D6 D10 Not used R02 R12 R22 | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> D <sub>13</sub> RO <sub>1</sub> R1 <sub>1</sub> R2 <sub>1</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> D <sub>12</sub> R <sub>00</sub> R <sub>10</sub> R <sub>20</sub> | | Register Name DCD0 DCD1 DCD2 DCD3 DCR0 DCR1 DCR2 DCR3 DCR3 DCR4 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> Not used R0 <sub>3</sub> R1 <sub>3</sub> R2 <sub>3</sub> R3 <sub>3</sub> | DCD/DCR bits Bit 2 D2 D6 D10 Not used R02 R12 R22 R32 | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> D <sub>13</sub> R0 <sub>1</sub> R1 <sub>1</sub> R2 <sub>1</sub> R3 <sub>1</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> D <sub>12</sub> R <sub>00</sub> R <sub>10</sub> R <sub>20</sub> R <sub>30</sub> | | Register Name DCD0 DCD1 DCD2 DCD3 DCR0 DCR1 DCR2 DCR3 DCR3 DCR4 DCR5 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> Not used R0 <sub>3</sub> R1 <sub>3</sub> R2 <sub>3</sub> R3 <sub>3</sub> R4 <sub>3</sub> | DCD/DCR bits Bit 2 D2 D6 D10 Not used R02 R12 R22 R32 R42 | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> D <sub>13</sub> RO <sub>1</sub> R1 <sub>1</sub> R2 <sub>1</sub> R3 <sub>1</sub> R4 <sub>1</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> D <sub>12</sub> R <sub>00</sub> R <sub>10</sub> R <sub>20</sub> R <sub>30</sub> R <sub>40</sub> | | Register Name DCD0 DCD1 DCD2 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> Not used R0 <sub>3</sub> R1 <sub>3</sub> R2 <sub>3</sub> R3 <sub>3</sub> R4 <sub>3</sub> R5 <sub>3</sub> | DCD/DCR bits Bit 2 D2 D6 D10 Not used R02 R12 R22 R32 R42 R52 | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> D <sub>13</sub> RO <sub>1</sub> R1 <sub>1</sub> R2 <sub>1</sub> R3 <sub>1</sub> R4 <sub>1</sub> R5 <sub>1</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> D <sub>12</sub> R <sub>00</sub> R <sub>10</sub> R <sub>20</sub> R <sub>30</sub> R <sub>40</sub> R <sub>50</sub> | | Register Name DCD0 DCD1 DCD2 DCD3 DCR0 DCR1 DCR2 DCR3 DCR4 DCR5 DCR6 | Detween ports and Bit 3 D <sub>3</sub> D <sub>7</sub> D <sub>11</sub> Not used R0 <sub>3</sub> R1 <sub>3</sub> R2 <sub>3</sub> R3 <sub>3</sub> R4 <sub>3</sub> R4 <sub>3</sub> R5 <sub>3</sub> R6 <sub>3</sub> | DCD/DCR bits Bit 2 D2 D6 D10 Not used R02 R12 R22 R32 R42 R52 R62 | D <sub>1</sub> D <sub>5</sub> D <sub>9</sub> D <sub>13</sub> RO <sub>1</sub> R1 <sub>1</sub> R2 <sub>1</sub> R3 <sub>1</sub> R4 <sub>1</sub> R5 <sub>1</sub> R6 <sub>1</sub> | | D <sub>0</sub> D <sub>4</sub> D <sub>8</sub> D <sub>12</sub> R <sub>00</sub> R <sub>10</sub> R <sub>20</sub> R <sub>30</sub> R <sub>40</sub> R <sub>50</sub> R <sub>60</sub> | Figure 28 Data Control Registers (DCD, DCR) Figure 29 Port Mode Register B (PMRB) Figure 30 Port Mode Register A (PMRA) Figure 31 Serial Mode Register (SMR) Figure 32 A/D Mode Register 1 (AMR1) Figure 33 A/D Mode Register 2 (AMR2) Figure 34 Miscellaneous Register (MIS) #### **Prescalers** The MCU has the following two prescalers, S and W. The prescaler operating conditions are listed in table 24, and the prescaler output supply is shown in figure 35. The timer A–C input clocks except external events and the serial transmit clock except the external clock are selected from the prescaler outputs, depending on corresponding mode registers. #### **Prescaler Operation** **Prescaler S:** 11-bit counter that inputs the system clock signal. After being reset to \$000 by MCU reset, prescaler S divides the system clock. Prescaler S keeps counting, except in watch and subactive modes and at MCU reset. **Prescaler W:** Five-bit counter that inputs the X1 input clock signal (32-kHz crystal oscillation) divided by eight. After being reset to \$00 by MCU reset, prescaler W divides the input clock. Prescaler W can be reset by software. **Table 24** Prescaler Operating Conditions | Prescaler | Input Clock | Reset Conditions | Stop Conditions | |-------------|--------------------------------------------------------------------------------|---------------------|----------------------------------| | Prescaler S | System clock (in active and standby mode), subsystem clock (in subactive mode) | MCU reset | MCU reset, stop mode, watch mode | | Prescaler W | 32-kHz crystal oscillation | MCU reset, software | MCU reset, stop mode | Figure 35 Prescaler Output Supply #### Timers The MCU has four timer/counters (A to C). - Timer A: Free-running timer - Timer B: Multifunction timer - Timer C: Multifunction timer Timer A is an 8-bit free-running timer. Timers B and C are 8-bit multifunction timers, whose functions are listed in table 25. The operating modes are selected by software. #### Timer A **Timer A Functions:** Timer A has the following functions. - Free-running timer - · Clock time-base The block diagram of timer A is shown in figure 36. #### **Timer A Operations:** - Free-running timer operation: The input clock for timer A is selected by timer mode register A (TMA: \$008). - Timer A is reset to \$00 by MCU reset and incremented at each input clock. If an input clock is applied to timer A after it has reached \$FF, an overflow is generated, and timer A is reset to \$00. The overflow sets the timer A interrupt request flag (IFTA: \$001, bit 2). Timer A continues to be incremented after reset to \$00, and therefore it generates regular interrupts every 256 clocks. - Clock time-base operation: Timer A is used as a clock time-base by setting bit 3 (TMA3) of timer mode register A (TMA: \$008) to 1. The prescaler W output is applied to timer A, and timer A generates interrupts at the correct timing based on the 32.768-kHz crystal oscillation. In this case, prescaler W and timer A can be reset to \$00 by software. **Registers for Timer A Operation:** Timer A operating modes are set by the following registers. • Timer mode register A (TMA: \$008): Four-bit write-only register that selects timer A's operating mode and input clock source as shown in figure 37. **Table 25** Timer Functions | Functions | | Timer A | Timer B | Timer C | | |-----------------|----------------|-----------|-----------|-----------|--| | Clock source | Prescaler S | Available | Available | Available | | | | Prescaler W | Available | _ | _ | | | | External event | _ | Available | _ | | | Timer functions | Free-running | Available | Available | Available | | | | Time-base | Available | _ | _ | | | | Event counter | _ | Available | _ | | | | Reload | _ | Available | Available | | | | Watchdog | _ | _ | Available | | | | Input capture | _ | Available | _ | | | Timer output | PWM | _ | _ | Available | | Note: — implies not available. Figure 36 Timer A Block Diagram Notes: 1. $t_{Wcyc}$ = 244.14 µs (when a 32.768-kHz crystal oscillator is used) Figure 37 Timer Mode Register A (TMA) <sup>2.</sup> Timer counter overflow output period (seconds) = input clock period (seconds) $\times$ 256. <sup>3.</sup> The division ratio must not be modified during time-base mode operation, otherwise an overflow cycle error will occur. #### Timer B **Timer B Functions:** Timer B has the following functions. - Free-running/reload timer - External event counter - Input capture timer The block diagram for each operation mode of timer B is shown in figures 38 and 39. #### **Timer B Operations:** - Free-running/reload timer operation: The free-running/reload operation, input clock source, and prescaler division ratio are selected by timer mode register B1 (TMB1: \$009). - Timer B is initialized to the value set in timer write register B (TWBL: \$00A, TWBU: \$00B) by software and incremented by one at each clock input. If an input clock is applied to timer B after it has reached \$FF, an overflow is generated. In this case, if the reload timer function is enabled, timer B is initialized to its initial value set in timer write register B; if the free-running timer function is enabled, the timer is initialized to \$00 and then incremented again. - The overflow sets the timer B interrupt request flag (IFTB: \$002, bit 0). IFTB is reset by software or MCU reset. Refer to figure 3 and table 1 for details. - External event counter operation: Timer B is used as an external event counter by selecting the external event input as an input clock source. In this case, pin D<sub>2</sub>/EVNB must be set to EVNB by port mode register B (PMRB: \$024). - Either falling or rising edge, or both falling and rising edges of input signals can be selected as the external event detection edge by timer mode register 2 (TMB2: \$026). When both rising and falling edges detection is selected, the time between the falling edge and rising edge of input signals must be $2t_{eve}$ or longer. - Timer B is incremented by one at each detection edge selected by timer mode register 2 (TMB2: \$026). The other operation is basically the same as the free-running/reload timer operation. - Input capture timer operation: The input capture timer counts the clock cycles between trigger edges input to pin EVNB. - Either falling or rising edge, or both falling and rising edges of input signals can be selected as the trigger input edge by timer mode register 2 (TMB2: \$026). - When a trigger edge is input to EVNB, the count of timer B is written to timer read register B (TRBL: \$00A, TRBU: \$00B), and the timer B interrupt request flag (IFTB: \$002, bit 0) and the input capture status flag (ICSF: \$021, bit 0) are set. Timer B is reset to \$00, and then incremented again. While ICSF is set, if a trigger input edge is applied to timer B, or if timer B generates an overflow, the input capture error flag (ICEF: \$021, bit 1) is set. ICSF and ICEF are reset to 0 by MCU reset or by writing 0. Figure 38 Timer B Free-Running and Reload Operation Block Diagram Figure 39 Timer B Input Capture Operation Block Diagram **Registers for Timer B Operation:** By using the following registers, timer B operation modes are selected and the timer B count is read and written. - Timer mode register B1 (TMB1: \$009) - Timer mode register B2 (TMB2: \$026) - Timer write register B (TWBL: \$00A, TWBU: \$00B) - Timer read register B (TRBL: \$00A, TRBU: \$00B) - Port mode register B (PMRB: \$024) • Timer mode register B1 (TMB1: \$009): Four-bit write-only register that selects the free-running/reload timer function, input clock source, and the prescaler division ratio as shown in figure 40. It is reset to \$0 by MCU reset. Writing to this register is valid from the second instruction execution cycle after the execution of the previous timer mode register B1 write instruction. Setting timer B's initialization by writing to timer write register B (TWBL: \$00A, TWBU: \$00B) must be done after a mode change becomes valid. When selecting the input capture timer operation, select the internal clock as the input clock source. Figure 40 Timer Mode Register B1 (TMB1) - Timer mode register B2 (TMB2: \$026): Three-bit write-only register that selects the detection edge of signals input to pin EVNB and input capture operation as shown in figure 41. It is reset to \$0 by MCU reset. - Timer write register B (TWBL: \$00A, TWBU: \$00B): Write-only register consisting of the lower digit (TWBL) and the upper digit (TWBU). The lower digit is reset to \$0 by MCU reset, but the upper digit value is invalid (figures 42 and 43). Timer B is initialized by writing to timer write register B (TWBL: \$00A, TWBU: \$00B). In this case, the lower digit (TWBL) must be written to first, but writing only to the lower digit does not change the timer B value. Timer B is initialized to the value in timer write register B at the same time the upper digit (TWBU) is written to. When timer write register B is written to again and if the lower digit value needs no change, writing only to the upper digit initializes timer B. - Timer read register B (TRBL: \$00A, TRBU: \$00B): Read-only register consisting of the lower digit (TRBL) and the upper digit (TRBU) that holds the count of the timer B upper digit (figures 44 and 45). The upper digit (TRBU) must be read first. At this time, the count of the timer B upper digit is obtained, and the count of the timer B lower digit is latched to the lower digit (TRBL). After this, by reading TRBL, the count of timer B when TRBU is read can be obtained. - When the input capture timer operation is selected and if the count of timer B is read after a trigger is input, either the lower or upper digit can be read first. - Port mode register B (PMRB: \$024): Write-only register that selects D<sub>2</sub>/EVNB pin function as shown in figure 46. It is reset to \$0 by MCU reset. Figure 41 Timer Mode Register B2 (TMB2) Figure 42 Timer Write Register B Lower Digit (TWBL) Figure 43 Timer Write Register B Upper Digit (TWBU) Figure 44 Timer Read Register B Lower Digit (TRBL) Figure 45 Timer Read Register B Upper Digit (TRBU) Figure 46 Port Mode Register B (PMRB) LOOK CX #### Timer C **Timer C Functions**: Timer C has the following functions. - Free-running/reload timer - Watchdog timer - Timer output operation (PWM output) The block diagram of timer C is shown in figure 47. Figure 47 Timer C Block Diagram #### **Timer C Operations:** - Free-running/reload timer operation: The free-running/reload operation, input clock source, and prescaler division ratio are selected by timer mode register C (TMC: \$00D). - Timer C is initialized to the value set in timer write register C (TWCL: \$00E, TWCU: \$00F) by software and incremented by one at each clock input. If an input clock is applied to timer C after it has reached \$FF, an overflow is generated. In this case, if the reload timer function is enabled, timer C is initialized to its initial value set in timer write register C; if the free-running timer function is enabled, the timer is initialized to \$00 and then incremented again. - The overflow sets the timer C interrupt request flag (IFTC: \$002, bit 2). IFTC is reset by software or MCU reset. Refer to figure 3 and table 1 for details. - Watchdog timer operation: Timer C is used as a watchdog timer for detecting out-of-control program routines by setting the watchdog on flag (WDON: \$020, bit 1) to 1. If a program routine runs out of control and an overflow is generated, the MCU is reset. The watchdog timer operation flowchart is shown in figure 48. Program run can be controlled by initializing timer C by software before it reaches \$FF. - Timer output operation: The PWM output modes can be selected for timer C by setting port mode register A (PMRA: \$004). - By selecting the timer output mode, $pin R0_3/TOC$ is set to TOC. The output from TOC is reset low by MCU reset. PWM output: When PWM output mode is selected, timer C provides the variable-duty pulse output function. The output waveform differs depending on the contents of timer mode register C (TMC: \$00D) and timer write register C (TWCL: \$00E, TWCU: \$00F). The output waveform is shown in figure 49. Figure 48 Watchdog Timer Operation Flowchart Figure 49 PWM Output Waveform **Registers for Timer C Operation:** By using the following registers, timer C operation modes are selected and the timer C count is read and written. - Timer mode register C (TMC: \$00D) - Port mode register A (PMRA: \$004) - Timer write register C (TWCL: \$00E, TWCU: \$00F) - Timer read register C (TRCL: \$00E, TRCU: \$00F) - Timer mode register C (TMC: \$00D): Four-bit write-only register that selects the free-running/reload timer function, input clock source, and the prescaler division ratio as shown in figure 50. It is reset to \$0 by MCU reset. Writing to this register is valid from the second instruction execution cycle after the execution of the previous timer mode register C write instruction. Setting timer C's initialization by writing to timer write register C (TWCL: \$00E, TWCU: \$00F) must be done after a mode change becomes valid. Figure 50 Timer Mode Register C (TMC) - Port mode register A (PMRA: \$004): Write-only register that selects R0<sub>3</sub>/TOC pin function as shown in figure 51. It is reset to \$0 by MCU reset. - Timer write register C (TWCL: \$00E, TWCU: \$00F): Write-only register consisting of the lower digit (TWCL) and the upper digit (TWCU) as shown in figures 52 and 53. The operation of timer write register C is basically the same as that of timer write register B (TWBL: \$00A, TWBU: \$00B). - Timer read register C (TRCL: \$00E, TRCU: \$00F): Read-only register consisting of the lower digit (TRCL) and the upper digit (TRCU) that holds the count of the timer C upper digit (figures 54 and 55). The operation of timer read register C is basically the same as that of timer read register B (TRBL: \$00A, TRBU: \$00B). Figure 51 Port Mode Register A (PMRA) Figure 52 Timer Write Register C Lower Digit (TWCL) Figure 53 Timer Write Register C Upper Digit (TWCU) Figure 54 Timer Read Register C Lower Digit (TRCL) Figure 55 Timer Read Register C Upper Digit (TRCU) #### Notes on Use When using the timer output as PWM output, note the following point. From the update of the timer write register until the occurrence of the overflow interrupt, the PWM output differs from the period and duty settings, as shown in table 26. The PWM output should therefore not be used until after the overflow interrupt following the update of the timer write register. After the overflow, the PWM output will have the set period and duty cycle. In this case, the lower digit (TWCL) must be written to first, bit writing only to the lower digit does not change the timer C value. Timer C is changed to the value in timer write register B at the same time the upper digit (TWCU) is written to. Table 26 PWM Output Following Update of Timer Write Register #### **PWM Output** Timer Write Register is Updated during High Timer Write Register is Updated during Low **PWM Output** Mode **PWM Output** Timer write Timer write Reload register register updated to updated to Interrupt Interrupt value N request value N request Т $T \times (255 - N)$ Т $T \times (255 - N)$ ### **Alarm Output Function** The MCU has a built-in pulse output function called BUZZ. The pulse frequency can be selected from the prescaler S's outputs, and the output frequency depends on the state of port mode register C (PMRC: \$025). The duty cycle of the pulse output is fixed at 50%. **Port Mode Register C (PMRC: \$025):** Four-bit write-only register that selects the alarm frequencies as shown in figure 57. It is reset to \$0 by MCU reset. **Port Mode Register A (PMRA: \$004):** Four-bit write-only register that selects $D_3/BUZZ$ pin function as shown in figure 51. It is reset to \$0 by MCU reset. Figure 56 Alarm Output Function Block Diagram Figure 57 Port Mode Register C (PMRC) ### **Serial Interface** The serial interface serially transfers and receives 8-bit data, and includes the following features. - Multiple transmit clock sources - External clock - Internal prescaler output clock - System clock - Output level control in idle states Four registers, an octal counter, and a selector are also configured for the serial interface as follows. OCACA - Serial data register (SRL: \$006, SRU: \$007) - Serial mode register (SMR: \$005) - Port mode register A (PMRA: \$004) - Port mode register C (PMRC: \$025) - Miscellaneous register (MIS: \$00C) - Octal counter (OC) - Selector The block diagram of the serial interface is shown in figure 58. Figure 58 Serial Interface Block Diagram #### **Serial Interface Operation** **Selecting and Changing the Operating Mode:** Table 27 lists the serial interface's operating modes. To select an operating mode, use one of these combinations of port mode register A (PMRA: \$004) and the serial mode register (SMR: \$005) settings; to change the operating mode, always initialize the serial interface internally by writing data to the serial mode register. Note that the serial interface is initialized by writing data to the serial mode register. Refer to the following Serial Mode Register section for details. **Pin Setting:** The $R0_0/\overline{SCK}$ pin is controlled by writing data to the serial mode register (SMR: \$005). The $R0_1/SI$ and $R0_2/SO$ pins are controlled by writing data to port mode register A (PMRA: \$004). Refer to the following Registers for Serial Interface section for details. **Transmit Clock Source Setting:** The transmit clock source is set by writing data to the serial mode register (SMR: \$005) and port mode register C (PMRC: \$025). Refer to the following Registers for Serial Interface section for details. **Data Setting:** Transmit data is set by writing data to the serial data register (SRL: \$006, SRU, \$007). Receive data is obtained by reading the contents of the serial data register. The serial data is shifted by the transmit clock and is input from or output to an external system. The output level of the SO pin is invalid until the first data is output after MCU reset, or until the output level control in idle states is performed. **Transfer Control:** The serial interface is activated by the STS instruction. The octal counter is reset to 000 by this instruction, and it increments at the rising edge of the transmit clock. When the eighth transmit clock signal is input or when serial transmission/receive is discontinued, the octal counter is reset to 000, the serial interrupt request flag (IFS: \$003, bit 2) is set, and the transfer stops. When the prescaler output is selected as the transmit clock, the transmit clock frequency is selected as $4t_{cyc}$ to $8192t_{cyc}$ by setting bits 0 to 2 (SMR0– SMR2) of serial mode register (SMR: \$005) and bit 0 (PMRC0) of port mode register C (PMRC: \$025) as listed in table 28. **Operating States:** The serial interface has the following operating states; transitions between them are shown in figure 59. - STS wait state - Transmit clock wait state - Transfer state - Continuous clock output state (only in internal clock mode) - STS wait state: The serial interface enters STS wait state by MCU reset (00, 10 in figure 59). In STS wait state, the serial interface is initialized and the transmit clock is ignored. If the STS instruction is then executed (01, 11), the serial interface enters transmit clock wait state. - Transmit clock wait state: Transmit clock wait state is the period between the STS execution and the falling edge of the first transmit clock. In transmit clock wait state, input of the transmit clock (02, 12) increments the octal counter, shifts the serial data register, and puts the serial interface in transfer state. However, note that if continuous clock output mode is selected in internal clock mode, the serial interface does not enter transfer state but enters continuous clock output state (17). - The serial interface enters STS wait state by writing data to the serial mode register (SMR: \$005) (04, 14) in transmit clock wait state. - Transfer state: Transfer state is the period between the falling edge of the first clock and the rising edge of the eighth clock. In transfer state, the input of eight clocks or the execution of the STS instruction sets the octal counter to 000, and the serial interface enters another state. When the STS instruction is executed (05, 15), transmit clock wait state is entered. When eight clocks are input, transmit clock wait state is entered (03) in external clock mode, and STS wait state is entered (13) in internal clock mode. In internal clock mode, the transmit clock stops after outputting eight clocks. - In transfer state, writing data to the serial mode register (SMR: \$005) (06, 16) initializes the serial interface, and STS wait state is entered. - If the state changes from transfer to another state, the serial interrupt request flag (IFS: \$003, bit 2) is set by the octal counter that is reset to 000. - Continuous clock output state (only in internal clock mode): Continuous clock output state is entered only in internal clock mode. In this state, the serial interface does not transmit/receive data but only outputs the transmit clock from the SCK pin. When bits 0 and 1 (PMRA0, PMRA1) of port mode register A (PMRA: \$004) are 00 in transmit clock wait state and if the transmit clock is input (17), the serial interface enters continuous clock output state. If the serial mode register (SMR: \$005) is written to in continuous clock output mode (18), STS wait state is entered. **Output Level Control in Idle States:** In idle states, that is, STS wait state and transmit clock wait state, the output level of the SO pin can be controlled by setting bit 1 (PMRC1) of port mode register C (PMRC: \$025) to 0 or 1. The output level control example is shown in figure 60. Note that the output level cannot be controlled in transfer state. **Transmit Clock Error Detection (In External Clock Mode):** The serial interface will malfunction if a spurious pulse caused by external noise conflicts with a normal transmit clock during transfer. A transmit clock error of this type can be detected as shown in figure 61. **Table 27 Serial Interface Operating Modes** | SMR | PMRA | | | |-------|-------|-------|------------------------------| | Bit 3 | Bit 1 | Bit 0 | Operating Mode | | 1 | 0 | 0 | Continuous clock output mode | | | | 1 | Transmit mode | | | 1 | 0 | Receive mode | | | | 1 | Transmit/receive mode | Table 28 Serial Transmit Clock (Prescaler Output) | SMR | | | | | |-------|-----------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | Bit 2 | Bit 1 | Bit 0 | Prescaler Division Ratio | Transmit Clock Frequency | | 0 | 0 | 0 | ÷ 2048 | 4096t <sub>cyc</sub> | | | | 1 | ÷ 512 | 1024t <sub>cyc</sub> | | | 1 | 0 | ÷ 128 | 256t <sub>cyc</sub> | | | | 1 | ÷ 32 | 64t <sub>cyc</sub> | | 1 | 0 | 0 | ÷ 8 | 16t <sub>cyc</sub> | | | | 1 | ÷ 2 | 4t <sub>cyc</sub> | | 0 | 0 | 0 | ÷ 4096 | 8192t <sub>cyc</sub> | | | | 1 | ÷ 1024 | 2048t <sub>cyc</sub> | | | 1 | 0 | ÷ 256 | 512t <sub>cyc</sub> | | | | 1 | ÷ 64 | 128t <sub>cyc</sub> | | 1 | 0 | 0 | ÷ 16 | 32t <sub>cyc</sub> | | | | 1 | ÷ 4 | 8t <sub>cyc</sub> | | | Bit 2 0 1 | Bit 2 Bit 1 0 0 1 1 0 0 1 1 | Bit 2 Bit 1 Bit 0 0 0 0 1 1 0 1 0 0 1 0 0 1 0 0 1 0 1 1 0 1 1 0 0 1 0 0 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | If more than eight transmit clocks are input in transfer state, at the eighth clock including a spurious pulse by noise, the octal counter reaches 000, the serial interrupt request flag (IFS: \$003, bit 2) is set, and transmit clock wait state is entered. At the falling edge of the next normal clock signal, the transfer state is entered. After the transfer completion processing is performed and IFS is reset, writing to the serial mode register (SMR: \$005) changes the state from transfer to STS wait. At this time IFS is set again, and therefore the error can be detected. #### **Notes on Use:** - Initialization after writing to registers: If port mode register A (PMRA: \$004) is written to in transmit clock wait state or in transfer state, the serial interface must be initialized by writing to the serial mode register (SMR: \$005) again. - Serial interrupt request flag (IFS: \$003, bit 2) set: If the state is changed from transfer to another by writing to the serial mode register (SMR: \$005) or executing the STS instruction during the first low pulse of the transmit clock, the serial interrupt request flag is not set. To set the serial interrupt request flag, serial mode register write or STS instruction execution must be programmed to be executed after confirming that the SCK pin is at 1, that is, after executing the input instruction to port R0. Figure 59 Serial Interface State Transitions Figure 60 Example of Serial Interface Operation Sequence Figure 61 Transmit Clock Error Detection ### **Registers for Serial Interface** The serial interface operation is selected, and serial data is read and written by the following registers. - Serial Mode Register (SMR: \$005) - Serial Data Register (SRL: \$006, SRU: \$007) - Port Mode Register A (PMRA: \$004) - Port Mode Register C (PMRC: \$025) - Miscellaneous Register (MIS: \$00C) Serial Mode Register (SMR: \$005): This register has the following functions (figure 62). - $R0_0/\overline{SCK}$ pin function selection - Transmit clock selection - Prescaler division ratio selection - Serial interface initialization Serial mode register (SMR: \$005) is a 4-bit write-only register. It is reset to \$0 by MCU reset. A write signal input to serial mode register (SMR: \$005) discontinues the input of the transmit clock to the serial data register and octal counter, and the octal counter is reset to 000. Therefore, if a write is performed during data transfer, the serial interrupt request flag (IFS: \$003, bit 2) is set. Written data is valid from the second instruction execution cycle after the write operation, so the STS instruction must be executed at least two cycles after that. Figure 62 Serial Mode Register (SMR) Port Mode Register C (PMRC: \$025): This register has the following functions (figure 63). - Prescaler division ratio selection - Output level control in idle states Port mode register C (PMRC: \$025) is a 4-bit write-only register. It cannot be written during data transfer. By setting bit 0 (PMRC0) of this register, the prescaler division ratio is selected. Bit 0 (PMRC0) can be reset to 0 by MCU reset. By setting bit 1 (PMRC1), the output level of the SO pin is controlled in idle states. The output level changes at the same time that PMRC1 is written to. Figure 63 Port Mode Register C (PMRC) **Serial Data Register (SRL: \$006, SRU: \$007):** This register has the following functions (figures 64 and 65). - Transmission data write and shift - · Receive data shift and read Writing data in this register is output from the SO pin, LSB first, synchronously with the falling edge of the transmit clock; data is input, LSB first, through the SI pin at the rising edge of the transmit clock. Input/output timing is shown in figure 66. Data cannot be read or written during serial data transfer. If a read/write occurs during transfer, the accuracy of the resultant data cannot be guaranteed. Figure 64 Serial Data Register (SRL) Figure 65 Serial Data Register (SRU) Figure 66 Serial Interface Output Timing Port Mode Register A (PMRA: \$004): This register has the following functions (figure 67). - R0<sub>1</sub>/SI pin function selection - R0<sub>2</sub>/SO pin function selection Port mode register A (PMRA: \$004) is a 4-bit write-only register, and is reset to \$0 by MCU reset. Figure 67 Port Mode Register A (PMRA) Miscellaneous Register (MIS: \$00C): This register has the following functions (figure 68). • R0<sub>2</sub>/SO pin PMOS control Miscellaneous register (MIS: \$00C) is a 4-bit write-only register and is reset to \$0 by MCU reset. Figure 68 Miscellaneous Register (MIS) OOLCX ### A/D Converter The MCU has a built-in A/D converter that uses a sequential comparison method with a resistor ladder. It can measure twelve analog inputs with 8-bit resolution. The block diagram of the A/D converter is shown in figure 69. Figure 69 A/D Converter Block Diagram #### Registers for A/D Converter Operation **A/D Mode Register 1 (AMR1: \$019):** Four-bit write-only register which selects digital or analog ports, as shown in figure 70. Figure 70 A/D Mode Register 1 (AMR1) A/D Mode register 2 (AMR2: \$01A): Three-bit write-only register which is used to set the A/D conversion period and to select digital or analog ports. Bit 0 of the A/D mode register selects the A/D conversion period, and bits 1 and 2 select ports R4–R5 as pins $AN_4$ – $AN_{11}$ in 4-pin units (figure 71). Figure 71 A/D Mode Register 2 (AMR2) **A/D Channel Register (ACR: \$016):** Four-bit write-only register which indicates analog input pin information, as shown in figure 72. Figure 72 A/D Channel Register (ACR) A/D Start Flag (ADSF: \$02C, Bit 2): One-bit flag that initiates A/D conversion when set to 1. At the completion of A/D conversion, the converted data is stored in the A/D data register and the A/D start flag is cleared. Refer to figure 73. Figure 73 A/D Start Flag (ADSF) $I_{AD}$ Off Flag (IAOF: \$021, Bit 2): By setting the $I_{AD}$ off flag to 1, the current flowing through the resistance ladder can be cut off even while operating in standby or active mode, as shown in figure 74. Figure 74 I<sub>AD</sub> Off Flag (IAOF) **A/D Data Register (ADRL: \$017, ADRU: \$018):** Eight-bit read-only register consisting of a 4-bit lower digit and 4-bit upper digit. This register is not cleared by reset. After the completion of A/D conversion, the resultant eight-bit data is held in this register until the start of the next conversion (figures 75, 76, and 77). Figure 75 A/D Data Registers (ADRU, ADRL) Figure 76 A/D Data Register Lower Digit (ADRL) Figure 77 A/D Data Register Upper Digit (ADRU) ### Notes on Usage - Use the SEM or SEMD instruction for writing to the A/D start flag (ADSF) - Do not write to the A/D start flag during A/D conversion - Data in the A/D data register during A/D conversion is undefined - Since the operation of the A/D converter is based on the clock from the system oscillator, the A/D converter does not operate in stop, watch, or subactive mode. In addition, to save power while in these modes, all current flowing through the converter's resistance ladder is cut off. - If the power supply for the A/D converter is to be different from V<sub>CC</sub>, connect a 0.1-μF bypass capacitor between the AV<sub>CC</sub> and AV<sub>SS</sub> pins. (However, this is not necessary when the AV<sub>CC</sub> pin is directly connected to the V<sub>CC</sub> pin.) - The contents of the A/D data register are not guaranteed during A/D conversion. To ensure that the A/D converter operates stably, do not execute port output instructions during A/D conversion. - The port data register (PDR) is initialized to 1 by an MCU reset. At this time, if pull-up MOS is selected as active by bit 3 of the miscellaneous register (MIS3), the port will be pulled up to V<sub>CC</sub>. When using a shared R port/analog input pin as an input pin, clear PDR to 0. Otherwise, if pull-up MOS is selected by MIS3 and PDR is set to 1, a pin selected by A/D mode register 1 or 2 (AMR1 or AMR2) as an analog pin will remain pulled up (figure 78). Figure 78 R Port/Analog Multiplexed Pin Circuit # **Pin Description in PROM Mode** The HD407A4369 is a PROM version of a ZTAT™ microcomputer. In PROM mode, the MCU stops operating, thus allowing the user to program the on-chip PROM. | Pin Number | | | MCU Mode | | PROM Mode | | | |------------|--------|--------|-----------------------------------|-----|--------------------|-----|--| | DP-64S | FP-64B | FP-64A | Pin | I/O | Pin | I/O | | | 1 | 59 | 57 | R6 <sub>0</sub> | I/O | | | | | 2 | 60 | 58 | R6 <sub>1</sub> | I/O | | | | | 3 | 61 | 59 | R6 <sub>2</sub> | I/O | | | | | 4 | 62 | 60 | R6 <sub>3</sub> | I/O | | | | | 5 | 63 | 61 | R7 <sub>0</sub> | I/O | | | | | 6 | 64 | 62 | R7 <sub>1</sub> | I/O | | | | | 7 | 1 | 63 | R7 <sub>2</sub> | I/O | | | | | 8 | 2 | 64 | R0₀/ <del>SCK</del> | I/O | V <sub>cc</sub> | | | | 9 | 3 | 1 | R0₁/SI | I/O | V <sub>cc</sub> | | | | 10 | 4 | 2 | R0₂/SO | I/O | O <sub>1</sub> | I/O | | | 11 | 5 | 3 | R0₃/TOC | I/O | O <sub>2</sub> | I/O | | | 12 | 6 | 4 | TEST | I | V <sub>PP</sub> | | | | 13 | 7 | 5 | RESET | I | RESET | I | | | 14 | 8 | 6 | OSC <sub>1</sub> | I | V <sub>cc</sub> | | | | 15 | 9 | 7 | OSC <sub>2</sub> | 0 | | | | | 16 | 10 | 8 | GND | | GND | | | | 17 | 11 | 9 | X1 | 4 | GND | | | | 18 | 12 | 10 | X2 | 0 | | | | | 19 | 13 | 11 | AV <sub>ss</sub> | - 1 | GND | | | | 20 | 14 | 12 | R3 <sub>0</sub> /AN <sub>0</sub> | I/O | O <sub>0</sub> | I/O | | | 21 | 15 | 13 | R3 <sub>1</sub> /AN <sub>1</sub> | I/O | O <sub>1</sub> | I/O | | | 22 | 16 | 14 | R3 <sub>2</sub> /AN <sub>2</sub> | I/O | O <sub>2</sub> | I/O | | | 23 | 17 | 15 | R3 <sub>3</sub> /AN <sub>3</sub> | I/O | O <sub>3</sub> | I/O | | | 24 | 18 | 16 | R4 <sub>0</sub> /AN <sub>4</sub> | I/O | O <sub>4</sub> | I/O | | | 25 | 19 | 17 | R4 <sub>1</sub> /AN <sub>5</sub> | I/O | $\overline{M}_{0}$ | I | | | 26 | 20 | 18 | R4 <sub>2</sub> /AN <sub>6</sub> | I/O | $\overline{M}_{1}$ | I | | | 27 | 21 | 19 | R4 <sub>3</sub> /AN <sub>7</sub> | I/O | | | | | 28 | 22 | 20 | R5 <sub>0</sub> /AN <sub>8</sub> | I/O | | | | | 29 | 23 | 21 | R5 <sub>1</sub> /AN <sub>9</sub> | I/O | | | | | 30 | 24 | 22 | R5 <sub>2</sub> /AN <sub>10</sub> | I/O | | | | | Pin Number | | | MCU Mode | | PROM Me | ode | |------------|--------|--------|-----------------------------------|-----|-----------------|-----| | DP-64S | FP-64B | FP-64A | Pin | I/O | Pin | I/O | | 31 | 25 | 23 | R5 <sub>3</sub> /AN <sub>11</sub> | I/O | | | | 32 | 26 | 24 | AV <sub>cc</sub> | _ | V <sub>cc</sub> | | | 33 | 27 | 25 | V <sub>cc</sub> | _ | V <sub>cc</sub> | | | 34 | 28 | 26 | D₀/ <del>INT</del> ₀ | I/O | O <sub>3</sub> | I/O | | 35 | 29 | 27 | D₁/ <del>INT</del> ₁ | I/O | O <sub>4</sub> | I/O | | 36 | 30 | 28 | D <sub>2</sub> /EVNB | I/O | A <sub>1</sub> | I | | 37 | 31 | 29 | D₃/BUZZ | I/O | $A_2$ | I | | 38 | 32 | 30 | D <sub>4</sub> /STOPC | I/O | | | | 39 | 33 | 31 | D <sub>5</sub> | I/O | $A_3$ | I | | 40 | 34 | 32 | D <sub>6</sub> | I/O | $A_4$ | I | | 41 | 35 | 33 | D <sub>7</sub> | I/O | $A_9$ | I | | 42 | 36 | 34 | D <sub>8</sub> | I/O | V <sub>cc</sub> | | | 43 | 37 | 35 | D <sub>9</sub> | I/O | | | | 44 | 38 | 36 | D <sub>10</sub> | I/O | | | | 45 | 39 | 37 | D <sub>11</sub> | I/O | | | | 46 | 40 | 38 | D <sub>12</sub> | I/O | | | | 47 | 41 | 39 | D <sub>13</sub> | I/O | | | | 48 | 42 | 40 | R8 <sub>0</sub> | I/O | CE | I | | 49 | 43 | 41 | R8 <sub>1</sub> | I/O | ŌĒ | I | | 50 | 44 | 42 | R8 <sub>2</sub> | I/O | A <sub>13</sub> | I | | 51 | 45 | 43 | R8 <sub>3</sub> | I/O | A <sub>14</sub> | I | | 52 | 46 | 44 | R9 <sub>0</sub> | I/O | | | | 53 | 47 | 45 | R9₁ | I/O | | | | 54 | 48 | 46 | R9 <sub>2</sub> | I/O | C'X | | | 55 | 49 | 47 | R9 <sub>3</sub> | I/O | | | | 56 | 50 | 48 | R1 <sub>0</sub> | I/O | $A_5$ | I | | 57 | 51 | 49 | R1₁ | I/O | $A_6$ | I | | 58 | 52 | 50 | R1 <sub>2</sub> | I/O | A <sub>7</sub> | I | | 59 | 53 | 51 | R1 <sub>3</sub> | I/O | $A_8$ | I | | 60 | 54 | 52 | R2 <sub>0</sub> | I/O | A <sub>o</sub> | I | | 61 | 55 | 53 | R2₁ | I/O | A <sub>10</sub> | I | | 62 | 56 | 54 | R2 <sub>2</sub> | I/O | A <sub>11</sub> | I | | 63 | 57 | 55 | R2 <sub>3</sub> | I/O | A <sub>12</sub> | I | | 64 | 58 | 56 | RA <sub>1</sub> | I | O <sub>0</sub> | I/O | Notes: 1. I/O: Input/output pin; I: Input pin; O: Output pin <sup>2.</sup> $O_0$ to $O_4$ consist of two pins each. Tie each pair together before using them. #### **Programming the Built-In PROM** The MCU's built-in PROM is programmed in PROM mode. PROM mode is set by pulling $\overline{RESET}$ , $\overline{M}_0$ , and $\overline{M}_1$ low, as shown in figure 79. In PROM mode, the MCU does not operate, but it can be programmed in the same way as any other commercial 27256-type EPROM using a standard PROM programmer and a 100-to-28-pin socket adapter. Recommended PROM programmers and socket adapters are listed in table 29 Since an HMCS400-series instruction is ten bits long, the HMCS400-series MCU has a built-in conversion circuit to enable the use of a general-purpose PROM programmer. This circuit splits each instruction into five lower bits and five upper bits that are read from or written to consecutive addresses. This means that if, for example, 16 kwords of built-in PROM are to be programmed by a general-purpose PROM programmer, a 32-kbyte address space (\$0000-\$7FFF) must be specified. Figure 79 PROM Mode Connections Table 29 Recommended PROM Programmers and Socket Adapters **PROM Programmer** **Socket Adapter** | Manufacture | Model Name | Package | Manufacture | Model Name | |---------------|------------|---------|-------------|--------------| | DATA I/O corp | 121 B | DP-64S | Hitachi | HS4369ESS01H | | | | FP-64B | | HS4369ESF01H | | | | FP-64A | | HS4369ESH01H | | AVAL corp | PKW-1000 | DP-64S | Hitachi | HS4369ESS01H | | | | FP-64B | | HS4369ESF01H | | | | FP-64A | | HS4369ESH01H | #### Warnings 1. Always specify addresses \$0000 to \$7FFF when programming with a PROM programmer. If address \$8000 or higher is accessed, the PROM may not be programmed or verified correctly. Set all data in unused addresses to \$FF. Note that the plastic-package version cannot be erased and reprogrammed. - Make sure that the PROM programmer, socket adapter, and LSI are aligned correctly (their pin 1 positions match), otherwise overcurrents may damage the LSI. Before starting programming, make sure that the LSI is firmly fixed in the socket adapter and the socket adapter is firmly fixed onto the programmer. - 3. PROM programmers have two voltages ( $V_{PP}$ ): 12.5 V and 21 V. Remember that ZTAT<sup>TM</sup> devices require a $V_{PP}$ of 12.5 V—the 21-V setting will damage them. 12.5 V is the Intel 27256 setting. #### **Programming and Verification** The built-in PROM of the MCU can be programmed at high speed without risk of voltage stress or damage to data reliability. Programming and verification modes are selected as listed in table 30. For details of PROM programming, refer to the following Notes on PROM Programming section. Table 30 PROM Mode Selection | | Pin | | | | |-----------------------|------|------|-----------------|--------------------------------| | Mode | CE | ŌĒ | V <sub>PP</sub> | O <sub>0</sub> -O <sub>4</sub> | | Programming | Low | High | $V_{PP}$ | Data input | | Verification | High | Low | $V_{PP}$ | Data output | | Programming inhibited | High | High | V <sub>PP</sub> | High impedance | ### **Addressing Modes** ### **RAM Addressing Modes** The MCU has three RAM addressing modes, as shown in figure 80 and described below. **Register Indirect Addressing Mode:** The contents of the W, X, and Y registers (10 bits in total) are used as a RAM address. **Direct Addressing Mode:** A direct addressing instruction consists of two words. The first word contains the opcode, and the contents of the second word (10 bits) are used as a RAM address. **Memory Register Addressing Mode:** The memory registers (MR), which are located in 16 addresses from \$040 to \$04F, are accessed with the LAMR and XMRA instructions. Figure 80 RAM Addressing Modes #### ROM Addressing Modes and the P Instruction The MCU has four ROM addressing modes, as shown in figure 81 and described below. **Direct Addressing Mode:** A program can branch to any address in the ROM memory space by executing the JMPL, BRL, or CALL instruction. Each of these instructions replaces the 14 program counter bits $(PC_{13}-PC_0)$ with 14-bit immediate data. **Current Page Addressing Mode:** The MCU has 64 pages of ROM with 256 words per page. A program can branch to any address in the current page by executing the BR instruction. This instruction replaces the eight low-order bits of the program counter $(PC_7-PC_0)$ with eight-bit immediate data. If the BR instruction is on a page boundary (address 256n + 255), executing that instruction transfers the PC contents to the next physical page, as shown in figure 83. This means that the execution of the BR instruction on a page boundary will make the program branch to the next page. Note that the HMCS400-series cross macroassembler has an automatic paging feature for ROM pages. **Zero-Page Addressing Mode:** A program can branch to the zero-page subroutine area located at \$0000–\$003F by executing the CAL instruction. When the CAL instruction is executed, 6 bits of immediate data are placed in the six low-order bits of the program counter $(PC_5-PC_0)$ , and 0s are placed in the eight high-order bits $(PC_{13}-PC_6)$ . **Table Data Addressing Mode:** A program can branch to an address determined by the contents of four-bit immediate data, the accumulator, and the B register by executing the TBR instruction. **P Instruction:** ROM data addressed in table data addressing mode can be referenced with the P instruction as shown in figure 82. If bit 8 of the ROM data is 1, eight bits of ROM data are written to the accumulator and the B register. If bit 9 is 1, eight bits of ROM data are written to the R1 and R2 port output registers. If both bits 8 and 9 are 1, ROM data is written to the accumulator and the B register, and also to the R1 and R2 port output registers at the same time. The P instruction has no effect on the program counter. Figure 81 ROM Addressing Modes Figure 82 P Instruction Oly Cx Figure 83 Branching when the Branch Destination is on a Page Boundary OOLCX ### **Instruction Set** The HD404369 Series has 101 instructions, classified into the following 10 groups: - Immediate instructions - Register-to-register instructions - RAM address instructions - RAM register instructions - Arithmetic instructions - Compare instructions - RAM bit manipulation instructions - ROM address instructions - Input/output instructions - Control instructions ### **Absolute Maximum Ratings** | Item | Symbol | Value | Unit | Notes | |----------------------------------|------------------|--------------------------|------|-------| | Supply voltage | V <sub>cc</sub> | -0.3 to +7.0 | V | | | Programming voltage | V <sub>PP</sub> | -0.3 to +14.0 | V | 1 | | Pin voltage | V <sub>T</sub> | $-0.3$ to $V_{CC} + 0.3$ | V | 2 | | | | -0.3 to +15.0 | V | 3 | | Total permissible input current | $\Sigma$ Io | 105 | mA | 4 | | Total permissible output current | –ΣI <sub>0</sub> | 50 | mA | 5 | | Maximum input current | Io | 4 | mA | 6, 7 | | | | 30 | mA | 6, 8 | | Maximum output current | -I <sub>o</sub> | 4 | mA | 7, 9 | | Operating temperature | T <sub>opr</sub> | -20 to +75 | °C | | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | | Notes: Permanent damage may occur if these absolute maximum ratings are exceeded. Normal operation must be under the conditions stated in the electrical characteristics tables. If these conditions are exceeded, the LSI may malfunction or its reliability may be affected. - 1. Applies to pin TEST (V<sub>PP</sub>) of HD407A4369. - 2. Applies to all standard voltage pins. - 3. Applies to intermediate-voltage pins. - 4. The total permissible input current is the total of input currents simultaneously flowing in from all the I/O pins to GND. - 5. The total permissible output current is the total of output currents simultaneously flowing out from $V_{cc}$ to all I/O pins. - 6. The maximum input current is the maximum current flowing from each I/O pin to GND. - 7. Applies to ports D<sub>0</sub> to D<sub>13</sub>, R0, R3 to R9. - 8. Applies to ports R1 and R2. - 9. The maximum output current is the maximum current flowing from V<sub>cc</sub> to each I/O pin ## **Electrical Characteristics** DC Characteristics (HD407A4369: $V_{\rm CC}=2.7$ to 5.5 V, GND = 0 V, $T_a=-20$ to +75°C; HD404364/HD404368/HD4043612/HD404369/HD40A4364/HD40A4368/HD40A43612/HD40A4369: V $_{\rm CC}=2.7$ to 6.0 V, GND = 0 V, $T_a=-20$ to +75°C, unless otherwise specified) | Item | Symbol | Pins | Min | Тур | Max | Unit | <b>Test Condition</b> | Notes | |-------------------------------|-------------------------------|---------------------------------------------------------|-----------------------|-----|-----------------------|------|-----------------------------------|-------| | Input high | V <sub>IH</sub> | RESET, SCK, | 0.8V <sub>cc</sub> | _ | V <sub>cc</sub> + 0.3 | V | | | | voltage | | $\overline{\text{INT}}_0$ , $\overline{\text{INT}}_1$ , | | | | | | | | | | STOPC, EVNB | | | | | | | | | | SI | 0.7 V <sub>cc</sub> | _ | V <sub>cc</sub> + 0.3 | V | | | | | | OSC <sub>1</sub> | V <sub>cc</sub> - 0.5 | _ | V <sub>CC</sub> + 0.3 | V | | | | Input low voltage | V <sub>IL</sub> | RESET, SCK, | -0.3 | _ | 0.2V <sub>cc</sub> | V | | | | | | $\overline{INT}_0$ , $\overline{INT}_1$ , | | | | | | | | | • | STOPC, EVNB | | | | | | | | | | SI | -0.3 | _ | 0.3V <sub>cc</sub> | V | | | | | | OSC <sub>1</sub> | -0.3 | _ | 0.5 | V | | | | Output high voltage | $V_{OH}$ | SCK, SO, TOC | V <sub>cc</sub> - 0.5 | _ | _ | V | $-I_{OH} = 0.5 \text{ mA}$ | | | Output low voltage | $V_{OL}$ | SCK, SO, TOC | ~ | _ | 0.4 | V | I <sub>OL</sub> = 0.4 mA | | | I/O leakage | I <sub>IL</sub> | RESET, SCK, | | | 1 | μΑ | $V_{in} = 0 \text{ V to } V_{CC}$ | 1 | | current | | SI, SO, TOC, | | | | | | | | | | $OSC_1$ , $\overline{INT}_0$ , | | | У. | | | | | | | ĪNT₁, STOPC, | | | //, | | | | | | | EVNB | | | 4 | | | | | Current | I <sub>cc</sub> | V <sub>cc</sub> | _ | _ | 5.0 | mA | V <sub>CC</sub> = 5 V, | 2 | | dissipation in active mode | | | | | | | $f_{OSC} = 4 \text{ MHz}$ | | | Current | I <sub>SBY</sub> | V <sub>cc</sub> | _ | _ | 2.0 | mΑ | $V_{CC} = 5 V$ , | 3 | | dissipation in standby mode | | | | | | | f <sub>OSC</sub> = 4 MHz | | | Current | $I_{\scriptscriptstyle{SUB}}$ | $V_{cc}$ | _ | _ | 100 | μΑ | $V_{CC} = 5 V$ , | 4 | | dissipation in subactive mode | | | | | | | 32 kHz oscillator | | | Current | I <sub>WTC</sub> | V <sub>cc</sub> | _ | _ | 20 | μΑ | V <sub>CC</sub> = 5 V, | 4 | | dissipation in watch mode | | | | | | | 32 kHz oscillator | | | Item | Symbol | Pins | Min | Тур | Max | Unit | Test Condition | Notes | |-----------------------------|-------------------|-----------------|-----|-----|-----|------|-----------------|-------| | Current | I <sub>STOP</sub> | V <sub>cc</sub> | _ | _ | 10 | μΑ | $V_{CC} = 5V$ , | 4 | | dissipation in | | | | | | | X1 = GND, | | | stop mode | | | | | | | X2 = Open | | | Stop mode retaining voltage | $V_{STOP}$ | V <sub>cc</sub> | 2 | _ | _ | V | | | Notes: 1. Excludes current flowing through pull-up MOS and output buffers. 2. $I_{cc}$ is the source current when no I/O current is flowing while the MCU is in reset state. Test conditions: MCU: Reset Pins: RESET, TEST at GND 3. I<sub>SBY</sub> is the source current when no I/O current is flowing while the MCU timer is operating. Test conditions: MCU: I/O reset Standby mode Pins: $\overline{\text{RESET}}$ at $V_{\text{cc}}$ TEST at GND $D_0$ – $D_{13}$ , R0–R9, RA<sub>1</sub> at $V_{cc}$ 20 213, 110 110, 1111 41 4. This is the source current when no I/O current is flowing. Test conditions: Pins: $\overline{RESET}$ at $V_{cc}$ TEST at GND $D_0$ – $D_{13}$ , R0–R9, RA<sub>1</sub> at $V_{cc}$ TOOL CX I/O Characteristics for Standard Pins (HD407A4369: $V_{\rm CC}=2.7$ to 5.5 V, GND = 0 V, $T_a=-20$ to +75°C; HD404364/HD404368/HD4043612/HD404369/HD40A4364/HD40A4368/HD40A43612/HD40A4369: $V_{\rm CC}=2.7$ to 6.0 V, GND = 0 V, $T_a=-20$ to +75°C, unless otherwise specified) | Item | Symbol | Pins | Min | Тур | Max | Unit | <b>Test Condition</b> | Note | |---------------------|--------------------|-----------------------------------|--------------------|-----|-----------------------|------|-----------------------------------|------| | Input high voltage | V <sub>IH</sub> | D <sub>0</sub> -D <sub>13</sub> , | 0.7V <sub>cc</sub> | _ | V <sub>CC</sub> + 0.3 | V | | | | | | R0, R3–R9, RA <sub>1</sub> | | | | | | | | Input low voltage | $V_{IL}$ | D <sub>0</sub> -D <sub>13</sub> , | -0.3 | _ | $0.3V_{\rm cc}$ | V | | | | | | R0, R3–R9, RA <sub>1</sub> | | | | | | | | Output high voltage | $V_{OH}$ | D <sub>0</sub> -D <sub>13</sub> , | V <sub>cc</sub> - | _ | _ | V | $-I_{OH} = 0.5 \text{ mA}$ | | | | | R0, R3-R9 | 0.5 | | | | | | | Output low voltage | V <sub>OL</sub> | D <sub>0</sub> -D <sub>13</sub> , | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | | | | R0, R3-R9 | | | | | | | | Input leakage | I <sub>IL</sub> | D <sub>0</sub> -D <sub>13</sub> , | _ | _ | 1 | μΑ | $V_{in} = 0 \text{ V to } V_{CC}$ | 1 | | current | | R0, R3–R9, RA <sub>1</sub> | | | | | | | | Pull-up MOS current | t —I <sub>PU</sub> | D <sub>0</sub> -D <sub>13</sub> , | 30 | 150 | 300 | μΑ | $V_{CC} = 5 V$ , | | | | | R0, R3-R9 | | | | | $V_{in} = 0 V$ | | Note: 1. Output buffer current is excluded. I/O Characteristics for Intermediate-Voltage Pins (HD407A4369: $V_{\rm CC}$ = 2.7 to 5.5 V, GND = 0 V, $T_a$ = -20 to +75°C; HD404364/HD404368/HD4043612/HD404369/HD40A4364/HD40A4368/HD40A43612/HD40A4369: $V_{\rm CC}$ = 2.7 to 6.0 V, GND = 0 V, $T_a$ = -20 to +75°C, unless otherwise specified) | Item | Symbol | Pins | Min | Тур | Max | Unit | <b>Test Condition</b> | Note | |---------------------|-----------------|--------|--------------------|-----|--------------------|------|--------------------------|------| | Input high voltage | $V_{IH}$ | R1, R2 | 0.7V <sub>cc</sub> | _ | 12 | V | | | | Input low voltage | V <sub>IL</sub> | R1, R2 | -0.3 | _ | 0.3V <sub>cc</sub> | V | - | | | Output high voltage | $V_{OH}$ | R1, R2 | 11.5 | _ | _ | ٧ | 500 kΩ at 12 V | | | Output low voltage | V <sub>OL</sub> | R1, R2 | _ | _ | 0.4 | V | I <sub>OL</sub> = 0.4 mA | | | | | | _ | _ | 2.0 | V | I <sub>OL</sub> = 15 mA, | | | | | | | | | | $V_{cc}$ = 4.5 to 5.5 V | | | I/O leakage current | I <sub>1∟</sub> | R1, R2 | _ | _ | 20 | μΑ | $V_{in} = 0 V to 12 V$ | 1 | Note: 1. Excludes output buffer current. A/D Converter Characteristics (HD407A4369: $V_{CC}=2.7$ to 5.5 V, GND = 0 V, $T_a=-20$ to +75°C;HD404364/HD404368/HD4043612/HD404369/HD40A4364/HD40A4368/HD40A43612/HD40A4369: $V_{CC}=2.7$ to 6.0 V, GND = 0 V, $T_a=-20$ to +75°C, unless otherwise specified) | Item | Symbol | Pins | Min | Тур | Max | Unit | Test Condition | Notes | |---------------------------------------------------------------|------------------|-----------------------------------|-----------------------|-----------------|-----------------------|------------------|------------------------------------|-------| | Analog supply voltage | $AV_{cc}$ | AV <sub>cc</sub> | V <sub>cc</sub> – 0.3 | V <sub>cc</sub> | V <sub>cc</sub> + 0.3 | V | | 1 | | Analog input voltage | $AV_in$ | AN <sub>0</sub> -AN <sub>11</sub> | $AV_{\mathtt{SS}}$ | _ | $AV_{cc}$ | V | | | | Current flowing between AV <sub>cc</sub> and AV <sub>ss</sub> | I <sub>AD</sub> | | _ | _ | 200 | μΑ | $V_{cc} = AV_{cc} = 5.0 \text{ V}$ | | | Analog input capacitance | CA <sub>in</sub> | AN <sub>0</sub> -AN <sub>11</sub> | _ | _ | 30 | pF | | | | Resolution | | | 8 | 8 | 8 | Bit | | | | Number of input channels | < | | 0 | _ | 12 | Chan<br>nel | | | | Absolute accuracy | | | _ | _ | ±2.0 | LSB | | | | Conversion time | | | 34 | _ | 67 | t <sub>cyc</sub> | | | | Input impedance | | AN <sub>0</sub> –AN <sub>11</sub> | 1 | _ | _ | МΩ | | | 100/4CX Note: 1. Connect this to $V_{cc}$ if the A/D converter is not used. Standard $f_{\rm OSC}$ = 5 MHz Version AC Characteristics (HD404364/HD404368/HD4043612/HD404369: $V_{\rm CC}$ = 2.7 to 6.0 V, GND = 0 V, $T_a$ = –20 to +75°C) | Item | Symbol | Pins | Min | Тур | Max | Unit | <b>Test Condition</b> | Notes | |-----------------------------------------------------------|---------------------|--------------------------------------------------------------|----------|--------|-----|--------------------|----------------------------------------------------------|-------| | Clock oscillation frequency | f <sub>osc</sub> | OSC <sub>1</sub> , OSC <sub>2</sub> | 0.4 | 4 | 5.0 | MHz | 1/4 system clock division ratio | 1 | | | | X1, X2 | _ | 32.768 | _ | kHz | | | | Instruction cycle time | t <sub>cyc</sub> | | 0.8 | 1 | 10 | μs | | 1 | | | t <sub>subcyc</sub> | | _ | 244.14 | _ | μs | 32-kHz oscillator,<br>1/8 system clock<br>division ratio | | | | | _ | _ | 122.07 | _ | μs | 32-kHz oscillator,<br>1/4 system clock<br>division ratio | | | Oscillation<br>stabilization time<br>(ceramic oscillator) | t <sub>RC</sub> | OSC <sub>1</sub> , OSC <sub>2</sub> | _ | _ | 7.5 | ms | | 2 | | Oscillation stabilization time (crystal oscillator) | t <sub>RC</sub> | OSC <sub>1</sub> , OSC <sub>2</sub> | <u>-</u> | _ | 40 | ms | | 2 | | | | X1, X2 | V | _ | 2 | s | | 2 | | External clock high width | t <sub>CPH</sub> | OSC <sub>1</sub> | 80 | 7 | _ | ns | | 3 | | External clock low width | t <sub>CPL</sub> | OSC <sub>1</sub> | 80 | 40 | 7 | ns | | 3 | | External clock rise time | t <sub>CPr</sub> | OSC <sub>1</sub> | _ | _ | 20 | ns | | 3 | | External clock fall time | t <sub>CPf</sub> | OSC <sub>1</sub> | _ | _ | 20 | ns | , | 3 | | INT <sub>0</sub> , INT <sub>1</sub> , EVNB high widths | t <sub>IH</sub> | $\overline{\text{INT}}_0$ , $\overline{\text{INT}}_1$ , EVNB | 2 | _ | _ | t <sub>cyc</sub> / | | 4 | | INT <sub>0</sub> , INT <sub>1</sub> , EVNB low widths | t <sub>IL</sub> | ĪNT₀, ĪNT₁, EVNB | 2 | _ | _ | t <sub>cyc</sub> / | | 4 | | RESET low width | t <sub>RSTL</sub> | RESET | 2 | _ | _ | t <sub>cyc</sub> | | 5 | | STOPC low width | t <sub>STPL</sub> | STOPC | 1 | _ | _ | t <sub>RC</sub> | | 6 | | RESET rise time | t <sub>RSTr</sub> | RESET | _ | _ | 20 | ms | | 5 | | STOPC rise time | t <sub>STPr</sub> | STOPC | _ | _ | 20 | ms | | 6 | | Input capacitance | C <sub>in</sub> | All input pins except R1 and R2 | _ | _ | 15 | pF | f = 1 MHz,<br>$V_{in} = 0 V$ | | | | | R1, R2 | _ | _ | 30 | pF | f = 1 MHz,<br>$V_{in} = 0 V$ | | Notes: 1. When using the subsystem oscillator (32.768 kHz), one of the following relationships for fosc must be applied. $0.4~\text{MHz} \le f_{\text{OSC}} \le 1.0~\text{MHz}$ or $1.6~\text{MHz} \le f_{\text{OSC}} \le 5.0~\text{MHz}$ The operating range for $f_{osc}$ can be set with bit 1 of system clock selection register 1 (SSR1: \$027). - 2. The oscillation stabilization time is the period required for the oscillator to stabilize in the following situations: - a. After V<sub>cc</sub> reaches 2.7 V at power-on. - b. After RESET input goes low when stop mode is cancelled. - c. After STOPC input goes low when stop mode is cancelled. To ensure the oscillation stabilization time at power-on or when stop mode is cancelled, RESET or STOPC must be input for at least a duration of t<sub>RC</sub>. When using a crystal or ceramic oscillator, consult with the manufacturer to determine what stabilization time is required, since it will depend on the circuit constants and stray capacitance. - 3. Refer to figure 84. - 4. Refer to figure 85. - 5. Refer to figure 86. - 6. Refer to figure 87. High-Speed $f_{\rm OSC}$ = 8.5 MHz Version AC Characteristics (HD407A4369: $V_{\rm CC}$ = 2.7 to 5.5 V, GND = 0 V, $T_a$ = -20 to +75°C; HD40A4364/HD40A4368/HD40A43612/HD40A4369: $V_{\rm CC}$ = 2.7 to 6.0 V, GND = 0 V, $T_a$ = -20 to +75°C) | Item | Symbol | Pins | Min | Тур | Max | Unit | <b>Test Condition</b> | Notes | |--------------------------------------------------------|---------------------|-------------------------------------|------|--------|----------|---------------------|----------------------------------------------------------|-------| | Clock oscillation frequency | f <sub>osc</sub> | OSC <sub>1</sub> , OSC <sub>2</sub> | 0.4 | 4 | 5.0 | MHz | 1/4 system clock division ratio | 1 | | | | | 0.4 | 4 | 8.5 | MHz | | 2, 3 | | | | X1, X2 | _ | 32.768 | _ | kHz | | | | Instruction cycle time | t <sub>cyc</sub> | | 0.8 | 1 | 10 | μs | | 1 | | | | | 0.47 | 1 | 10 | μs | | 2, 3 | | | t <sub>subcyc</sub> | <b>^</b> | _ | 244.14 | _ | μs | 32-kHz oscillator,<br>1/8 system clock<br>division ratio | | | | | O, | _ | 122.07 | _ | μѕ | 32-kHz oscillator,<br>1/4 system clock<br>division ratio | | | Oscillation stabilization time (ceramic oscillator) | t <sub>RC</sub> | OSC <sub>1</sub> , OSC <sub>2</sub> | | _ | 7.5 | ms | | 4 | | Oscillation stabilization time (ceramic oscillator) | t <sub>RC</sub> | OSC <sub>1</sub> , OSC <sub>2</sub> | _ | 5 | 40 | ms | | 4 | | | | X1, X2 | _ | | 2 | s | | 4 | | External clock high width | t <sub>CPH</sub> | OSC <sub>1</sub> | 80 | - 4 | <b>7</b> | ns | | 5 | | | | | 47 | _ | _ | ns | | 3, 5 | | External clock low width | t <sub>CPL</sub> | OSC <sub>1</sub> | 80 | _ | _ | ns | | 5 | | | | | 47 | _ | _ | ns | | 3, 5 | | External clock rise time | t <sub>CPr</sub> | OSC <sub>1</sub> | _ | _ | 20 | ns | | 5 | | | | | _ | _ | 15 | ns | | 3, 5 | | External clock fall time | t <sub>CPf</sub> | OSC <sub>1</sub> | _ | _ | 20 | ns | | 5 | | | | | _ | _ | 15 | ns | | 3, 5 | | INT <sub>0</sub> , INT <sub>1</sub> , EVNB high widths | t <sub>IH</sub> | INT₀, INT₁,<br>EVNB | 2 | _ | _ | t <sub>cyc</sub> / | | 6 | | INT <sub>0</sub> , INT <sub>1</sub> , EVNB | t <sub>IL</sub> | ĪNT₀, ĪNT₁, | 2 | _ | | t <sub>cyc</sub> / | | 6 | | low widths | | EVNB | | | | t <sub>subcyc</sub> | | | | Item | Symbol | Pins | Min | Тур | Max | Unit | <b>Test Condition</b> | Notes | |-------------------|-------------------|---------------------------------------|-----|-----|-----|------------------|-------------------------------------------|-------| | RESET low width | t <sub>RSTL</sub> | RESET | 2 | _ | _ | t <sub>cyc</sub> | | 7 | | STOPC low width | t <sub>STPL</sub> | STOPC | 1 | _ | _ | $t_{RC}$ | | 8 | | RESET rise time | t <sub>RSTr</sub> | RESET | _ | _ | 20 | ms | | 7 | | STOPC rise time | $t_{STPr}$ | STOPC | _ | _ | 20 | ms | | 8 | | Input capacitance | $C_{in}$ | All input pins except TEST, R1 and R2 | _ | _ | 15 | pF | $f = 1 \text{ MHz}, V_{in} = 0 \text{ V}$ | | | | | TEST | _ | _ | 15 | рF | $f = 1 \text{ MHz}, V_{in} = 0 \text{ V}$ | 9 | | | | TEST | _ | _ | 180 | pF | $f = 1 \text{ MHz}, V_{in} = 0 \text{ V}$ | 10 | | | | R1, R2 | _ | _ | 30 | pF | $f = 1 \text{ MHz}, V_{in} = 0 \text{ V}$ | | Notes: 1. When using the subsystem oscillator (32.768 kHz), one of the following relationships for f<sub>osc</sub> must be applied. $0.4 \text{ MHz} \le f_{OSC} \le 1.0 \text{ MHz}$ or $1.6 \text{ MHz} \le f_{OSC} \le 5.0 \text{ MHz}$ The operating range for f<sub>osc</sub> can be set with bit 1 of system clock selection register 1 (SSR1: \$027). 2. When using the subsystem oscillator (32.768 kHz), one of the following relationships for fosc must be applied. $0.4 \text{ MHz} \le f_{OSC} \le 1.0 \text{ MHz} \text{ or } 1.6 \text{ MHz} \le f_{OSC} \le 8.5 \text{ MHz}$ The operating range for $f_{osc}$ can be set with bit 1 of system clock selection register 1 (SSR1: \$027). - 3. $V_{CC} = 4.5 \text{ to } 5.5 \text{V}$ - 4. The oscillation stabilization time is the period required for the oscillator to stabilize in the following situations: - a. After $V_{cc}$ reaches 2.7 V at power-on. - b. After RESET input goes low when stop mode is cancelled. - c. After STOPC input goes low when stop mode is cancelled. To ensure the oscillation stabilization time at power-on or when stop mode is cancelled, $\overline{\text{RESET}}$ or $\overline{\text{STOPC}}$ must be input for at least a duration of $t_{\text{RC}}$ . When using a crystal or ceramic oscillator, consult with the manufacturer to determine what stabilization time is required, since it will depend on the circuit constants and stray capacitance. - 5. Refer to figure 84. - 6. Refer to figure 85. - 7. Refer to figure 86. - 8. Refer to figure 87. - 9. Applies to the HD40A4364, HD40A4368, HD40A43612, and HD40A4369. - 10. Applies to the HD407A4369. Serial Interface Timing Characteristics (HD407A4369: $V_{CC}=2.7$ to 5.5 V, GND = 0 V, $T_a=-20$ to +75°C; HD404364/HD404368/HD4043612/HD404369/HD40A4364/HD40A4368/HD40A43612/HD40A4369: $V_{CC}=2.7$ to 6.0 V, GND = 0 V, $T_a=-20$ to +75°C, unless otherwise specified) ### **During Transmit Clock Output** | Item | Symbol | Pins | Min | Тур | Max | Unit | Test Condition | Note | |-------------------------------|-------------------|------|-----|-----|-----|-------------------|-------------------------|------| | Transmit clock cycle time | t <sub>Scyc</sub> | SCK | 1 | _ | _ | t <sub>cyc</sub> | Load shown in figure 89 | 1 | | Transmit clock high width | t <sub>sckh</sub> | SCK | 0.4 | _ | _ | t <sub>Scyc</sub> | Load shown in figure 89 | 1 | | Transmit clock low width | t <sub>SCKL</sub> | SCK | 0.4 | _ | _ | t <sub>Scyc</sub> | Load shown in figure 89 | 1 | | Transmit clock rise time | t <sub>SCKr</sub> | SCK | _ | _ | 80 | ns | Load shown in figure 89 | 1 | | Transmit clock fall time | t <sub>sckf</sub> | SCK | _ | _ | 80 | ns | Load shown in figure 89 | 1 | | Serial output data delay time | t <sub>DSO</sub> | SO | _ | _ | 300 | ns | Load shown in figure 89 | 1 | | Serial input data setup | t <sub>ssi</sub> | SI | 100 | | _ | ns | | 1 | | Serial input data hold time | t <sub>HSI</sub> | SI | 200 | | _ | ns | | 1 | ### **During Transmit Clock Input** | Symbol | Pins | Min | Тур | Max | Unit | Test Condition | Note | |-------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------| | t <sub>Scyc</sub> | SCK | 1 | _ | _ | t <sub>cyc</sub> | Ox. | 1 | | t <sub>SCKH</sub> | SCK | 0.4 | _ | _ | t <sub>Scyc</sub> | | 1 | | t <sub>SCKL</sub> | SCK | 0.4 | _ | _ | t <sub>Scyc</sub> | | 1 | | t <sub>SCKr</sub> | SCK | _ | _ | 80 | ns | | 1 | | t <sub>SCKf</sub> | SCK | _ | _ | 80 | ns | | 1 | | t <sub>DSO</sub> | SO | _ | _ | 300 | ns | Load shown in figure 89 | 1 | | t <sub>ssi</sub> | SI | 100 | _ | _ | ns | | 1 | | t <sub>HSI</sub> | SI | 200 | _ | _ | ns | | 1 | | • | t <sub>SCKH</sub> t <sub>SCKL</sub> t <sub>SCKI</sub> t <sub>SCKI</sub> | $\begin{array}{ccc} t_{\text{SCyc}} & \overline{\text{SCK}} \\ \\ t_{\text{SCKH}} & \overline{\text{SCK}} \\ \\ t_{\text{SCKL}} & \overline{\text{SCK}} \\ \\ t_{\text{SCKr}} & \overline{\text{SCK}} \\ \\ t_{\text{SCKf}} & \overline{\text{SCK}} \\ \\ \end{array}$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Note: 1. Refer to figure 88. Figure 84 External Clock Timing Figure 85 Interrupt Timing Figure 86 RESET Timing Figure 87 STOPC Timing Figure 88 Serial Interface Timing Figure 89 Timing Load Circuit #### **Notes on ROM Out** Please pay attention to the following items regarding ROM out. On ROM out, fill the ROM area indicated below with 1s to create the same data size for the HD404364, HD40A4364, HD40A4368, HD40A43612 and HD40A43612 as a 16-kword version (HD40A4369, HD40A4369). The 16-kword data sizes are required to change ROM data to mask manufacturing data since the program used is for a 16-kword version. This limitation applies when using an EPROM or a data base. # HD404364/HD404368/HD4043612/HD404369/HD40A4364/HD40A4368/ HD40A43612/HD40A4369 Option List Please check off the appropriate applications and enter the necessary information. | 1. | ROM | size | |----|-----|------| | ☐ 5 MHz operation | HD404364 | 4-kword | |---------------------|------------|----------| | ☐ 8.5 MHz operation | HD40A4364 | | | ☐ 5 MHz operation | HD404368 | 8-kword | | 8.5 MHz operation | HD40A4368 | | | ☐ 5 MHz operation | HD4043612 | 12-kword | | ☐ 8.5 MHz operation | HD40A43612 | | | ☐ 5 MHz operation | HD404369 | 16-kword | | 8.5 MHz operation | HD40A4369 | | | | | | | Date of order | | |---------------|--| | Customer | | | Department | | | Name | | | ROM code name | | | LSI number | | #### 2. Optional Functions | * | With 32-kHz CPU operation, with time base for clock | |---|--------------------------------------------------------| | * | Without 32-kHz CPU operation, with time base for clock | | | Without 32-kHz CPU operation, without time base | Note: \* Options marked with an asterisk require a subsystem crystal oscillator (X1, X2). #### 3. ROM Code Media Please specify the first type below (the upper bits and lower bits are mixed together), when using the EPROM on-package microcomputer type (including ZTATTM version). | ☐ EPROM | Л: The upper bits and lower bits are mixed together. The upper five bits and lower five bits | |---------|----------------------------------------------------------------------------------------------| | | are programmed to the same EPROM in alternating order (i.e., LULULU). | ☐ EPROM: The upper bits and lower bits are separated. The upper five bits and lower five bits are programmed to different EPROMS. #### 4. System Oscillator (OSC1, OSC2) | Ceramic oscillator | f = | MHz | |----------------------|-----|-----| | ☐ Crystal oscillator | f = | MHz | | ☐ External clock | f = | MHz | #### 5. Stop mode | Used | | |----------|--| | Not used | | #### 6. Package | ☐ DP- | 64S | |--------|-----| | ☐ FP-6 | 64B | | ☐ FP- | 64A | #### **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.