

### General Description

The MAX3953 is a 9.953Gbps/10.3125Gbps 1:16 deserializer with clock recovery for 10Gbps Ethernet and OC192 SONET applications. The integrated phaselocked loop (PLL) recovers a clock from the serial data input, and the data is then retimed and demultiplexed into 16 parallel LVDS outputs. Using Maxim's SiGe bipolar process, the MAX3953 can achieve 0.75UI of high-frequency jitter tolerance comprised of 0.50UI of deterministic jitter and 0.25UI of random jitter.

The MAX3953 includes TTL-compatible loss-of-lock (LOL) and sync-error (SYNC\_ERR) indicators that allow the user to verify that the part has locked on to incoming data. In case the incoming data becomes invalid, a clock holdover function is provided to maintain a valid reference clock to the upstream device. For proper operation, a reference clock of baud rate/64 or baud rate/16 is required.

The MAX3953 operates from a single +3.3V power supply and typically dissipates 1.5W. The operating temperature range is from 0°C to +85°C. The MAX3953 is available in a 68-pin QFN package.

**Applications** 

10Gbps Ethernet LAN 10Gbps Ethernet WAN Add/Drop Multiplexers Digital Cross-Connects **Features** 

- ♦ Serial Data Rate: 9.953Gbps/10.3125Gbps
- Clock Recovery with 1:16 Demultiplexer
- ♦ 0.75UIp-p High-Frequency Jitter Tolerance
- ♦ 16-Bit Parallel LVDS Output
- **♦ OIF-Compliant Parallel Interface**
- ♦ Loss-of-Lock (LOL) Indicator
- ♦ Differential Input Range: 100mV<sub>P-P</sub> to 1.2V<sub>P-P</sub>
- **♦ Clock Holdover**
- ♦ Reference Clock: Baud Rate/64 or Baud Rate/16
- ◆ Temperature Range: 0°C to +85°C
- ◆ 10mm × 10mm 68-Pin QFN Package

### Ordering Information

| PART       | TEMP RANGE   | PIN-PACKAGE          |
|------------|--------------|----------------------|
| MAX3953UGK | 0°C to +85°C | 68 QFN (10mm × 10mm) |

Pin Configuration and Functional Diagram appear at end of data sheet.

### Typical Operating Circuit



/VIXI/VI

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (V <sub>CC</sub> )0.5V to +5.0V Input Voltage Levels |
|---------------------------------------------------------------------|
| (SDI+, SDI-)(V <sub>CC</sub> - 1.0V) to (V <sub>CC</sub> + 0.5V)    |
| LVDS Output Voltage Levels                                          |
| (PDO[150]±, PCLKO+, PCLKO-)0.5V to (V <sub>CC</sub> + 0.5V)         |
| Voltage at LOL, SYNC_ERR, RATESET, CLKSEL, REFCLK+,                 |
| REFCLK-, REFSET, LOS_IN, FIL0.5V to (V <sub>CC</sub> + 0.5V)        |

| Continuous Power Dissipation ( $T_A = 85^{\circ}C$ ) |              |
|------------------------------------------------------|--------------|
| 68-Lead QFN (derate 30.3mW/°C above                  | +85°C)2.5W   |
| Operating Temperature Range                          | 0°C to +85°C |
| Storage Temperature Range                            |              |
| Lead Temperature (soldering, 10s)                    | +300°C       |
| Processing Temperature (die)                         | +400°C       |
|                                                      |              |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = +3.0V \text{ to } +3.6V, T_A = 0^{\circ}\text{C to } +85^{\circ}\text{C}. \text{ Typical values are at } +3.3V \text{ and } T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$ 

| PARAMETER                                                                        | SYMBOL          | CONDITIONS                     | MIN                    | TYP               | MAX                       | UNITS |
|----------------------------------------------------------------------------------|-----------------|--------------------------------|------------------------|-------------------|---------------------------|-------|
| POWER SUPPLY                                                                     |                 |                                | •                      |                   |                           |       |
| Supply Current                                                                   | Icc             |                                |                        | 476               | 580                       | mA    |
| INPUT SPECIFICATION (SDI+, SI                                                    | DI-) Figure 1   |                                |                        |                   |                           |       |
| Differential Input Voltage                                                       | V <sub>ID</sub> | AC-coupled or DC-coupled input | 100                    |                   | 1200                      | mVp-P |
| Common-Mode Input Range                                                          |                 | DC-coupled                     | V <sub>CC</sub> - 0.3  |                   | VCC                       | V     |
| Input Termination to V <sub>CC</sub>                                             | RIN             |                                | 40                     | 50                | 60                        | Ω     |
| REFERENCE CLOCK INPUT (RE                                                        | FCLK+, REF      | CLK-) (Note 1)                 |                        |                   |                           |       |
| Differential Input Voltage                                                       |                 | AC-coupled or DC-coupled input | 300                    |                   | 1600                      | mVp-P |
| LVPECL Input High Voltage                                                        |                 |                                | V <sub>CC</sub> - 1.16 |                   | V <sub>CC</sub> -<br>0.88 | V     |
| LVPECL Input Low Voltage                                                         |                 |                                | V <sub>CC</sub> - 1.81 |                   | V <sub>CC</sub> - 1.48    | V     |
| LVPECL Input Bias Voltage                                                        |                 |                                |                        | V <sub>CC</sub> - |                           | V     |
| Differential Input Impedance                                                     |                 |                                |                        | 2.6               |                           | kΩ    |
| OUTPUT SPECIFICATION (PDO[                                                       | 150]±, PCL      | (O±)                           |                        |                   |                           |       |
| LVDS Output High Voltage                                                         | VoH             |                                |                        |                   | 1.475                     | V     |
| LVDS Output Low Voltage                                                          | VoL             |                                | 0.925                  |                   |                           | V     |
| LVDS Differential Output Voltage                                                 | V <sub>OD</sub> |                                | 250                    |                   | 400                       | mV    |
| LVDS Change in Magnitude of<br>Differential Output for<br>Complementary States   | \DVOD           |                                |                        |                   | 25                        | mV    |
| LVDS Offset Output Voltage                                                       | V <sub>OD</sub> |                                | 1.125                  |                   | 1.275                     | V     |
| LVDS Change in Magnitude of<br>Output Offset Voltage for<br>Complementary States | \DVOD           |                                |                        |                   | 25                        | mV    |
| LVDS Differential Output Impedance                                               |                 |                                | 80                     |                   | 140                       | Ω     |
| LVDS Output Current                                                              |                 | Short together or short to GND |                        |                   | 20                        | mA    |

### **DC ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = 0 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}. \text{ Typical values are at } +3.3 \text{V and } T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.})$ 

| PARAMETER                  | SYMBOL          | CONDITIONS                         | MIN | TYP | MAX | UNITS |
|----------------------------|-----------------|------------------------------------|-----|-----|-----|-------|
| LVTTL INPUT AND OUTPUT (CL | KSEL, SYN_E     | ERR, RATESET, LOS_IN, LOL, REFSET) |     |     |     |       |
| LVTTL Input High Voltage   | V <sub>IH</sub> |                                    | 2   |     |     | V     |
| LVTTL Input Low Voltage    | VIL             |                                    |     |     | 0.8 | V     |
| LVTTL Input Current        |                 |                                    | -50 |     | +6  | μΑ    |
| LVTTL Output High Voltage  | VoH             | I <sub>OH</sub> = 20µA             | 2.4 |     | Vcc | V     |
| LVTTL Output Low Voltage   | VoL             | I <sub>OL</sub> = 1mA              |     |     | 0.4 | V     |

Note 1: Reference clock duty cycle can range from 30% to 70%.

#### **AC ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.0V \text{ to } +3.6V, T_A = 0^{\circ}\text{C to } +85^{\circ}\text{C}. \text{ Typical values are at } +3.3V \text{ and } T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$  (Note 2)

| PARAMETER                                           | SYMBOL | CONDITIONS                           | MIN  | TYP     | MAX  | UNITS |
|-----------------------------------------------------|--------|--------------------------------------|------|---------|------|-------|
| Carial Input Data Data                              |        | RATESET = GND                        |      | 9.953   |      | China |
| Serial Input Data Rate                              |        | RATESET = V <sub>CC</sub>            |      | 10.3125 |      | Gbps  |
| Sinusoidal Jitter Tolerance                         |        | f = 400kHz (Notes 3, 4)              | 1.5  |         |      | Illaa |
| Sinusoidai Jillei Tolerarice                        |        | f = 4MHz (Note 3)                    | 0.15 |         |      | Ulp.p |
| Tolerated Consecutive Identical Digits              |        | Bit-error ratio (BER) = 10-12        |      | 2000    |      | Bits  |
|                                                     |        | f < 10GHz, differential              |      | 10      |      |       |
| Input Return Loss                                   |        | f < 15GHz, differential              |      | 8       |      | dB    |
|                                                     |        | f < 15GHz, common mode               |      | 9       |      |       |
| Frequency Difference when PLL Indicates Out of Lock |        |                                      |      | 1000    |      | ppm   |
| Frequency Difference when PLL Indicates In Lock     |        |                                      |      | 500     |      | ppm   |
| LOL Assert Time                                     |        | No transitions at input, Figure 2    |      | 30      | 100  | μs    |
| PLL Acquisition Time                                |        | Valid transitions at input, Figure 2 |      |         | 100  | μs    |
| Maximum PCLKO Deviation from REFCLK                 |        |                                      |      |         | 2500 | ppm   |
| Output Clock to Data Delay                          | tCLK-Q | Figure 3                             | -150 |         | +150 | ps    |
| Output Clock Duty Cycle                             |        |                                      | 45   | 50      | 55   | %     |

#### AC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = +3.0V \text{ to } +3.6V, T_A = 0^{\circ}\text{C to } +85^{\circ}\text{C}. \text{ Typical values are at } +3.3V \text{ and } T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.})$  (Note 2)

| PARAMETER                               | SYMBOL                          | CONDITIONS            | MIN | TYP | MAX | UNITS |
|-----------------------------------------|---------------------------------|-----------------------|-----|-----|-----|-------|
| Output Clock and Data<br>Rise/Fall Time | t <sub>R</sub> , t <sub>F</sub> | 20% to 80%            | 100 |     | 250 | ps    |
| LVDS Differential Skew                  | tskew1                          | Any differential pair |     |     | 50  | ps    |
| LVDS Channel-to-Channel Skew            | tskew2                          | PDO[150]±             |     | •   | 100 | ps    |

- Note 2: Guaranteed by design and characterization for T<sub>A</sub> = 0°C to +85°C.
- Note 3: Measured with 0.45UI<sub>P-P</sub> deterministic jitter and 0.15UI<sub>P-P</sub> random jitter, on top of the specified sinusoidal jitter in a 2<sup>31</sup> 1 PRBS pattern with a BER = 10<sup>-12</sup>.
- **Note 4:** The jitter tolerance exceeds IEEE 802.3AE specifications. The jitter tolerance outperforms the instrument's measurement capability.

### Typical Operating Characteristics

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



## \_\_\_\_\_Pin Description

| PIN                                                                     | NAME               | FUNCTION                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4, 5, 6, 14,<br>17, 18, 34, 35,<br>51, 52, 60, 68                    | GND                | Ground                                                                                                                                                                                                                                                                                  |
| 2                                                                       | REFCLK+            | Positive Reference Clock Input, LVPECL. Connect a baud rate/64 or baud rate/16 reference clock.                                                                                                                                                                                         |
| 3                                                                       | REFCLK-            | Negative Reference Clock Input, LVPECL. Connect a baud rate/64 or baud rate/16 reference clock.                                                                                                                                                                                         |
| 7                                                                       | REFSET             | Reference Clock Select Input, TTL. When the reference clock is baud rate/64, set REFSET to GND. When the reference clock is baud rate/16, set REFSET to V <sub>CC</sub> .                                                                                                               |
| 8, 11, 12, 13,<br>15, 16, 27, 42,<br>59, 66                             | Vcc                | +3.3V Supply Voltage                                                                                                                                                                                                                                                                    |
| 9                                                                       | SDI+               | Positive Serial Data Input, CML. 9.953Gbps/10.3125Gbps serial data stream.                                                                                                                                                                                                              |
| 10                                                                      | SDI-               | Negative Serial Data Input, CML. 9.953Gbps/10.3125Gbps serial data stream.                                                                                                                                                                                                              |
| 19                                                                      | LOS_IN             | Loss-of-Signal Input, TTL. The LOS_IN is an external input. Clock holdover is activated when LOS_IN is TTL low. Connect to V <sub>CC</sub> if LOS input is not available. See the <i>Acquisition Controls</i> section.                                                                  |
| 20                                                                      | TOL                | Loss-of-Lock Indicator Output, TTL. TOL signals a TTL low when the VCO frequency is more than 1000ppm from the reference clock frequency. TOL signals a TTL high when the VCO frequency is within 500ppm of the reference clock frequency. See the <i>Acquisition Controls</i> section. |
| 21                                                                      | PCLKO+             | Positive Parallel Clock Output, LVDS                                                                                                                                                                                                                                                    |
| 22                                                                      | PCLKO-             | Negative Parallel Clock Output, LVDS                                                                                                                                                                                                                                                    |
| 23, 25, 28, 30,<br>32, 36, 38, 40,<br>43, 45, 47, 53,<br>55, 57, 61, 63 | PDO15+<br>to PDO0+ | Positive Parallel Data Outputs, LVDS                                                                                                                                                                                                                                                    |
| 24, 26, 29, 31,<br>33, 37, 39, 41,<br>44, 46, 48, 54,<br>56, 58, 62, 64 | PDO15-<br>to PDO0- | Negative Parallel Data Outputs, LVDS                                                                                                                                                                                                                                                    |
| 49                                                                      | SYNC_ERR           | Synchronization Error Output, TTL. SYNC_ERR is intended to drive CLKSEL for aquisition. See the <i>Acquisition Controls</i> section.                                                                                                                                                    |
| 50                                                                      | CLKSEL             | Output Clock Selector, TTL. CLKSEL is the control input for aquisition. When CLKSEL = GND, PCLKO is derived from the input data. When CLKSEL = $V_{CC}$ , PCLKO is derived from the reference clock.                                                                                    |
| 65                                                                      | RATESET            | Serial Data Rate Select Input, TTL. When the input serial data stream is 9.953Gbps, set RATESET to GND. When the input serial data stream is 10.312Gbps, set RATESET to V <sub>CC</sub> .                                                                                               |
| 67                                                                      | FIL                | PLL Loop Filter Capacitor Input. A capacitor between this pin and $V_{CC}$ sets the loop to zero. A 0.047 $\mu$ F capacitor is recommended.                                                                                                                                             |
| EP                                                                      | Exposed<br>Pad     | Ground. This must be soldered to the circuit board ground for proper thermal and electrical performance. See the <i>Layout Considerations</i> section.                                                                                                                                  |

#### Detailed Description

The MAX3953 deserializer with clock recovery converts 9.953Gbps/10.3125Gbps serial data into 16-bit wide, 622Mbps/644Mbps parallel data. The device combines a fully integrated phase-locked loop (PLL), TTL-compatible status monitors, input amplifier, data retiming block, 16-bit demultiplexer, clock dividers, and LVDS output buffers. The PLL consists of a phase/frequency detector (PFD), a loop filter, and voltage-controlled oscillator (VCO). The PLL recovers the serial clock from the input data stream and retimes the data. The demultiplexer generates a 16-bit-wide 622Mbps/644Mbps parallel data output. The MAX3953 is designed to deliver the best jitter performance by using differential signal architecture and low-noise design techniques.

#### Input Amplifier

The serial data input (SDI) amplifier accepts differential input amplitudes from 100mV<sub>P-P</sub> to 1200mV<sub>P-P</sub>.

#### Phase-Frequency Detector

The digital phase-frequency detector (PFD) aids frequency acquisition during startup conditions. Depending on the polarity of the frequency input difference between REFCLK and the VCO clock, the PFD drives the VCO until the frequency difference is reduced to zero. False locking is eliminated by this digital phase-frequency detector.

The data phase detector is optimized to achieve 0.75UI high-frequency jitter tolerance.

#### Loop Filter and VCO

The phase detector and frequency detector outputs are summed into the loop filter. A 0.047 $\mu$ F capacitor (C<sub>F</sub>) is required to set the PLL damping ratio. The loop filter output controls the on-chip VCO.

#### Loss-of-Lock Monitor

A loss-of-lock  $\overline{\text{LOL}}$ ) monitor is included in the MAX3953 frequency detector. A loss-of-lock condition is signaled with a TTL low. When the PLL is frequency locked,  $\overline{\text{LOL}}$  switches to TTL high in approximately 56 $\mu$ s.

LOL signals a TTL low when the VCO frequency is more than 1000ppm from the reference clock frequency. LOL signals a TTL high when the VCO frequency is within 500ppm of the reference clock frequency.

## Low-Voltage Differential Signal (LVDS) Outputs

The MAX3953 features LVDS outputs for interfacing with high-speed circuitry. The LVDS standard is based on the IEEE 1596.3 LVDS specification. This technology uses 500mVp-p to 800mVp-p differential low-voltage swings to achieve fast transition times, minimize power dissipation, and improve noise immunity.

### \_Applications Information

#### **Aquisition Controls**

The MAX3953 has two phase-detector circuits, a Bang-Bang phase detector to lock the VCO to the serial input data (BB\_PD), and a phase detector to lock the VCO to the reference clock (REF\_PD). The pull-in range for the REF\_PD is wide enough to accomodate the VCO turning range across the two valid data rates, while the pull-in range for the BB\_PD is narrow. The REF\_PD is activated by CLKSEL = HIGH. The BB\_PD is activated by CLKSEL = LOW. For the MAX3953 CDR to lock to the serial input data, the frequency of the VCO must be pulled within 500ppm of the input data rate by first locking the VCO to the reference clock (RECLK) via the REF\_PD. Once the VCO is within 500ppm, control can be transferred to the BB\_PD.

For normal operation, connect the SYNC\_ERR output to the CLKSEL input. This will force CLKSEL high when the MAX3953 frequency detector indicates that the VCO frequency is more than 500ppm from the REFLECK frequency. Once the VCO is pulled to within 500ppm of the REFCLK frequency, SYNC\_ERR (and thus CLKSEL) will go low and the MAX3953 will lock to the SDI data stream.

If a loss-of-signal  $(\overline{LOS})$  input from the system is available to the MAX3953, a clock holdover operation can be implemented by connecting the  $\overline{LOS}$  output to the  $\overline{LOS}_{IN}$  input. This will force the PLL to lock to REFCLK whenever the incoming data is lost. This keeps the frequency of PCLKO from drifting during a loss-of-signal condition. If the  $\overline{LOS}$  signal from the system is not available, or if the clock-holdover mode is not required, the  $\overline{LOS}_{IN}$  must be connected to VCC to disable the function.

#### Consecutive Identical Digits (CIDs)

The MAX3953 has a low phase and frequency drift in the absence of data transitions. As a result, long runs of consecutive zeros and ones can be tolerated while maintaining a BER of  $1 \times 10^{-12}$ . The CID tolerance is tested using a  $2^{13}$  - 1 pseudorandom bit stream (PRBS), substituting a long run of zeros to simulate worst case. A CID tolerance of greater than 2,000 bits is typical.

#### Exposed-Pad Package

The exposed pad, 68-pin QFN incorporates features that provide a very low thermal-resistance path for heat removal from the IC. The pad is electrical ground on the MAX3953 and should be soldered to the circuit board for proper thermal and electrical performance. See Maxim Application Note HFAN-08.1: *Thermal Considerations of QFN and Other Exposed-Paddle Packages* for further information.



Figure 1. Input Amplitude



Figure 2. LOL Assert and Acquisition Time



Figure 3. Timing Parameters

#### Layout Techniques

For best performance, use good high-frequency layout techniques. Filter voltage supplies, keep ground connections short, and use multiple vias where possible. Use controlled-impedance transmission lines to interface with the MAX3953 high-speed inputs and outputs. Power-supply decoupling should be placed as close to the  $V_{\rm CC}$  as possible. To reduce feed-through, isolate input signals from output signals.







\_Chip Information

TRANSISTOR COUNT: 11,612 PROCESS: SIGE BIPOLAR

Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



#### NOTES: 1. DIE THICKNESS ALLOWABLE IS .012 INCHES MAXIMUM 2. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. - 1994. No is the number of terminals. No is the number of terminals in X-direction & No is the number of terminals in Y-direction. 0.90 4. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20mm AND 0.25mm FROM TERMINAL. 10.00BS 5. THE PIN #1 IDENTIFIER MUST BE LOCATED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY. 6. EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL. ALL DIMENSIONS ARE IN MILLIMETERS. 8. THE SHAPES SHOWN AT FOUR CORNERS ARE CONNECTED TO DIE PAD. 0.50 BSC PACKAGE WARPAGE MAX 0.10mm 0.60 12° APPLIED FOR EXPOSED PAD AND TERMINALS. 0.24 APPLIED ONLY FOR TERMINALS. 0.40 0.30 0.65 12. CUSTOM LEAD FRAME WITH OFFSET DIE PAD: REFER TO MAXIM 24-0718 (G6800-1F).

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

10 \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600









SUPPORT

### **MAX3953**

#### **Part Number Table**

#### Notes:

- 1. See the MAX3953 QuickView Data Sheet for further information on this product family or download the MAX3953 full data sheet (PDF, 204kB).
- 2. Other options and links for purchasing parts are listed at: http://www.maxim-ic.com/sales.
- 3. Didn't Find What You Need? Ask our applications engineers. Expert assistance in finding parts, usually within one business day.
- 4. Part number suffixes: T or T&R = tape and reel; + = RoHS/lead-free; # = RoHS/lead-exempt. More: See full data sheet or Part Naming Conventions.
- 5. \* Some packages have variations, listed on the drawing. "PkgCode/Variation" tells which variation the product uses.

| Part Number   | Free<br>Sample | Buy<br>Direct | Package: TYPE PINS SIZE DRAWING CODE/VAR *                                        | Temp       | RoHS/Lead-Free?<br>Materials Analysis    |
|---------------|----------------|---------------|-----------------------------------------------------------------------------------|------------|------------------------------------------|
| MAX3953UGK-TD |                |               |                                                                                   | 0C to +85C | RoHS/Lead-Free: No                       |
| MAX3953UGK-D  |                |               | QFN;68 pin;10x10x0.9mm<br>Dwg: 21-0103D (PDF)<br>Use pkgcode/variation: G6800-1F* | 0C to +85C | RoHS/Lead-Free: No<br>Materials Analysis |

Didn't Find What You Need?

CONTACT US: SEND US AN EMAIL

Copyright 2007 by Maxim Integrated Products, Dallas Semiconductor • Legal Notices • Privacy Policy