ISL22319 Controlled Potentiometer (XDCP™) September 9, 2009 FN6310.1 # Low Noise, Low Power, I<sup>2</sup>C<sup>™</sup> Bus, 128 Taps, Wiper Only The ISL22319 integrates a single digitally controlled potentiometer (DCP) and non-volatile memory on a monolithic CMOS integrated circuit. The digitally controlled potentiometer is implemented with a combination of resistor elements and CMOS switches. The position of the wipers are controlled by the user through the $\rm I^2C$ bus interface. The potentiometer has an associated volatile Wiper Register (WR) and a non-volatile Initial Value Register (IVR) that can be directly written to and read by the user. The contents of the WR controls the position of the wiper. At power up the device recalls the content of the DCP's IVR to the WR. The DCP can be used as a voltage divider in a wide variety of applications including control, parameter adjustments, AC measurement and signal processing. ### **Pinout** #### **Features** - · 128 resistor taps - I<sup>2</sup>C serial interface - Two address pins, up to four devices/bus - Non-volatile storage of wiper position - Wiper resistance: 70Ω typical @ 3.3V - · Shutdown mode - Shutdown current 5µA max - Power supply: 2.7V to 5.5V - 50kΩ or 10kΩ total resistance - · High reliability - Endurance: 1,000,000 data changes per bit per register - Register data retention: 50 years @ T≤+55 °C - 8 Ld MSOP - Pb-free (RoHS compliant) # **Ordering Information** | PART<br>NUMBER<br>(Note) | PART<br>MARKING | RESISTANCE OPTION (kΩ) | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # | |--------------------------|-----------------|------------------------|---------------------|----------------------|----------------| | ISL22319UFU8Z* | 319UZ | 50 | -40 to +125 | 8 Ld MSOP | M8.118 | | ISL22319WFU8Z* | 319WZ | 10 | -40 to +125 | 8 Ld MSOP | M8.118 | <sup>\*</sup>Add "-TK" suffix for tape and reel. Please refer to TB347 for details on reel specifications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. # Block Diagram # Pin Descriptions | MSOP PIN | SYMBOL | DESCRIPTION | | |----------|-----------------|---------------------------------------------------------------|--| | 1 | SCL | Open drain I <sup>2</sup> C interface clock input | | | 2 | SDA | Open drain serial data I/O for the I <sup>2</sup> C interface | | | 3 | A1 | Device address input for the I <sup>2</sup> C interface | | | 4 | A0 | Device address input for the I <sup>2</sup> C interface | | | 5 | GND | Device ground pin | | | 6 | SHDN | Shutdown active low input | | | 7 | RW | "Wiper" terminal of DCP | | | 8 | V <sub>CC</sub> | Power supply pin | | # **Absolute Maximum Ratings** | Storage Temperature65°C to +150°C | |-------------------------------------------------| | Voltage at any Digital Interface Pin | | with Respect to GND0.3V to V <sub>CC</sub> +0.3 | | V <sub>CC</sub> | | Voltage at any DCP Pin with | | Respect to GND0.3V to V <sub>CC</sub> | | I <sub>W</sub> (10s) | | Latchup (Note 2) Class II, Level B @+125°C | | ESD Rating | | Human Body Model | | Charged Device Model | ### **Thermal Information** | Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> (°C/W) | |--------------------------------------------------|------------------------| | 8 Lead MSOP | . 165 | | Maximum Junction Temperature (Plastic Package) | +150°C | | Pb-Free Reflow Profile | .see link below | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp | | # **Recommended Operating Conditions** | Ambient Temperature (Extended Industrial)4 | 0°C to +125°C | |--------------------------------------------|----------------| | V <sub>CC</sub> Voltage for DCP Operation | . 2.7V to 5.5V | | Wiper Current | -3mA to 3mA | | Power Rating | 5mW | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTEΣ: - 1. $\theta_{JA}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. - 2. Jedec Class II pulse conditions and failure criterion used. Level B exceptions are: using a max positive pulse of 6.5V on the SHDN pin, and using a max negative pulse of -1V for all pins. Analog Specifications Over recommended operating conditions unless otherwise stated. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 14) | TYP<br>(Note 3) | MAX<br>(Note 14) | UNIT | |-------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------|------------------|-----------------|------------------|---------------------| | R <sub>TOTAL</sub> | End-to-End Resistance | W option | | 10 | | kΩ | | | | U option | | 50 | | kΩ | | | End-to-End Resistance Tolerance | | -20 | | +20 | % | | | End-to-End Temperature Coefficient | W option | | ±50 | | ppm/°C<br>(Note 12) | | | | U option | | ±80 | | ppm/°C<br>(Note 12) | | R <sub>W</sub><br>(Note 12) | Wiper Resistance | V <sub>CC</sub> = 3.3V @ +25°C,<br>wiper current = V <sub>CC</sub> /R <sub>TOTAL</sub> | | 70 | | Ω | | C <sub>W</sub><br>(Note 12) | Wiper Capacitance | | | 25 | | pF | | I <sub>LkgRW</sub> | Leakage on RW Pin | Voltage at pin from GND to V <sub>CC</sub> | | 2 | 4 | μΑ | | VOLTAGE DIVI | DER MODE (measured at R <sub>W</sub> , unloade | ed) | | | | | | INL<br>(Note 8) | Integral Non-linearity | | -1 | | 1 | LSB<br>(Note 4) | | DNL<br>(Note 7) | Differential Non-linearity | Monotonic over all tap positions | -0.5 | | 0.5 | LSB<br>(Note 4) | | ZSerror | Zero-scale Error | W option | 0 | 1 | 5 | LSB | | (Note 5) | | U option | 0 | 0.5 | 2 | (Note 4) | | FSerror | Full-scale Error | W option | -5 | -1 | 0 | LSB | | (Note 6) | | U option | -2 | -1 | 0 | (Note 4) | | TC <sub>V</sub> (Notes 9, 12) | Ratiometric Temperature Coefficient | DCP register set to 40 hex | | ±4 | | ppm/°C | FN6310.1 September 9, 2009 # **Operating Specifications** Over the recommended operating conditions unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | | TYP<br>(Note 3) | MAX<br>(Note 14) | UNIT | |-----------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------|--------| | I <sub>CC1</sub> | V <sub>CC</sub> Supply Current (volatile write/read) | 10k DCP, f <sub>SCL</sub> = 400kHz; (for I <sup>2</sup> C active, read and write states) | | | 1 | mA | | | V <sub>CC</sub> Supply Current (volatile write/read, non-volatile read) | 50k DCP, f <sub>SCL</sub> = 400kHz; (for I <sup>2</sup> C active, read and write states) | | | 0.5 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Supply Current (non-volatile write/read) | 10k DCP, f <sub>SCL</sub> = 400kHz; (for I <sup>2</sup> C active, read and write states) | | | 3.2 | mA | | | V <sub>CC</sub> Supply Current (non-volatile write/read) | 50k DCP, f <sub>SCL</sub> = 400kHz; (for I <sup>2</sup> C active, read and write states) | | | 2.7 | mA | | I <sub>SB</sub> | V <sub>CC</sub> Current (standby) | V <sub>CC</sub> = +5.5V, 10k DCP, I <sup>2</sup> C interface in standby state | | | 850 | μA | | | | V <sub>CC</sub> = +3.6V, 10k DCP, I <sup>2</sup> C interface in standby state | | | 550 | μA | | | | V <sub>CC</sub> = +5.5V, 50k DCP, I <sup>2</sup> C interface in standby state | | | 160 | μA | | | | V <sub>CC</sub> = +3.6V, 50k DCP, I <sup>2</sup> C interface in standby state | | | 100 | μA | | I <sub>SD</sub> | V <sub>CC</sub> Current (shutdown) | V <sub>CC</sub> = +5.5V @ +85°C, I <sup>2</sup> C interface in standby state | | | 3 | μA | | | | $V_{CC}$ = +5.5V @ +125°C, I <sup>2</sup> C interface in standby state | | | 5 | μA | | | | V <sub>CC</sub> = +3.6V @ +85°C, I <sup>2</sup> C interface in standby state | | | 2 | μA | | | | $V_{CC}$ = +3.6V @ +125°C, I <sup>2</sup> C interface in standby state | | | 4 | μA | | I <sub>LkgDig</sub> | Leakage Current, at Pins A0, A1, SHDN, SDA, and SCL | Voltage at pin from GND to V <sub>CC</sub> | -1 | | 1 | μA | | t <sub>DCP</sub><br>(Note 12) | DCP Wiper Response Time | SCL falling edge of last bit of DCP data byte to wiper new position | | 1.5 | | μs | | t <sub>ShdnRec</sub><br>(Note 12) | DCP Recall Time from Shutdown Mode | From rising edge of SHDN signal to wiper stored position and RH connection | | 1.5 | | μs | | | | SCL falling edge of last bit of ACR data byte to wiper stored position and RH connection | | 1.5 | | μs | | Vpor | Power-on Recall Voltage | Minimum V <sub>CC</sub> at which memory recall occurs | 2.0 | | 2.6 | V | | V <sub>CC</sub> Ramp | V <sub>CC</sub> Ramp Rate | | 0.2 | | | V/ms | | t <sub>D</sub> | Power-up Delay | V <sub>CC</sub> above Vpor, to DCP Initial Value<br>Register recall completed, and I <sup>2</sup> C Interface<br>in standby state | | | 3 | ms | | EEPROM SF | PECIFICATION | - | | 1 | | | | | EEPROM Endurance | | 1,000,000 | | | Cycles | | | EEPROM Retention | Temperature Γ ≤ +55°C | 50 | | | Years | | t <sub>WC</sub><br>(Note 13) | Non-volatile Write Cycle Time | | | 12 | 20 | ms | # **Operating Specifications** Over the recommended operating conditions unless otherwise specified. **(Continued)** | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 14) | TYP<br>(Note 3) | MAX<br>(Note 14) | UNIT | |---------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|----------------------|------| | SERIAL INTI | ERFACE SPECS | | | | | | | V <sub>IL</sub> | A1, A0, SHDN, SDA, and SCL Input<br>Buffer LOW Voltage | | -0.3 | | 0.3*V <sub>CC</sub> | V | | $V_{IH}$ | A1, A0, SHDN, SDA, and SCL Input<br>Buffer HIGH Voltage | | 0.7*V <sub>CC</sub> | | V <sub>CC</sub> +0.3 | V | | Hysteresis | SDA and SCL Input Buffer Hysteresis | | 0.05*<br>V <sub>CC</sub> | | | V | | V <sub>OL</sub> | SDA Output Buffer LOW Voltage,<br>Sinking 4mA | | 0 | | 0.4 | V | | Cpin | A1, A0, SHDN, SDA, and SCL Pin<br>Capacitance | | | | 10 | pF | | f <sub>SCL</sub> | SCL Frequency | | | | 400 | kHz | | t <sub>sp</sub> | Pulse Width Suppression Time at SDA and SCL Inputs | Any pulse narrower than the max spec is suppressed | | | 50 | ns | | t <sub>AA</sub> | SCL Falling Edge to SDA Output Data<br>Valid | SCL falling edge crossing 30% of $\rm V_{CC}$ , until SDA exits the 30% to 70% of $\rm V_{CC}$ window | | | 900 | ns | | t <sub>BUF</sub> | Time the Bus Must be Free before the Start of a New Transmission | SDA crossing 70% of V <sub>CC</sub> during a STOP condition, to SDA crossing 70% of V <sub>CC</sub> during the following START condition | 1300 | | | ns | | t <sub>LOW</sub> | Clock LOW Time | Measured at the 30% of V <sub>CC</sub> crossing | 1300 | | | ns | | tHIGH | Clock HIGH Time | Measured at the 70% of V <sub>CC</sub> crossing | 600 | | | ns | | <sup>t</sup> SU:STA | START Condition Setup Time | SCL rising edge to SDA falling edge; both crossing 70% of V <sub>CC</sub> | 600 | | | ns | | <sup>t</sup> HD:STA | START Condition Hold Time | From SDA falling edge crossing 30% of $\rm V_{CC}$ to SCL falling edge crossing 70% of $\rm V_{CC}$ | 600 | | | ns | | <sup>t</sup> SU:DAT | Input Data Setup Time | From SDA exiting the 30% to 70% of $V_{\rm CC}$ window, to SCL rising edge crossing 30% of $V_{\rm CC}$ | 100 | | | ns | | <sup>t</sup> HD:DAT | Input Data Hold Time | From SCL rising edge crossing 70% of $\rm V_{CC}$ to SDA entering the 30% to 70% of $\rm V_{CC}$ window | 0 | | | ns | | t <sub>SU:STO</sub> | STOP Condition Setup Time | From SCL rising edge crossing 70% of $\rm V_{CC}$ , to SDA rising edge crossing 30% of $\rm V_{CC}$ | 600 | | | ns | | tHD:STO | STOP Condition Hold Time for Read, or Volatile Only Write | From SDA rising edge to SCL falling edge; both crossing 70% of $V_{\mbox{CC}}$ | 1300 | | | ns | | <sup>t</sup> DH | Output Data Hold Time | From SCL falling edge crossing 30% of V $_{\rm CC}$ , until SDA enters the 30% to 70% of V $_{\rm CC}$ window | 0 | | | ns | | t <sub>R</sub> | SDA and SCL Rise Time | From 30% to 70% of V <sub>CC</sub> | 20 +<br>0.1*Cb | | 250 | ns | | t <sub>F</sub> | SDA and SCL Fall Time | From 70% to 30% of V <sub>CC</sub> | 20 +<br>0.1*Cb | | 250 | ns | | Cb | Capacitive Loading of SDA or SCL | Total on-chip and off-chip | 10 | | 400 | pF | #### Operating Specifications Over the recommended operating conditions unless otherwise specified. (Continued) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 14) | TYP<br>(Note 3) | MAX<br>(Note 14) | UNIT | |-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|------| | Rpu | SDA and SCL Bus Pull-up Resistor<br>Off-chip | Maximum is determined by $t_R$ and $t_F$<br>For Cb = 400pF, max is about $2k\Omega \sim 2.5k\Omega$<br>For Cb = 40pF, max is about $15k\Omega \sim 20k\Omega$ | 1 | | | kΩ | | t <sub>SU:A</sub> | A1 and A0 Setup Time | Before START condition | 600 | | | ns | | t <sub>HD:A</sub> | A1 and A0 Hold Time | After STOP condition | 600 | | | ns | #### NOTES: - 3. Typical values are for $T_A = +25$ °C and 3.3V supply voltage. - 4. LSB: $[V(R_W)_{127} V(R_W)_0]/127$ . $V(R_W)_{127}$ and $V(R_W)_0$ are $V(R_W)$ for the DCP register set to 7F hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap. - 5. $ZSerror = V(RW)_0/LSB$ . - 6. FSerror = $[V(RW)_{127} V_{CC}]/LSB$ . - 7. DNL = $[V(RW)_i V(RW)_{i-1}]/LSB-1$ , for i = 1 to 127. i is the DCP register setting. - 8. $INL = [V(RW)_i (i \cdot LSB) V(RW)_0]/LSB$ for i = 1 to 127 9. TO $Max(V(RW)_i) Min(V(RW)_i)$ 10<sup>6</sup> fo - $_{\times}$ $\frac{10^6}{}$ for i = 16 to 127 decimal, T = -40°C to +125°C. Max() is the maximum value of the wiper $[Max(V(RW)_i) + Min(V(RW)_i)]/2 + 165$ °C voltage and Min () is the minimum value of the wiper voltage over the temperature range. - 10. $MI = |RW_{127} RW_0|/127$ . MI is a minimum increment. $RW_{127}$ and $RW_0$ are the measured resistances for the DCP register set to 7F hex and 00 hex respectively. - 11. Roffset = RW<sub>0</sub>/MI, when measuring between RW and RL. Roffset = RW<sub>127</sub>/MI, when measuring between RW and RH. - 12. This parameter is not 100% tested. - 13. t<sub>WC</sub> is the time from a valid STOP condition at the end of a Write sequence of I<sup>2</sup>C serial interface, to the end of the self-timed internal non-volatile write cycle. - 14. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. # SDA vs SCL Timing intersil FN6310.1 September 9, 2009 # A0 and A1 Pin Timing # **Typical Performance Curves** FIGURE 1. WIPER RESISTANCE vs TAP POSITION [I(RW) = $V_{CC}/R_{TOTAL}$ ] FOR 10k $\Omega$ (W) FIGURE 2. STANDBY $I_{sb}$ vs $V_{CC}$ FIGURE 3. DNL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR 10k $\Omega$ (W) FIGURE 4. INL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR $10k\Omega$ (W) # Typical Performance Curves (Continued) FIGURE 5. ZSerror vs TEMPERATURE FIGURE 6. FSerror vs TEMPERATURE FIGURE 7. END-TO-END $R_{TOTAL}\%$ CHANGE vs TEMPERATURE FIGURE 8. TC FOR VOLTAGE DIVIDER MODE IN ppm FIGURE 9. MIDSCALE GLITCH, CODE 3Fh TO 40h FIGURE 10. LARGE SIGNAL SETTLING TIME # Pin Description #### **Potentiometers Pins** #### RW RW is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the WR register. #### SHDN The active low SHDN pin forces the resistor to end-to-end open circuit condition and shorts RWi to GND. When SHDN is returned to logic high, the previous latch settings put RW at the same resistance setting prior to shutdown. This pin is logically ANDed with SHDN bit in ACR register. I<sup>2</sup>C interface is still available in shutdown mode and all registers are accessible. This pin must remain HIGH for normal operation (see Figure 11). FIGURE 11. DCP CONNECTION IN SHUTDOWN MODE #### **Bus Interface Pins** #### **SERIAL DATA INPUT/OUTPUT (SDA)** The SDA is a bidirectional serial data input/output pin for $\rm I^2C$ interface. It receives device address, operation code, wiper address and data from an $\rm I^2C$ external master device at the rising edge of the serial clock SCL, and it shifts out data after each falling edge of the serial clock. SDA requires an external pull-up resistor, since it is an open drain input/output. #### **SERIAL CLOCK (SCL)** This is the serial clock input of the I<sup>2</sup>C serial interface. SCL requires an external pull-up resistor, since it is an open drain input. #### **DEVICE ADDRESS (A1, A0)** The address inputs are used to set the least significant 2 bits of the 7-bit $I^2C$ interface slave address. A match in the slave address serial data stream must match with the Address input pins in order to initiate communication with the ISL22319. A maximum of 4 ISL22319 devices may occupy the $I^2C$ serial bus. # **Principles of Operation** The ISL22319 is an integrated circuit incorporating one DCP with its associated registers, non-volatile memory and an I<sup>2</sup>C serial interface providing direct communication between a host and the potentiometer and memory. The resistor array is comprised of individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper. The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions. When the device is powered down, the last value stored in IVR will be maintained in the non-volatile memory. When power is restored, the contents of the IVR is recalled and loaded into the WR to set the wiper to the initial value. ### **DCP Description** The DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of each DCP are equivalent to the fixed terminals of a mechanical potentiometer and internally connected to $V_{CC}$ and GND. The RW pin of the DCP is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by an 7-bit volatile Wiper Register (WR). When the WR of a DCP contains all zeroes (WR[6:0]= 00h), its wiper terminal (RW) is closest to GND. When the WR register of a DCP contains all ones (WR[6:0]= 7Fh), its wiper terminal (RW) is closest to $V_{CC}$ . As the value of the WR increases from all zeroes (0) to all ones (127 decimal), the wiper moves monotonically from the position closest to GND to the closest to $V_{CC}$ . While the ISL22319 is being powered up, the WR is reset to 40h (64 decimal), which locates RW roughly at the center between $V_{CC}$ and GND. After the power supply voltage becomes large enough for reliable non-volatile memory reading, the WR will be reload with the value stored in a non-volatile Initial Value Register (IVR). The WR and IVR can be read or written to directly using the I<sup>2</sup>C serial interface as described in the following sections. #### **Memory Description** The ISL22319 contains one non-volatile 8-bit register, known as the Initial Value Register (IVR), and two volatile 8-bit registers, Wiper Register (WR) and Access Control Register (ACR). The memory map of ISL22319 is on Table 1. The non-volatile register (IVR) at address 0, contains initial wiper position and volatile register (WR) contains current wiper position. **TABLE 1. MEMORY MAP** | ADDRESS | NON-VOLATILE | VOLATILE | | | |---------|--------------|----------|--|--| | 2 | _ | ACR | | | | 1 | Reserved | | | | | 0 | IVR | WR | | | The non-volatile IVR and volatile WR registers are accessible with the same address. The Access Control Register (ACR) contains information and control bits described below in Table 2. The VOL bit (ACR[7]) determines whether the access is to wiper registers WR or initial value registers IVR. TABLE 2. ACCESS CONTROL REGISTER (ACR) | | | | | | | . , | | |-----|------|-----|---|---|---|-----|---| | VOL | SHDN | WIP | 0 | 0 | 0 | 0 | 0 | If VOL bit is 0, the non-volatile IVR register is accessible. If VOL bit is 1, only the volatile WR is accessible. Note, value is written to IVR register also is written to the WR. The default value of this bit is 0. The SHDN bit (ACR[6]) disables or enables Shutdown mode. This bit is logically ANDed with SHDN pin. When this bit is 0, DCP is in Shutdown mode. Default value of SHDN bit is 1. The WIP bit (ACR[5]) is read only bit. It indicates that non-volatile write operation is in progress. It is impossible to write to the WR or ACR while WIP bit is 1. #### Shutdown Mode The device can be put in Shutdown mode either by pulling the SHDN pin to GND or setting the SHDN bit in the ACR register to 0. The truth table for Shutdown mode is in Table 3. TABLE 3. | SHDN pin | SHDN bit | Mode | |----------|----------|------------------| | High | 1 | Normal operation | | Low | 1 | Shutdown | | High | 0 | Shutdown | | Low | 0 | Shutdown | ### I<sup>2</sup>C Serial Interface The ISL22319 supports an I<sup>2</sup>C bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL22319 operates as a slave device in all applications. All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first. #### **Protocol Conventions** Data states on the SDA line must change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (see Figure 12). On power-up of the ISL22319 the SDA pin is in the input mode. All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL22319 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (see Figure 12). A START condition is ignored during the power-up of the device. All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (see Figure 12). A STOP condition at the end of a read operation, or at the end of a write operation places the device in its standby mode. An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (see Figure 13). The ISL22319 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL22319 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation A valid Identification Byte contains 01010 as the five MSBs, and the following two bits matching the <u>logic</u> values present at pins A1 and A0. The LSB is the Read/Write bit. Its value is "1" for a Read operation, and "0" for a Write operation (see Table 4). TABLE 4. IDENTIFICATION BYTE FORMAT Logic values at pins A1 and A0 respectively FIGURE 12. VALID DATA CHANGES, START, AND STOP CONDITIONS FIGURE 13. ACKNOWLEDGE RESPONSE FROM RECEIVER FIGURE 14. BYTE WRITE SEQUENCE FIGURE 15. READ SEQUENCE #### Write Operation A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL22319 responds with an ACK. At this time, the device enters its standby state (see Figure 14). The non-volatile write cycle starts after STOP condition is determined and it requires up to 20ms delay for the next non-volatile write. #### Read Operation A Read operation consists of a three byte instruction followed by one or more Data Bytes (see Figure15). The master initiates the operation issuing the following sequence: a START, the Identification byte with the $R\overline{W}$ bit set to "0", an Address Byte, a second START, and a second Identification byte with the $R\overline{W}$ bit set to "1". After each of the three bytes, the ISL22319 responds with an ACK. Then the ISL22319 transmits Data Bytes as long as the master responds with an ACK during the SCL cycle following the eighth bit of each byte. The master terminates the read operation (issuing a ACK and STOP condition) following the last bit of the last Data Byte (see Figure15). In order to read back the non-volatile IVR, it is recommended that the application reads the ACR first to verify the WIP bit is 0. If the WIP bit (ACR[5]) is not 0, the host should repeat its reading sequence again. ### Applications Information The typical application diagram is shown on Figure 16. For proper operation adding $0.1\mu\text{F}$ decoupling ceramic capacitor to $V_{\text{CC}}$ is recommended. The capacitor value may vary based on expected noise frequency of the design. FN6310.1 September 9, 2009 FIGURE 16. TYPICAL APPLICATION DIAGRAM FOR IMPLEMENTING ADJUSTABLE VOLTAGE REFERANCE # Mini Small Outline Plastic Packages (MSOP) # M8.118 (JEDEC MO-187AA) 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |--------|----------------|-----------------|----------------|-----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.037 | 0.043 | 0.94 | 1.10 | - | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | - | | A2 | 0.030 | 0.037 | 0.75 | 0.95 | - | | b | 0.010 | 0.014 | 0.25 | 0.36 | 9 | | С | 0.004 | 0.008 | 0.09 | 0.20 | - | | D | 0.116 | 0.120 | 2.95 | 3.05 | 3 | | E1 | 0.116 | 0.120 | 2.95 | 3.05 | 4 | | е | 0.026 BSC | | 0.65 BSC | | - | | Е | 0.187 | 0.199 | 4.75 | 5.05 | - | | L | 0.016 | 0.028 | 0.40 | 0.70 | 6 | | L1 | 0.037 REF | | 0.95 REF | | - | | N | 8 | | 8 | | 7 | | R | 0.003 | - | 0.07 | - | - | | R1 | 0.003 | - | 0.07 | - | - | | 0 | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | - | | α | 0° | 6 <sup>0</sup> | 0° | 6 <sup>0</sup> | - | Rev. 2 01/03 #### NOTES: - These package dimensions are within allowable dimensions of JEDEC MO-187BA. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. - Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H- Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. - Formed leads shall be planar with respect to one another within 0.10mm (0.004) at seating Plane. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). - 10. Datums -A and -B to be determined at Datum plane -H . - Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com