# High-Speed CMOS 256 x 36 x 2 Bi-directional FIFO QS725420A #### FEATURES/BENEFITS - · Fast cycle times: 20/25/30 ns - Two 256 x 36-bit FIFO buffers - Full 36-bit word width - · Selectable 36/18/9-bit word width on port B - Fully asynchronous operation of port A and port B - · Synchronous control at both ports - Enable, request, and address control inputs are sampled on the rising clock edge - Synchronous request/acknowledge "handshake" capability - Device comes up into a known default state at reset - · Asynchronous output enables - Five status flags per port: Full, Almost-Full, Half-Full, Almost-Empty, and Empty - Almost-Full flag and Almost-Empty flag are programmable - Mailbox registers with synchronized flags - · Data-retransmit function - Automatic byte parity checking - IoL = 8 mA, three-state outputs - TTL CMOS-compatible I/O - · Space-saving PQFP & TQFP packages - Pin-compatible and functionally equivalent to Sharp LH5420 and LH543601 #### DESCRIPTION The QS725420A contains two FIFO buffers, FIFO #1 and FIFO #2. These operate in parallel, but in opposite directions, for bi-directional data buffering. FIFO #1 and FIFO #2 each are organized as 256 words by 36 bits. The QS725420A is ideal either for wide unidirectional applications or for bi-directional data applications where component count and board area need to be reduced. The QS725420A has two 36-bit ports, port A and port B. Each port has its own port-synchronous clock, but the two ports may operate asynchronously relative to each other. Data flow is initiated at a port by the rising edge of the appropriate clock; it is gated by the corresponding edge-sampled enable, request, and read/write control signals. At the maximum operating frequency, the clock duty cycle may vary from 40% to 60%. At lower frequencies, the clock waveform may be quite asymmetric. as long as the minimum pulse-width conditions for clock-HIGH and clock-LOW remain satisfied; the QS725420A is a fully static part. #### FIGURE 1. FUNCTIONAL BLOCK DIAGRAM #### QS725420A #### **DESCRIPTION** (Continued) Conceptually, the port clocks CKA and CKB are free-running, periodic "clock" waveforms, used to control other signals which are edge-sensitive. However, there actually is not any absolute requirement that these "clock" waveforms must be periodic. An "asynchronous" mode of operation is possible, in one or both directions, independently, if the appropriate enable and request inputs are continuously asserted, and enough aperiodic "clock" pulses of suitable duration are generated by external logic to cause all necessary actions to occur. A synchronous request/acknowledge handshake facility is provided at each port for FIFO data access. This request/acknowledge handshake resolves FIFO full and empty boundary conditions when the two ports are operated asynchronously relative to each other. FIFO status flags monitor the extent to which each FIFO buffer has been filled. Full, Almost-Full, Half-Full, Almost-Empty, and Empty flags are included for each FIFO. The Almost-Full and Almost-Empty flags are programmable over the entire FIFO depth, but are automatically initialized to eight locations from the respective FIFO boundaries at reset. A data block of 256 or fewer words may be retransmitted any desired number of times. Two mailbox registers provide a separate path for passing control words or status words between ports. Each mailbox has a new-mail-alert flag, which is synchronized to the reading port's clock. This mailbox function facilitates the synchronization of data transfers between asynchronous systems. Data-bypass mode allows Port A to directly transfer data to or from Port B at reset. In this mode, the device acts as a registered transceiver under the control of Port A. For instance, a master processor on Port A can use the data bypass feature to send or receive initialization or configuration information directly, to or from a peripheral device on Port B, during system startup. A word-width-select option is provided on Port B for 36-bit, 18-bit, or 9-bit data access. This feature allows word-width matching between Port A and Port B, with no additional logic needed. It also ensures maximum utilization of bus bandwidths. A byte parity check flag at each port monitors data integrity. Control-register bit 0 (zero) selects the parity mode, odd or even. This bit is initialized for odd data parity at reset; but it may be reprogrammed for even parity, or back again to odd parity, as desired. FIGURE 2. FUNCTIONAL BLOCK DIAGRAM ### FIGURE 3. PINOUTS # 132-Pin Quad Flat Package (Top view) #### FIGURE 4. PINOUTS # 144-Pin Quad Flat Package (Top view) # PIN DESCRIPTION | Signal<br>Name | PQFP<br>Pin No. | TQFP<br>Pin No. | Signal<br>Name | PQFP<br>Pin No. | TQFP<br>Pin No. | Signal<br>Name | PQFP<br>Pin No. | TQFP<br>Pin No. | _ | |----------------|-----------------|-----------------|----------------|-----------------|-----------------|----------------|-----------------|-----------------|---| | A0A | 1 | 126 | EF1 | 60 | 62 | D20A | 120 | 140 | | | A1A | 2 | 125 | ACKB | 61 | 61 | D19A | 122 | 138 | | | A2A | 3 | 124 | REQB | 63 | 59 | D18A | 123 | 137 | | | OEA | 4 | 123 | ENB | 64 | 58 | MBF2 | 124 | 136 | | | FF1 | 6 | 121 | R/WB | 65 | 57 | ĀĒ2 | 125 | 135 | | | ĀF1 | 7 | 120 | CKB | 66 | 56 | EF2 | 126 | 134 | | | HF1 | 8 | 119 | A0B | 67 | 55 | ACKA | 127 | 133 | | | PFA | 9 | 118 | WS0 | 68 | 53 | REQA | 129 | 131 | | | D17A | 10 | 117 | WS1 | 69 | 52 | ENA | 130 | 130 | | | D16A | 11 | 116 | OEB | 70 | 51 | R/WA | 131 | 129 | | | D15A | 12 | 115 | FF2 | 72 | 49 | CKA | 132 | 128 | | | D14A | 14 | 113 | AF2 | 73 | 48 | VCC | 5 | 122 | | | D13A | 15 | 112 | HF2 | 74 | 47 | VSSO | 13 | 114 | Т | | D12A | 16 | 111 | PFB | 75 | 46 | NC | | 109 | | | D11A | 17 | 110 | D18B | 76 | 45 | NC | | 108 | | | D10A | 19 | 106 | D19B | 77 | 44 | VCCO | 18 | 107 | | | D9A | 20 | 105 | D20B | 78 | 43 | VSSO | 22 | 103 | | | D8A | 21 | 104 | D21B | 80 | 41 | VCCO | 26 | 99 | | | D7A | 23_ | 102 | D22B | 81 | 40 | VSSO | 30 | 95 | | | D6A | 24 | 101 | D23B | 82 | 39 | NC | _ | 90 | | | D5A | 25 | 100 | D24B | 83 | 38 | VSSO | 38 | 86 | | | D4A | 27 | 98 | D25B | 85 | 34 | VCCO | 42 | 82 | Т | | D3A | 28 | 97 | D26B | 86 | 33 | VSSO | 46 | 78 | Т | | D2A | 29 | 96 | D27B | 87 | 32 | VCCO | 50 | 74 | | | D1A | 31 | 94 | D28B | 89 | 30 | NC | | 73 | | | D0A | 32_ | 93 | D29B | 90 | 29 | NC | | 72 | | | RS | 33 | 92 | D30B | 91 | 28 | VSSO | 55 | 67 | | | RT1 | 34 | 91 | D31B | 93 | 26 | VSS | 62 | 60 | | | D0B | 35 | 89 | D32B | 94 | 25 | NC | | 54 | | | D1B | 36 | 88 | D33B | 95 | 24 | VCC | 71 | 50 | | | D2B | 37 | 87 | D34B | 97 | 22 | VSSO | 79 | 42 | | | D3B | 39 | 85 | D35B | 98 | 21 | NC | - | 37 | | | D4B | 40 | 84 | RT2 | 100 | 18 | NC | | 36 | | | D5B | 41 | 83 | D35A | 101 | 17 | VCCO | 84 | 35 | | | D6B | 43 | 81 | D34A | 102 | 16 | VSSO | 88 | 31 | | | D7B | 44 | 80 | D33A | 103 | 15 | VCCO | 92 | 27 | | | D8B_ | 45 | 79 | D32A | 105 | 13 | VSSO | 96 | 23 | | | D9B | 47 | _ 77 | D31A | 106 | 12 | vss | 99 | 20 | | | D10B | 48 | 76 | D30A | 107 | 11 | NC | <u> </u> | 19 | | | D11B | 49 | 75 | D29A | 109 | 9 | VSSO | 104 | 14 | | | D12B | 51 | 71 | D28A | 110 | 8 | VCCO | 108 | 10 | | | D13B | 52 | 70 | D27A | 111 | 7 | VSSO | 112 | 6 | | | D14B | 53 | 69 | D26A | 113 | 5 | VCCO | 116 | _2 | | | D15B | 54 | 68 | D25A | 114 | 4 | NC | | 1 | | | D16B | 56 | 66 | D24A | 115 | 3 | NC | <del> </del> | 144 | _ | | D17B | 57 | 65 | D23A | 117 | 143 | VSSO | 121 | 139 | _ | | MBF1 | 58 | 64 | D22A | 118 | 142 | VSS | 128 | 132 | | | AE1 | 59 | 63 | D21A | 119 | 141 | NC_ | _ | 127 | | NOTES: VCC = Supply internal logic. Connected to each other. VCCO = Supply output drivers only. Connected to each other. VSS = Supply internal logic. Connected to each other. VSSO = Supply output drivers only. Connected to each other. # PIN DESCRIPTION | Name | Type <sup>(1)</sup> | Description | | | | | | | | |---------------|---------------------|--------------------------------------------------------|--|--|--|--|--|--|--| | GENERAL | | | | | | | | | | | Vcc, Vss | ٧ | Power, Ground | | | | | | | | | ŔŚ | l - | Reset | | | | | | | | | | PORT A | | | | | | | | | | CKA | 1 | Port A Free-Running Clock | | | | | | | | | R/WA | I | Port A Edge-Sampled Read/Write Control | | | | | | | | | ENA | 1 | Port A Edge-Sampled Enable | | | | | | | | | A0A, A1A, A2A | 1 | Port A Edge-Sampled Address Pins | | | | | | | | | ŌĒA | 1 | Port A Level-Sensitive Output Enable | | | | | | | | | REQA | 1 | Port A Request/Enable | | | | | | | | | RT2 | I | FIFO #2 Retransmit | | | | | | | | | D35A-D0A | I/O/Z | Port A Bi-directional Data Bus | | | | | | | | | FF1 | 0 | FIFO #1 Full Flag (Write Boundary) | | | | | | | | | ĀF1 | 0 | FIFO #1 Programmable Almost-Full Flag (Write Boundary) | | | | | | | | | HF1 | 0 | FIFO #1 Half-Full Flag | | | | | | | | | ĀĒ2 | 0 | FIFO #2 Programmable Almost-Empty Flag (Read Boundary) | | | | | | | | | EF2 | 0 | FIFO #2 Empty Flag (Read Boundary) | | | | | | | | | MBF2 | 0 | New-Mail-Alert Flag for Mailbox #2 | | | | | | | | | PFA | 0 | Port A Parity Flag | | | | | | | | | ACKA | 0 | Port A Acknowledge | | | | | | | | | | | PORT B | | | | | | | | | CKB | 1 | Port B Free-Running Clock | | | | | | | | | R/WB | I | Port B Edge-Sampled Read/Write Control | | | | | | | | | ENB | l | Port B Edge-Sampled Enable | | | | | | | | | A0B | | Port B Edge-Sampled Address Pin | | | | | | | | | ŌĒB | ı | Port B Level-Sensitive Output Enable | | | | | | | | | WS0, WS1 | 1 | Port B Word-Width Select | | | | | | | | | REQB | l | Port B Request/Enable | | | | | | | | | RT1 | 1 | FIFO #1 Retransmit | | | | | | | | | D35B-D0B | I/O/Z | Port B Bi-directional Data Bus | | | | | | | | | FF2 | 0 | FIFO #2 Full Flag (Write Boundary) | | | | | | | | | ĀF2 | 0 | FIFO #2 Programmable Almost-Full Flag (Write Boundary) | | | | | | | | | HF2 | 0 | FIFO #2 Half-Full Flag | | | | | | | | | ĀĒ1 | 0 | FIFO #1 Programmable Almost-Empty Flag (Read Boundary) | | | | | | | | | ĒF1 | 0 | FIFO #1 Empty Flag (Read Boundary) | | | | | | | | | MBF1 | 0 | New-Mail-Alert Flag for Mailbox #1 | | | | | | | | | PFB | 0 | Port B Parity Flag | | | | | | | | | ACKB | 0 | Port B Acknowledge | | | | | | | | NOTES: 1 V = Power Voltage Level, I = Input, O = Output. Z = High Impedance. #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage to Ground | | |--------------------------------------------|--------------------| | DC Input Voltage Vin(1) | 0.5V to Vcc + 0.5V | | DC Output Current Max. Sink Current/Pin(2) | ±40 mA | | Maximum Power Dissapation | 2W | | Temperature Range with Power Applied | | | Tstg Storage Temperature | –65° to +125°C | Note: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to QSI devices that result in functional- or reliability-type failures. #### Notes: - 1. Negative undershoot of 1.5V in amplitude is permitted for up to 10 ns, once per cycle. - 2. Only one output may be shorted at a time, for a period not exceeding 30 Seconds. ### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE | Symbol | Parameter | Test Conditions | Min | Max | Units | |--------|----------------------|-------------------------------------|------|-----------|-------| | Vін | Input HIGH Voltage | Logic HIGH for All Inputs | 2.2 | Vcc + 0.5 | ٧ | | VIL | Input LOW Voltage(1) | Logic LOW for All Inputs | -0.5 | 0.8 | V | | Vон | Output HIGH Voltage | loн = -8 mA | 2.4 | _ | ٧ | | Vol | Output LOW Voltage | IoL = 8 mA | _ | 0.4 | ٧ | | ILO | I/O Leakage | 0V ≤ Vouт ≤ Vcc, <del>OE</del> ≥Viн | -10 | +10 | μА | | hL | Input Leakage | Vcc = 5.5V, $Vin = 0V$ to $Vcc$ | -10 | +10 | μА | #### Note: ### **POWER SUPPLY CHARACTERISTICS** | Symbol | Parameter | Min | Max | Units | |--------|----------------------------------------------------------------------------------|-----|-----|-------| | lcc | Operating Current <sup>(1,2)</sup> fc = Max. | _ | 280 | mA | | lcc2 | Standby Current <sup>(1)</sup><br>All Inputs = Vінмім (Clocks Idle) | _ | 25 | mA | | lcc3 | Power Down Current <sup>(1)</sup> All Inputs at Vcc – 0.2V (Clocks Idle) | | 0.1 | mA | | Icc4 | Power Down Current <sup>(1)</sup> All Inputs at Vcc – 0.2V (Clocks at fc = Max.) | - | 10 | mA | - Icc, Icc2, Icc3, and Icc4 are dependent upon actual output loading, and Icc and Icc4 are also dependent on cycle rates. Specified values are with outputs open (for Icc: CLSD = 0 pF); and, for Icc and Icc4, operating at minimum cycle times. - 2. Icc using worst case conditions and data pattern. <sup>1.</sup> Negative undershoot of 1.5V in amplitude is permitted for up to 10 ns, once per cycle. # **AC TEST CONDITIONS** | Input Pulse Levels | VSS to 3V | |------------------------------------|-----------| | Input Bise/Fall Times (10% to 90%) | 5 ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | 30 pF | | | | ### FIGURE 5. OUTPUT LOAD CIRCUIT \* Includes jig and scope capacitances # **CAPACITANCE** $T_4 = 25^{\circ}C$ , f = 1.0 MHz | Name | Description <sup>(1)</sup> | Conditions | Тур | Max | Units | |------|----------------------------|------------|-----|-----|-------| | Cin | Input Capacitance | Vin = 0V | | 8 | pF | | Соит | Output Capacitance | Vout = 0V | _ | 8 | pF | #### Note: 1. Capacitance is guaranteed but not tested. #### QS725420A ### AC ELECTRICAL CHARACTERISTICS $(0^{\circ}C \le TA \le 70^{\circ}C, Vcc = 5V \pm 10\%)$ | | | | Speed (ns)<br>-20 -25 -30 | | | | | | | |----------------|--------------------------------------------------------------|-------|---------------------------|-------|---------------|-------|---------------|--------------|--| | ر<br>اد ما سما | Da | | | | | | | | | | fcc | Parameter <sup>(1)</sup> Clock Cycle Frequency | Min | <b>Max</b> 50 | Min | <b>Max</b> 40 | Min | <b>Max</b> 33 | Units<br>MHz | | | tcc | | 20 | _ | 25 | | 30 | | - | | | tch tch | Clock Cycle Time Clock HIGH Time | 8 | | 10 | _ | 12 | | ns | | | | Clock LOW Time | 8 | _ | 10 | _ | 12 | | ns | | | tcı | | 9.6 | _ | 12 | _ | 13 | | ns | | | tos | Data Setup Time Data Hold Time | 0.8 | _ | 0 | _ | 0 | | ns | | | ton t | Enable Setup Time | 10.4 | | 13 | | 15 | | ns | | | tes | | 0 | | 0 | | | | ns | | | ten | Enable Hold Time | 10.4 | | | | 0 | _ | ns | | | trws | Read/Write Setup Time | | | 13 | | 15 | | ns | | | trwn | Read/Write Hold Time | 12 | | 0 | | 0 | | ns | | | tras | Request Setup Time | | | 15 | | 18 | | ns | | | tran. | Request Hold Time | 0 | | 0 | | 0 | | ns | | | tas | Address Setup Time 6 | 12 | | 15 | | 18 | | ns | | | tah | Address Hold Time <sup>(6)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | | tA | Data Output Access Time | | 12.8 | | 16 | - | 20 | ns | | | tack | Acknowledge Access Time | | 12 | | 15 | | 20 | ns | | | toн | Output Hold Time <sup>(6)</sup> | 2 | | 2 | | 2 | | ns | | | tzx | Output Enable Time <sup>12</sup> .<br>OE LOW to D35-D0 LOW-Z | 1.5 | _ | 2 | _ | 3 | _ | ns | | | txz | Output Disable Time <sup>(2)</sup> OE HIGH to D35-D0 HIGH-Z | - | 9 | _ | 12 | - | 15 | ns | | | ter | Clock to EF Flag Valid (Empty Flag) | | 17.6 | _ | 22 | | 25 | ns | | | tff | Clock to FF Flag Valid (Full Flag) | _ | 17.6 | | 22 | _ | 25 | ns | | | the | Clock to HF Flag Valid (Half-Full Flag) | 1 — | 17.6 | 1 | 22 | _ | 25 | ns | | | tae | Clock to AE Flag Valid (Almost-Empty Flag) | _ | 16 | | 20 | _ | 25 | ns | | | taf | Clock to AF Flag Valid (Almost-Full Flag) | | 16 | 1 | 20 | Ī — | 25 | ns | | | tmbf | Clock to MBF Flag Valid (Mailbox Flag) | | 12 | | 15 | | 20 | ns | | | <b>t</b> PF | Data to Parity Flag Valid | _ | 13.6 | | 17 | | 20 | ns | | | trs | Reset/Retransmit Pulse Width? | 32/20 | _ | 40/25 | - | 52/30 | _ | ns | | | trss | Reset/Retransmit Setup Time(3) | 16 | | 20 | _ | 25 | _ | ns | | | trsh | Reset/Retransmit Hold Time(3) | 8 | _ | 10 | | 15 | _ | ns | | | tar | Reset LOW to Flag Valid | _ | 28 | | 35 | _ | 40 | ns | | | tfRL. | First Read Latency 4 | 20 | _ | 25 | | 30 | _ | ns | | | trwL | First Write Latency <sup>(5)</sup> | 20 | _ | 25 | | 30 | | ns | | | tBS | Bypass Data Setup | 12 | _ | 15 | _ | 18 | _ | ns | | | tвн | Bypass Data Hold | 3 | _ | 5 | _ | 5 | _ | ns | | | tBA | Bypass Data Access | | 18 | | 20 | T- | 25 | ns | | - 1. Timing measurements performed at AC TEST CONDITION levels. - 2. Values are guaranteed by design, not currently production tested. - 3. tass and/or task need not be met unless a rising edge of CKa occurs while ENa is being asserted, or else a rising edge of CKa occurs while ENa is being asserted. - 4. tfRL is the minimum first-write-to-first-read delay, following an empty condition, which is required to assure valid read data. - 5. trwL is the minimum first-read-to-first-write delay, following a full condition, which is required to assure successful writing of data. - 6. tas, tan address setup times and hold times need only be satisfied at clock edges which occur while the corresponding enables are being asserted. - 7. First number used only when CKA or CKB is enabled: this = this + tch + thish. #### **OPERATIONAL DESCRIPTION** #### Reset The device is reset whenever the asynchronous reset ( $\overline{RS}$ ) input is taken LOW, and at least one rising edge and the falling edge of both CLKa and CLKe occur while $\overline{RS}$ is LOW. A reset operation is required after power-up. before the first write operation may occur. The QS725420A is fully ready for operation after being reset. No device programming is required if the default states described below are acceptable. A reset operation initializes the read-address and write-address pointers for FIFO #1 and FIFO #2 to those FIFOs' first physical memory locations. If the respective outputs are enabled, the initial contents of these first locations appear at the outputs. FIFO and mailbox status flags are updated to indicate an empty condition. In addition, the programmable-status-flag offset values are initialized to eight. Thus, the AET/AE2 flags get asserted within eight locations of an empty condition, and the AFT/AF2 flags likewise get asserted within eight locations of a full condition, for FIFO #1/FIFO #2, respectively. #### **Bypass Operation** During reset (whenever $\overline{\text{RS}}$ is LOW) the device acts as a registered transceiver, bypassing the internal FIFO memories. Port A acts as the master port. A write or read operation on port A during reset transfers data directly to or from port B. Port B is considered to be the slave, and cannot perform write or read operations independently on its own during reset. The direction of the bypass data transmission is determined by the $R/\overline{W}A$ control input, which does not get overridden by the $\overline{RS}$ input. Here, a "write" operation means passing data from Port A to Port B, and a "read" operation means passing data from Port B to Port A. The bypass capability may be used to pass initialization or configuration data directly between a master processor and a peripheral device during reset. #### **Address Modes** Address pins select the device resource to be accessed by each port. Port A has three resource-register-select inputs, A0, A1 and A2, which select between FIFO access, mailbox-register access, control-register access (write only), and programmable flag-offset-value register access. Port B has a single address input, A0s, to select between FIFO access or mailbox-register access. The status of the resource-register-select inputs is sampled at the rising edge of an enabled clock (CKA or CKB). Resource-register select-input address definitions are summarized in Table 1. #### FIFO Write Port A writes to FIFO #1, and port B writes to FIFO #2. A write operation is initiated on the rising edge of a clock (CKA or CKB) whenever the appropriate enable (E:NA or ENB) is held HIGH; the appropriate request (REQA or REQB) is held HIGH; the appropriate read/write control (R/WA a R/WB) is held LOW; the FIFO address is selected for the address inputs (A2A-A0A or A0B); and the prescribed setup times and hold times are observed for all of these signals. Setup times and hold times must also be observed on the data-bus pins (D0A-D35A or D0B-D35B). TABLE 1. RESOURCE-REGISTER ADDRESSES | A2A | A1A | Aoa | Resource | |-----|------|-----|--------------------------------------------------------------------------------------------------------------| | | | POF | RT A | | Н | Н | Н | FIFO | | Н | Ξ | L | Mailbox | | Н | L | Н | AF <sub>2</sub> , AE <sub>2</sub> , AF <sub>1</sub> , AE <sub>1</sub> Flag<br>Offset Registers (36-bit Mode) | | Н | L | L | Control Registers (Parity Mode) | | L | Н | Н | AE <sub>1</sub> Flag Offset Registers | | L | Н | L | AF1 Flag Offset Registers | | L | L | Н | ĀĒ2 Flag Offset Registers | | L | L | L | AF2 Flag Offset Registers | | | Аов | | Resource | | | RT B | | | | | | Н | FIFO | | | | L | Mailbox | Normally, the appropriate output enable signal $(\overline{OE}A)$ or $\overline{OE}B$ ) is HIGH, to disable the outputs at that port, so that the data word present on the bus from external sources gets stored. However, a "loopback" mode of operation also is possible, in which the data word supplied by the outputs of one internal FIFO is "turned around" at the port and read back into the other FIFO. In this mode, the outputs at the port are not disabled. To remain within specification for all timing parameters, the clock cycle frequency must be reduced slightly below the value which otherwise would be permissible for that speed grade of QS725420A. When a FIFO full condition is reached, write operations are locked out. Following the first read operation from a full FIFO, another memory location is freed up, and the corresponding full flag is de-asserted (FF = HIGH). The first write operation should begin no earlier than a first write latency (tFwL) after the first read operation from a full FIFO, to ensure that correct read data are retrieved. #### FIFO Read Port A reads from FIFO #2 and port B reads from FIFO #1. A read operation is initiated on the rising edge of a clock (CKA or CKB) whenever the appropriate enable (ENA or ENB) is held HIGH; the appropriate request (REQA or REQB) is held HIGH; the appropriate read/write control (R/ $\overline{W}$ A or R/ $\overline{W}$ B) is held HIGH; the FIFO address is selected for the address inputs (A2A-A0A or A0); and the prescribed setup times and hold times are observed for all of these signals. Read data becomes valid on the data-bus pins (D35A-D0A or D35B-D0B) by a time to after the rising clock (CKA or CKB) edge, provided that the data outputs are enabled. OEA and OEB are assertive LOW, asynchronous, output enable control input signals. Their effect is only to enable or disable the output drivers of the respective port. Disabling the outputs does not disable a read operation; data transmitted to the corresponding output register will remain available later, when the outputs again are enabled, unless it subsequently is overwritten. When an empty condition is reached, read operations are locked out until a valid write operation(s) has loaded additional data into the FIFO. Following the first write to an empty FIFO, the corresponding empty flag (EF) will be asserted (HIGH). The first read operation should begin no earlier than a first read latency (tfrl) after the first write to an empty FIFO, to ensure that correct read data is retrieved. #### **Dedicated FIFO Status Flags** Six dedicated FIFO status flags are included for full (FF and FF2), half-full (HF and HF2), and empty (EF and EF2), FF, HF, and EF indicate the status of FIFO #1; and FF2, HF2, and EF2 indicate the status of FIFO #2. A Full flag is asserted following the rising clock edge for a write operation that fills the FIFO. A Full flag is deasserted following the falling clock edge for a read operation to a full FIFO. A Half-Full flag is updated following the rising clock edge of a read or write operation to a FIFO. An Empty flag is asserted following the rising clock edge for a read operation that empties the FIFO. An Empty flag is de-asserted following the falling clock edge for a write operation to an empty FIFO. #### **Programmable Status Flags** Four programmable FIFO status flags are provided: two for almost-full (AF and AF2), and two for almost-empty (AE1 and AE2). Thus, each port has two programmable flags to monitor the status of the two internal FIFO buffer memories. The offset values for these flags are initialized to eight locations from the respective FIFO boundaries during reset but can be reprogrammed over the entire FIFO depth. An Almost-Full flag is asserted following the rising clock edge for a write operation that fills the FIFO. An Almost-Full flag is de-asserted following the falling clock edge for a read operation to a full FIFO. An Almost-Empty flag is asserted following the rising clock edge for a read operation that empties the FIFO. An Almost-Empty flag is de-asserted following the falling clock edge for a write operation to an empty FIFO. #### QS725420A Flag offsets may be written or read through the port A data bus. All four programmable FIFO status flag offsets can be set simultaneously through a single 36-bit status word, or each programmable flag offset can be set incividually through one of four 8-bit status words. Table 3 illustrates the data format for flag-programming words Also, Table 4 defines the meaning of each of the five flags, both the dedicated flags and the flag-programming flags, for the QS725420A. **WARNING**: Control inputs which may affect the computation of flag values at a port generally should not change while the clock for that port is HIGH, since some updating of flag values takes place on the falling edge of the clock. #### **Mailbox Operation** Two mailbox registers are provided for passing system hardware or software control/status words between ports. Each port can read its own mailbox and write to the other port's mailbox. Mailbox access is performed on the rising edge of the controlling FIFO's clock, with the mailbox address selected and the enable HIGH. That is, writing to mailbox register #1, or reading from mailbox register #2, is synchronized to CKA; and writing to mailbox register #2, or reading from mailbox register #1, is synchronized to CKB. The R/Wa/B and OEa/B pins control the direction and availability of mailbox-register accesses. Each mailbox register has its own New-Mail-Alert Flag (MBF1 and MBF2), which is synchronized to the reading port's clock. These new-mail-alert flags are status indicators only and cannot inhibit mailbox-register read or write operations. #### Request/Acknowledge Handshake A synchronous, request/acknowledge handshake feature is provided for each port, to perform boundary synchronization between asynchronous-operated ports. The use of this feature is optional. When it is used, the request input (REQA/B) is sampled at a rising clock edge. With REQA/B HIGH, R/Wa/B determines whether a FIFO read operation or a FIFO write operation is being requested. The acknowledge output (ACKa/B) is updated during the following clock cycle(s). ACKa/B meets the setup and hold time requirements of the enable input (ENA or ENB). Therefore, ACKa/B may be tied back to the enable input to directly gate FIFO accesses, at a slight decrease in maximum operating frequency. The assertion of ACKa/B signifies that REQa/B was asserted. However, ACKa/B does not depend logically on ENa/B; and thus the assertion of ACKa/B does not prove that a FIFO write access or a FIFO read access actually took place. While REQa/B and ENa/B are being held HIGH, ACKa/B may be considered as a synchronous, predictive boundary flag. That is, ACKa/B acts as a synchronized predictor of the Almost-Full flag AF for write operations, or as a synchronized predictor of the Almost-Empty flag AE for read operations. Outside the "almost-full" region and the "almost-empty" region, ACKA/B remains continuously HIGH whenever REQA/B is held continuously HIGH. Within the "almost-full" region or the "almost-empty" region, ACKA/B occurs only on every third cycle, to prevent an overrun of the FIFO's actual full or empty boundaries, and to ensure that the trwL (first-write latency) and trrL (first-read latency) specifications are satisfied before ACKA/B is received. The "almost-full region" is defined as "that region, where the Almost-Full flag is being asserted"; and the "almost-empty region" as "that region, where the Almost-Empty flag is being asserted." Thus, the extent of these "almost" regions depends on how the system has programmed the offset values for the Almost-Full flags and the Almost-Empty flags. If the system has not programmed them, then these offset values remain at their default values, eight in each case. If a write attempt is unsuccessful because the corresponding FIFO is full, or if a read attempt is unsuccessful because the corresponding FIFO is empty, ACKa/a is not asserted in response to REQa/a. If the REQ/ACK handshake is not used, then the REQA/B input may be used as a second enable input, at a possible minor loss in maximum operating speed. In this case, the ACKA/B output may be ignored. **WARNING:** Whether or not the REQ/ACK handshake is being used, the REQA/8 input for a port must be asserted for the corresponding FIFO to operate. #### **Data Retransmit** A retransmit operation resets the read-address pointer of the corresponding FIFO (#1 or #2) back to the first FIFO physical memory location, so that data may be reread. The write pointer is not affected. The status flags are updated, and a block of up to 256 data words, which previously had been written into and read from a FIFO, can be retrieved. The block to be retransmitted is bounded by the first FIFO memory location and the FIFO memory location addressed by the write pointer. FIFO #1 retransmit is initiated by strobing the $\overline{\text{RT}}$ pin LOW. FIFO #2 retransmit is initiated by strobing the $\overline{\text{RT}}$ pin LOW. Read and write operations to a FIFO should be stopped while the corresponding retransmit signal is being asserted. #### **Parity Check** The Parity check flags, $\overrightarrow{PFA}$ and $\overrightarrow{PFB}$ , are asserted (LOW) whenever there is a parity error in the data word present on the port A data bus or the port B data bus. respectively. The inputs to the parity-evaluation logic come directly (via isolation transistors) from the data-bus bonding pads, in each case. Thus, $\overrightarrow{PFA}$ and $\overrightarrow{PFB}$ provide parity-error indications for whatever 36-bit words are present at port A and port B, respectively, regardless of whether these words originated within the QS725420A or in the external system. The four bytes of a 36-bit data word are grouped as D0-D8, D9-D17, D18-D26, and D27-D35. The parity of each 9-bit byte is individually checked, and the four single-bit parity indications are logically inclusive-ORed to produce the parity-flag output. Parity checking is initialized for odd parity at reset, but can be reprogrammed for even parity or for odd parity during operation. Control-register bit 0 (zero) selects the parity mode, odd or even (see Table 3). All nine bits of each byte are treated alike by the parity logic. The byte parity over the nine bits is compared with the parity mode bit in the control register, to generate a byte-parity-error indication. Then, the four byte-parity-error signals are NORed together to compute the assertive-LOW parity-flag value. #### Word-Width Selection on Port B The word width of data access on Port B is selected by the WS0 and WS1 control inputs. WS0 and WS1 both are tied HIGH for 36-bit access; they both are tied LOW for single-byte access. For double-byte access, WS0 is tied HIGH and WS1 is tied LOW. In the single byte-access or double-byte access modes, FIFO write operations on port B essentially pack the data to form 36-bit words, as viewed from port <N> A. Similarly, single-byte or double-byte FIFO read operations on port B essentially unpack 36-bit words through a series of shift operations. FIFO status flags are updated following the last access which forms a complete 36-bit transfer. Since the values for each status flag are computed by logic directly associated with one of the two FIFO-memory arrays, and not by logic associated with port B, the flag values reflect the array fullness situation in terms of complete 36-bit words, and not in terms of bytes or double bytes. However, there is no such restriction for switching from writing to reading, or from reading to writing, at port B. As long as trws, tos, and to are satisfied, R/We may change state after any single-byte or double-byte access, and not only after a full 36-bit-word access. Also, the word-width-matching feature continues to operate properly in "loopback" mode. Note that the programmable word-width-matching feature is only supported for FIFO accesses. Mailbox and data bypass operations do not support word-width matching between port A and port B. Tables 2, 3, and 4, and Figures 6a, 6b, 7a, and 7b summarize word-width selection for Port B. TABLE 2. PORT B WORD-WIDTH SELECTION | WS1 | WS0 | Port B Data Width | |------|-------|-------------------| | 1131 | 11.30 | FOILD Data Widti | | Н | Н | 36-Bit | | Н | L | (Reserved) | | | Н | 18-Bit | | L | L | 9-Bit | ### TABLE 3. RESOURCE-REGISTER PROGRAMMING | F | esourc<br>Registe<br>Addres | r | | | | | | | | | | |----------|-----------------------------|----------|----------------------------|--------------------------|-----------|--------------------------|--------|---------------|-----------------------------------------|---------------------------|--| | A2A | <b>A</b> 1A | Aoa | Resource-Register Contents | | | | | | | | | | | | | | | | NORMAL FIF | OPER/ | ATION | | | | | | | | D35A | | | | | | | D0A | | | <u>H</u> | Н | <u>H</u> | X | | | | | | | X | | | | | | | | | | | | | | | | | | | D35A | | | MA | ILBOX | | | DOA | | | - Н | H | | Х | | | | | | _ | X | | | | - ' ' | | 7 | | | | | | _ | X | | | | | | | AF | 2, AE2, A | F1, AE1 FLAC | REGIS | TER (36-BIT N | IODE) | | | | | | | D35A | D34A-D27A | D26A | D25A-D18A | D17A | | D8A | D7A-D0A | | | Н | L | Н | X | AF2 Offset <sup>11</sup> | X | AE2 Offset <sup>(1</sup> | X | AF1 Offset'' | X | AE1 Offset <sup>(1)</sup> | | | | | | | | CONTRO | OL REGISTER | (WRITE | -ONLY) PARI | TY | | | | | | | D35A | | | | • | • | D1A | D0A | | | Н | L | L | X | • | | | | | X | Parity Mode(2) | | | | | | | | | IT AE1 FLAG | OFFSET | REGISTER | | | | | | | | D35A | | | | | | D8A | D7A-D0A | | | L | Н | Н | X | | | | _ | | X | AE1 Offset <sup>(1)</sup> | | | | | | | | | IT AF1 FLAG | OFFORT | DECICTED | | | | | | - | | D35A | | | II AFI FLAG | OFFSEI | REGISTER | D8A | D7A-D0A | | | | Н | | Х | | | | - | | Х | ĀF1 Offset <sup>11</sup> | | | | 1 | | | • | | <del></del> | | | <u>,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,</u> | | | | | | | | | 8-B | IT AE2 FLAG | OFFSET | REGISTER | | | | | | | | D35A | | | | | | D8A | D7A-D0A | | | L_ | L | <u>H</u> | X | | | | | | X | ĀĒ2 Offset(1) | | | | | | | | 8-B | IT AF2 FLAG | OFFSET | REGISTER | | | | | | | | D35A | | | | | | D8A | D7A-D0A | | | L | L | L | X | | | | | | X | AF2 Offset(1) | | #### Notes: - All four programmable-flag offset values are initialized to eight (8) during a reset operation. Odd parity = HIGH; even parity = LOW. The parity mode is initialized to odd during a reset operation. ### TABLE 4. FLAG DEFINITION TABLE(1) | | Valid Full-V | Vord Read | Cycles R | emaining | Valid Full-Word Write Cycles Remaining | | | | |------|--------------|-----------|-------------|----------|----------------------------------------|-----|-------------|---------| | | Flag = LOW | | Flag = HIGH | | Flag ≃ LOW | | Flag = HIGH | | | Flag | Min | Max | Min | Max | Min | Max | Min | Max | | FF. | 256 | 256 | 0 | 255 | 0 | 0 | 1 | 256 | | ĀF | 256 – p | 256 | 0 | 255 – p | 0 | р | p + 1 | 256 | | HF | 129 | 256 | 0 | 128 | 0 | 127 | 128 | 256 | | ĀĒ | 0 | q | q + 1 | 256 | 256 – q | 256 | 0 | 255 – q | | ĒĒ | 0 | 0 | 1 | 256 | 256 | 256 | 0 | 255 | - 1. q = Programmable almost-empty offset value (default value: <math>q = 8). - $p \approx Programmable almost-full offset value (default value: <math>p = 8$ ). #### FIGURE 6A. 36-18 FUNNELING THROUGH FIFO #1 #### FIGURE 6B. 36-9 FUNNELING THROUGH FIFO #1 - 1. The heavy black borders on the register segments indicate the main data path, suitable for most applications. Alternate paths feature a different ordering of bytes within a word, at port B. - 2. The funneling process does not change the ordering of bits within a byte. Halfwords (Figure 6a) or bytes (Figure 6b) are transferred in parallel form from port A to port B. - 3. The word-width setting may be changed during system operation; however, two clock intervals should be allowed for these signals to settle before again attempting to read data D35-D0, and three dummy words should be passed through initially. Also, incomplete data words may occur when the word width is changed from shorter to longer at an inappropriate point in the data block passing through the FIFO. #### FIGURE 7A. 18-36 DEFUNNELING THROUGH FIFO #2 #### FIGURE 7B. 9-36 DEFUNNELING THROUGH FIFO #2 - 1. The heavy black borders on the register segments indicate the only data paths used. The other byte segments of port B do not participate in the data path during defunneling. - 2. The funneling process does not change the ordering of bits within a byte. Halfwords (Figure 7a) or bytes (Figure 7b) are transferred in parallel form from port A to port B. - 3. The word-width setting may be changed during system operation; however, two clock intervals should be allowed for these signals to settle before again attempting to send data, and three dummy words should be passed through initially. Also, incomplete data words may occur when the word width is changed from shorter to longer, at an inappropriate point in the data block passing through the FIFO. ### **TIMING DIAGRAMS** #### FIGURE 8. RESET TIMING - RS overrides all other input signals, except for R/WA, and operates asynchronously. RS operates whether or not ENA and/or ENB are asserted. However, at least one rising edge and one falling edge of both CKA and CKB must occur while RS is being asserted (is LOW), with timing as defined by this and this. - 2. Otherwise, tass, tash need not be met unless the rising edge of CKA and/or CKB occurs while that clock is enabled. - 3. The parity check is initialized to odd-byte parity at reset. - 4. The $\overline{AE}$ and $\overline{AF}$ flag offsets are initialized to eight locations from the boundary at reset. FIGURE 9. DATA BYPASS TIMING - 1. trss, trsh need not be met unless the rising edge of CKA and/or CKB occurs while that clock is enabled. - 2. Port A is considered the master port for bypass operation. Thus, CKA, R/WA, and ENA control the transmission of data between ports at reset. ### FIGURE 10. PORT A FIFO READ/WRITE - 1. The port A parity error flag (PFA) reflects the parity status of data present on the data bus. - 2. The status of OEA does not gate read or write operations. - 3. If OEA is left LOW during a write operation, then the previous data held in the output latch is written back into FIFO #1. - The port B parity error flag (PFB) reflects the parity status of data present on the data bus. The status of OEB does not gate read or write operations. - 3. If $\overline{OE}_B$ is left LOW during a write operation, then the previous data held in the output latch is written back into FIFO #2. - 1. Both edges of MBF2 are synchronized to the port A clock, CKa. - 2. Both edges of MBF1 are synchronized to the port A clock, CKB. - 3. There is a maximum of two CKe clock cycles of synchronization latency before MBF1 is asserted to indicate valid new mailbox data. - 4. The status of mailbox flags does not prevent mailbox read or write operations. - 1. Both edges of MBF2 are synchronized to the port A clock, CKa. - 2. Both edges of MBF1 are synchronized to the port A clock, CKB. - 3. There is a maximum of two CKA clock cycles of synchronization latency before MBF2 is asserted to indicate valid new mailbox data. If CKB and CKA are identical there is a maximum of one clock cycle. - 4. The status of mailbox flags does not prevent mailbox read or write operations. # FIGURE 14. FLAG PROGRAMMING - 1. For valid flag address codes and data formats, see flag programming words table. - If flag status is altered by flag programming, the updated flags will be valid within the time the. The control register may be loaded as shown here, with A2A, A1A, A0A = HLL. However, it is not available for reading back. #### FIGURE 15. EMPTY FLAG TIMING #### Notes: - A2A, A1A, A0A, and A0B all are held HIGH for FIFO access at port A. A0B is held HIGH for FIFO access at port B. - Parameters without parentheses apply to FIFO #2 operation.Parameters with parentheses apply to FIFO #1 operation. #### FIGURE 16. ALMOST-EMPTY FLAG TIMING - A2A, A1A, A0A, and A0B all are held HIGH for FIFO access at port A. A0B is held HIGH for FIFO access at port B. - 2 Parameters without parentheses apply to FIFO #2 operation. Parameters with parentheses apply to FIFO #1 operation. #### FIGURE 17. FULL FLAG TIMING #### Notes: - A2A, A1A, and A0A all are held HIGH for FIFO access at port A. A0B is held HIGH for FIFO access at port B. - Parameters without parentheses apply to FIFO #1. Parameters with parentheses apply to FIFO #2. ### FIGURE 18. ALMOST-FULL FLAG TIMING - A2A, A1A, and A0A all are held HIGH for FIFO access at port A. A0B is held HIGH for FIFO access at port B. - 2. Parameters without parentheses apply to FIFO #1. Parameters with parentheses apply to FIFO #2. # FIGURE 19. HALF-FULL FLAG TIMING - A2A, A1A, and A0A all are held HIGH for FIFO access at port A. A0B is held HIGH for FIFO access at port B. - 2. Parameters without parentheses apply to FIFO #1. Parameters with parentheses apply to FIFO #2. FIGURE 20. FIFO #1 RETRANSMIT TIMING - 1. trss and trsh need not be met unless a rising edge of CKa or CKB occurs while the clock is enabled. - 2. tass is the time needed to deassert RT1 before returning to a normal FIFO cycle. - 3. this is the time needed before asserting RT1 after a normal FIFO cycle. - 4. Read write operations to FIFO #1 should be disabled while RT1 is being asserted. #### FIGURE 21. FIFO #2 RETRANSMIT TIMING - 1. tass and tash need not be met unless a rising edge of CKA or CKB occurs while the clock is enabled. - 2. tass is the time needed to de-assert RT2 before returning to a normal FIFO cycle. - 3. trish is the time needed before asserting RT2 after a normal FIFO cycle. FIGURE 22. FIFO #1 WRITE AND READ OPERATION IN NEAR-EMPTY REGION - 1. A2A, A1A, A0A, and A0B all are held HIGH for FIFO access. - 2. OEA is held HIGH. - 3. OEB is held LOW. - 4. trac (first-read latency) The first read following an empty condition may begin no earlier than trac after the first write to an empty FIFO, to ensure that valid read data is retrieved. FIGURE 23. FIFO #2 WRITE AND READ OPERATION IN NEAR-EMPTY REGION - 1. A2A, A1A, A0A. and A0B all are held HIGH for FIFO access. - 2. OEA is held HIGH. - 3. $\overline{\text{OE}}_{\text{B}}$ is held LOW. - 4. trac (first-read latency) The first read following an empty condition may begin no earlier than trac after the first write to an empty FIFO, to ensure that valid read data is retrieved. ### FIGURE 24. FIFO #1 WRITE AND READ OPERATION IN NEAR-FULL REGION - A2A, A1A, A0A, and A0B all are held HIGH for FIFO access at port A. A0B is held HIGH for FIFO access at port B. - 2. OEA is held HIGH. - 3. OEB is held LOW. - 4. tFWL (first-write latency) The first write following a full condition may begin no earlier than tFWL after the first read from a full FIFO, to ensure that valid write data is written. FIGURE 25. FIFO #2 WRITE AND READ OPERATION IN NEAR-FULL REGION - A2A, A1A, A0A, and A0B all are held HIGH for FIFO access at port A. A0B is held HIGH for FIFO access at port B. - 2. OEA is held HIGH. - 3. $\overline{\text{OE}}_{\text{B}}$ is held LOW. - 4. tFWL (first-write latency) The first write following a full condition may begin no earlier than tFWL after the first read from a full FIFO, to ensure that valid write data is written. FIGURE 26. PORT B DOUBLE-BYTE FIFO #1 READ ACCESS FOR 36-TO-18 FUNNELING - 1. A0B is held HIGH for FIFO access. - 2. OEB is held LOW. - 3. WS0 is held HIGH and WS1 is held LOW for double-byte access. # FIGURE 27. DOUBLE-BYTE FIFO #2 WRITE ACCESS FOR 18-TO-36 DEFUNNELING - 1. A0B is held HIGH for FIFO access. - 2. OEB is held HIGH. - 3. WS0 is held HIGH and WS1 is held LOW for double-byte access. FIGURE 28. PORT B SINGLE-BYTE FIFO #1 READ ACCESS FOR 9-TO-36 DEFUNNELING - 1. A0B is held HIGH for FIFO access. - 2. OEB is held LOW. - 3. WS0 and WS1 both are held LOW for single-byte access. # FIGURE 29. PORT B SINGLE-BYTE FIFO #2 WRITE ACCESS FOR 9-TO-36 DEFUNNELING - 1. A0B is held HIGH for FIFO access. - 2. OEs is held HIGH. - 3. WSo and WS1 both are held LOW for single-byte access. #### FIGURE 30. WRITE REQUEST/ACKNOWLEDGE HANDSHAKE #### Notes: - 1. For a FIFO access to occur, REQ and EN must be held HIGH for the required setup and hold times. - 2. ACK can be tied directly to EN to directly gate FIFO accesses. - » indicates where a write would take place, if ACK were tied to EN. - 3. REQ must be maintained HIGH throughout the entire clock cycle for ACK to be generated. - 4. When REQ/ACK handshake is not used, ACK can be ignored, and REQ may be tied HIGH or used as a second enable. - 5. Parameters without parentheses apply to port A. Parameters with parentheses apply to port B. #### FIGURE 31. READ REQUEST/ACKNOWLEDGE HANDSHAKE - 1 For a FIFO access to occur. REQ and EN must be held HIGH for the required setup and hold times. - 2 ACK can be tied directly to EN to directly gate FIFO accesses. - \* indicates where a read would take place, if ACK were tied to EN. - 3 REQ must be maintained HIGH throughout the entire clock cycle for ACK to be generated. - 4 When REQ/ACK handshake is not used, ACK can be ignored, and REQ may be tied HIGH or used as a second enable. - 5 Parameters without parentheses apply to port A. Parameters with parentheses apply to port B. # **ORDERING INFORMATION** Example: