Rev V4 #### **Features** - · Three 2A common anode LED/laser drivers - Integrated 12.5 Msps 10-bit current DACs with 6-bit programmable full scale - · Real-time continuous and integrating optical power control - DC-DC control circuitry - Safety circuitry - High speed 4 wire interface or I<sup>2</sup>C #### **Applications** - · DLP/LCD/LCoS Projector Systems - · Backlight illumination The M08888 is a high efficiency integrated triple channel 2A LED/laser driver for LCD/LCoS/DLP projection displays. It features automatic optical power control for consistent white balance across temperature variation and light source aging. The M08888 allows for the control of an external DC-DC converter to generate optimal light sources supply and improve overall system efficiency. An internal junction temperature monitor is also available. The part can be programmed via I<sup>2</sup>C or high speed 4-wire SPI interface. #### M08888 Block Diagram M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information. For further information and support please visit: http://www.macom.com/support Rev V4 ### **Ordering Information** | Part Number | Package | Operating Temperature | | | | |---------------------------------------------------------------------------------------------|---------------------------------|-----------------------|--|--|--| | M08888G-11 * | 28 pin, 4.5 mm x 4.5 mm QFN | -40 °C to +85 °C | | | | | M08888-11EVM | Evaluation board with M08888-11 | -40 °C to +85 °C | | | | | * The letter "G" designator in the part number indicates that the device is RoHS-compliant. | | | | | | ### **Revision History** | Revision | Level | Date | Description | |----------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | V4 | Release | July 2015 | Updated register references. | | E (V3) | Release | September 2011 | Updated Ordering Information | | D (V2) | Release | August 2011 | Add operating specifications at Tc=120°C in Tables 1-5, 1-6 and 1-8. Change pin24 from DIS to GND. | | C (V1) | Release | June 2011 | Update Product Specifications, Functional Descriptions and Register Descriptions | | B (V1P) | Preliminary | October 2010 | Update Product Specifications, Functional Description and Register Descriptions. Swapped pinout of <i>ADDR0</i> (pin 19) and <i>ADDR1</i> (pin 18). | | A (V1A) | Advance | June 2010 | Initial | ### **Conventions** Throughout this document, pins will be identified with italics (example *IOUT1*) while x or X means 0,1,2 to indicate the different channels. Rev V4 # 1.0 Product Specification # 1.1 Absolute Maximum Ratings These are the absolute maximum ratings at or beyond which the IC can be expected to fail or be damaged. Reliable operation at these extremes for any length of time is not implied. Table 1-1. Absolute Maximum Ratings | Symbol | Parameter | Rating | Units | |--------------------------------------------------------------------|---------------------------------------------------------|---------------------------------|-------| | DV <sub>DD</sub> , ALV <sub>DD</sub> | 1.8 V Digital and Analog Voltage at pins DVDD and ALVDD | 1.98 | V | | $DHV_{DD,} AHV_{DD}$ | 3.3 V Digital and Analog Voltage at pins DVDD and ALVDD | 3.63 | V | | IOUT0, IOUT1, IOUT2 | Output pins for driving LED/Laser - maximum voltage | 5.5 | V | | T <sub>JCTN</sub> | Junction Temperature | -40 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | SERSEL | Serial data format select input | -0.4 to 3.63 | V | | APC_IN0, APC_IN1, APC_IN2 | RGB Photodiode Feedback Input Voltage | -0.4 to ALV <sub>DD</sub> + 0.4 | V | | I <sub>APC_IN0</sub> , I <sub>APC_IN1</sub> , I <sub>APC_IN2</sub> | RGB Photodiode Feedback Input Current | -0.5 to 4 | mA | | I_VREF | Current into Reference Voltage Pin | -0.12 to +0.12 | mA | | 10_ON, 11_ON, 12_ON | Enable LED/Laser output | -0.4 to 3.63 | V | | CLK_IN, CS, SI, SCLK, SO | SPI inputs and output | -0.4 to 3.63 | V | | SCLK_S, SDA_S | I <sup>2</sup> C interface | -0.4 to 3.63 | V | | REGREF | External DC-DC converter control signal | -0.4 to DV <sub>DD</sub> +0.4 | V | | I_REGREF | Current into or out of REGREF | -0.12 to +0.12 | mA | Rev V4 ### 1.2 DC Characteristics Table 1-2. DC Characteristics | Symbol | PARAMETER | CONDITIONS | Min | Тур | Max | Units | |-------------------|------------------------------------------------------------------------------------------|---------------------------------------------------|------|------|------|-------| | $DV_DD$ | 1.8 V supply for digital circuitry | | 1.71 | 1.8 | 1.89 | V | | ALV <sub>DD</sub> | 1.8 V supply for analog circuitry | | 1.71 | 1.8 | 1.89 | V | | DHV <sub>DD</sub> | 3.3 V supply for digital circuitry | | 3.13 | 3.3 | 3.47 | V | | $AHV_DD$ | 3.3 V supply for analog circuitry | | 3.13 | 3.3 | 3.47 | V | | I <sub>LVDD</sub> | 1.8 V Supply Current | Open Loop | _ | 18.5 | 21.5 | mA | | | (DV <sub>DD</sub> and ALV <sub>DD</sub> ) <sup>1, 2</sup> | Closed Loop (IPC) | _ | 8.5 | 11 | | | | | Closed Loop (CPC) | _ | 22 | 30 | | | I <sub>HVDD</sub> | $3.3 \mathrm{V} (\mathrm{DHV_{DD}} \mathrm{and} \mathrm{AHV_{DD}})^{1}$ | Open Loop | _ | 7.5 | 13 | mA | | | 3.3 V (DHV <sub>DD</sub> and AHV <sub>DD</sub> ) <sup>1</sup><br>Standby Current - 3.3 V | Closed Loop (IPC) additional to open loop current | _ | _ | 0.05 | | | | | Closed Loop (CPC) | _ | 2.5 | 3.2 | | | LV <sub>POR</sub> | 1.8 V SET Threshold | For positive going supply | _ | 1.5 | _ | V | | | 1.8 V RESET Threshold | For negative going supply | | 1.4 | | | | HV <sub>POR</sub> | 3.3 V SET Threshold | For positive going supply | _ | 2.72 | _ | V | | | 3.3 V RESET Threshold | For negative going supply | | 2.62 | | | | Tc | Case Temp. | Measured on top of M08888 case | -40 | _ | 85 | °C | #### NOTES: <sup>1.</sup> Excludes serial interface (SPI/I<sup>2</sup>C) current and LED current <sup>2.</sup> I<sub>LVDD</sub> will be increase by 0.5% of the *Ix\_OUT* current when *Ix\_OUT* is active. For the specified values inputs are toggling at 1 kHz at 50% of maximum *Ix\_OUT* current. Rev V4 # 1.3 APC Input Characteristics (register 4Ah[4]=1b) **Min and Max values:** Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub>=3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub>=3.3 V+/-5% unless otherwise noted. Table 1-3. APC Input Characteristics (photodiode cathode connected to pin APC\_INX and photodiode anode connected to ground) | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-----------------------------|-------------|---------|---------|---------|-------| | Full scale input | APC_IN0,1,2 | 3.1 | 3.25 | 3.4 | mA | | PD capacitance <sup>1</sup> | APC_IN0,1,2 | _ | _ | 80 | pF | | Input bias | APC_IN0,1,2 | _ | 1.8 | _ | V | | Maximum input voltage | | _ | _ | 1.89 | V | #### NOTES: # 1.4 APC Input Characteristics (register 4Ah[4]=0b) Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub> =3.3 V Table 1-4. APC Input Characteristics (Current Sink Input) | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-----------------------------|--------------------------|---------|---------|---------|-------| | Full scale input | APC_IN0,1,2 <sup>2</sup> | 3.1 | 3.25 | 3.4 | mA | | PD capacitance <sup>1</sup> | APC_IN0,1,2 <sup>2</sup> | _ | _ | 300 | pF | | Min Input bias | APC_IN0,1,2 <sup>2</sup> | _ | 0.6 | | V | | Maximum input voltage | | _ | _ | 1.89 | V | #### NOTES: - 1. Care should be taken in routing of each PD input so that total capacitance on the pin including routing does not exceed 300 pF - 2. Only a single channel can be used (broadband monitor photodetector). If multiple channel are used accuracy is not guaranteed. Care should be taken in routing of each PD input so that total capacitance on the pin including routing does not exceed 80 pF Rev V4 ## 1.5 CPC Target DAC Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub>=3.3 V Table 1-5. CPC Target DAC | Conditions | Minimum | Typical | Maximum | Units | |------------|------------|---------|------------------------|--------------------------------------------------------------------------------------| | | _ | 13 | _ | bits | | | _ | 30 | _ | Msps | | | _ | 3.25 | 3.4 | mA | | | _ | 350 | 515 | nA | | | -6 | _ | 6 | % | | | Conditions | | - 13 - 30 - 3.25 - 350 | - 13 - - 30 - - 3.25 3.4 - 350 515 | #### **NOTES:** # 1.6 Integrating Power Control Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub>=3.3 V Table 1-6. Integrating Power Control | Parameter | Conditions | Minimum | Typical | Maximum | Units | |------------------------|--------------------------------------------|---------|---------|---------|-------| | Resolution | | _ | 10 | _ | bits | | Count variation | Part to part | -35 | | +35 | % | | Stability <sup>2</sup> | For targets > 200 µA and register 0x0B=50h | -11 | _ | +11 | % | #### **NOTES** - 1. This will correspond to a total power (LED/MPD current?) variation: monotonicity will still be guaranteed by the architecture - 2. Variation of integration target over supply and temperature. At Tc= 120 °C accuracy is +/-14% <sup>1.</sup> At Tc= 120 °C control loop accuracy is +/-7% Rev V4 ### 1.7 LED Drivers Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub>=3.3 V #### Table 1-7. LED Drivers | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------------------|--------------------------------------------------------------|---------|---------|---------|-------| | Headroom required <sup>1</sup> | At 2A full scale | _ | _ | 0.3 | V | | Maximum allowable voltage headroom <sup>2</sup> | | _ | _ | 5.5 | V | | Rise/fall time <sup>3</sup> | 20-80% Into 1 $\Omega$ electrical output, no snubber network | _ | _ | 200 | ns | #### **NOTES:** - 1. Required headroom scales with output current, maximum output current requires maximum headroom (see Section 2.3). - To prevent damage at output pins do not exceed this voltage. Also verify power sequencing and power dissipation. - 3. Guaranteed by design #### Table 1-8. Output Current DACs | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-------------------------|---------------------------------------------|---------|---------|---------|-------| | Resolution | | _ | 10 | _ | bits | | Conversion rate | | _ | 12.5 | _ | Msps | | Full scale IOUTX | Referred to the current output | _ | 2 | _ | Α | | IOUTX absolute accuracy | Referred to the current output <sup>1</sup> | -8 | _ | 8 | % | #### **NOTES:** #### Table 1-9. Scale DACs | Parameter | Conditions | Minimum | Typical | Maximum | Units | |---------------------|------------------------------------------------------------|---------|---------|---------|-------| | Resolution | | _ | 6 | _ | bits | | Minimum scale value | Referred to the current output, equivalent to code 000000b | 180 | 200 | 220 | mA | | Maximum scale value | Referred to the current output, equivalent to code 111111b | 1.775 | 2 | 2.2 | Α | | Scale step | Referred to the current output | 25 | 28.6 | 31 | mA | <sup>1.</sup> For driver headroom > specified in Table 1-7. Measured at 1000 mA. At Tc= 120 °C accuracy is -8% to +10% ### 1.8 DC-DC Converters Reference Generators Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub>=3.3 V Table 1-10. DC-DC Converters Reference Generators | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-----------------------------------|----------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | Voltage compliance | | 0.5 | 1.2 | 1.3 V | V | | DAC resolution | | _ | 9 | _ | bits | | DAC DNL | | -1.3 | _ | 1.3 | LSB | | DAC full scale | (regref_setup[1]=0b) | _ | 100 | 110 | μA | | DAC full scale | (regref_setup[1]=1b) | _ | 200 | 220 | μA | | DC-DC Converter Headroom<br>Error | Configured as per Table 2-4 using a Texas Instruments TPS63020 DC-DC converter and decimation set to 64. | -20 | _ | +20 | mV | # 1.9 Internal Temperature Sensor Typical values: Tc=-40 $^{\circ}$ C to 100 $^{\circ}$ C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub> =3.3 V Table 1-11. Internal Temperature Sensor | Parameter | Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|------------|---------|------------|---------|-------| | Range | | _ | -40 to 125 | _ | °C | | Temperature step | | _ | 0.65 | _ | °C | | Absolute accuracy <sup>1</sup> | | -10 | _ | +10 | °C | #### NOTES: 1. After system calibration at room temperature (one point calibration). Rev V4 # 1.10 Light Sources Alarm Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub>=3.3 V Table 1-12. Light Sources Alarm | Parameter | Conditions | Minimum | Typical | Maximum | Units | |--------------------------------------------|------------|---------|---------|---------|-------| | Light sensor alarm thresholds <sup>1</sup> | | 50 | _ | 200 | mV | | Threshold accuracy | | _ | +/-15 | _ | mV | | Alarm response time | | _ | 5 | _ | μs | #### **NOTES:** ### 1.11 CMOS Pins Characteristics Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub> = +3.3 V Table 1-13. CMOS Pins Characteristics | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-----------------------------|--------------------------------|-----------------------|---------|-----------------------|-------| | V <sub>IH</sub> 1 | | 0.65 DV <sub>DD</sub> | _ | 3.63 | V | | V <sub>IL</sub> | | 0 | _ | 0.35 DV <sub>DD</sub> | V | | V <sub>OH</sub> | | DV <sub>DD</sub> -0.4 | _ | DV <sub>DD</sub> | V | | V <sub>0L</sub> | | 0 | _ | 0.4 | V | | Rise/fall time <sup>2</sup> | Maximum load of 5 pF. SPI mode | _ | 3 | _ | ns | #### NOTES: - 1. Digital pins are 3.3 V (+/-10%) tolerant - 2. In I<sup>2</sup>C mode, rise/fall time depends on load and pull up resistor. Threshold can be programmed through register alarm\_setup0/1 to 50 mV, 100 mV, 150 mV, 200 mV. # 1.12 Slave I<sup>2</sup>C Timing Specifications<sup>1,2</sup> Min and Max values: Tc= -40 °C to 85 °C, DV $_{DD}$ =1.8 V+/-5%, ALV $_{DD}$ =1.8 V+/-5%, DHV $_{DD}$ =3.3 V+/-5%, AHV $_{DD}$ =3.3 V+/-5% unless otherwise noted. **Typical values:** Tc=25 °C, DV $_{DD}$ , ALV $_{DD}$ =1.8 V, AHV $_{DD}$ =3.3 V Table 1-14. Slave I<sup>2</sup>C Timing Specifications<sup>1,2</sup> | Parameter | Symbol (refer to figure below) | Minimum | Typical | Maximum | Units | |--------------------------------------------------------------------------------------|--------------------------------|---------|---------|---------|-------| | Clock Frequency, SCL_M | fscl_master | _ | _ | 3.4 | MHz | | Clock Pulse Width Low | t <sub>LOW</sub> | 160 | _ | _ | ns | | Clock Pulse Width High | t <sub>HIGH</sub> | 60 | _ | _ | ns | | Clock Low to Data Out Valid | t <sub>AA</sub> | 0 | _ | 70 | ns | | Start Hold Time | <sup>t</sup> hdsta | 160 | _ | _ | ns | | Start Set-up Time | t <sub>SUSTA</sub> | 160 | _ | _ | ns | | Data In Hold Time | thddat | 0 | _ | _ | ns | | Data In Set-up Time | tsudat | 10 | _ | _ | ns | | Outputs (SDA_M, SCL_M, SDA_S and SCL_S) internal pull-up resistor value <sup>3</sup> | R <sub>PULL-UP</sub> | _ | 250 | _ | kΩ | | Stop Set-up Time | t <sub>susto</sub> | 160 | _ | _ | ns | | Data Out Hold Time | t <sub>DH</sub> | 5 | _ | _ | ns | #### NOTES: - 1. Guaranteed by design and characterization. - Specified at recommended operating conditions. - 3. $4.7 \text{ k}\Omega$ should be added externally. Figure 1-1. Slave I<sup>2</sup>C Timing # 1.13 High Speed Serial Interface Timing Specifications Min and Max values: Tc= -40 °C to 85 °C, DV<sub>DD</sub>=1.8 V+/-5%, ALV<sub>DD</sub>=1.8 V+/-5%, DHV<sub>DD</sub>=3.3 V+/-5%, AHV<sub>DD</sub> =3.3 V+/-5% unless otherwise noted. **Typical values:** Ta=25 °C, DV<sub>DD</sub>, ALV<sub>DD</sub>=1.8 V, AHV<sub>DD</sub>=3.3 V Table 1-15. High speed serial interface timing specifications | Parameter | Symbol (refer to figure below) | Minimum | Typical | Maximum | Units | |------------------------------------------------------|--------------------------------|---------|---------|---------|-------| | Clock Frequency | fclk=1/Tclk | _ | _ | 3.4 | MHz | | Data in to clk hold time | Tdh | 160 | _ | _ | ns | | Data in to clk set-up time | Tds | 60 | _ | _ | ns | | Enable to clk set up time | Tcs | 0 | _ | 70 | ns | | Enable to clk hold time | Tch | 160 | _ | _ | ns | | Read data output valid following rising edge of SCLK | Tdd | 160 | _ | _ | ns | | SCLK duty cycle | | 45 | _ | 55 | % | | NOTES: | | | | | ı | <sup>1.</sup> Maximum output capacitance of 30 pF. Figure 1-2. Serial Interface Sequential Write Rev V4 Figure 1-3. Serial Interface Random Write Figure 1-4. Serial Interface Sequential Read Figure 1-5. Serial Interface Random Read Rev V4 ### 1.14 M08888 Pinout The M08888 is packaged in a 4.5 x 4.5 mm 28-pin QFN package with 0.5 mm pin pitch. Figure 1-6. M08888 Pinout Rev V4 Table 1-16. Pin List and Descriptions | Pins | Name | Туре | Function | |------------|----------------------|-------------------------|----------------------------------------------------| | 1 | AHVDD | Supply | 3.3 V analog supply | | 2, 3, 4 | IOUT1 | Analog | Channel 1 output | | 5, 6, 7 | IOUT0 | Analog | Channel 0 output | | 8 | SerSEL | CMOS (w/ pulldown) | Serial interface select (L=I <sup>2</sup> C,H=SPI) | | 9, 10, 11 | APC_IN | Analog | Monitor PD inputs (assignable) | | 12 | VREF | Analog | Current reference generator | | 13 | ALVDD | Supply | 1.8 V analog supply | | 14 | DVDD | Supply | 1.8 V digital supply | | 15 | 12_ON | CMOS (w/ pulldown) | Turns on driver 2 | | 16 | 11_ON | CMOS (w/ pulldown) | Turns on driver 1 | | 17 | 10_ON | CMOS (w/ pulldown) | Turns on driver 0 | | 18 | CS/ADDR0 | Open Drain (w/ pull-up) | Serial enable/I <sup>2</sup> C address0 | | 19 | SO/ADDR1 | Open Drain (w/ pull-up) | Serial data out/l <sup>2</sup> C address1 | | 20 | SI/SDA_S | Open Drain (w/ pull-up) | Serial data in/l <sup>2</sup> C data slave | | 21 | SCLK/SCL_S | Open Drain (w/ pull-up) | Serial clock/l <sup>2</sup> C clock slave | | 22 | DHVDD | Supply | 3.3 V digital supply | | 23 | CLK_IN/ALARM/LP_MODE | CMOS (w/ pulldown) | CLK_IN pin or ALARM or LP_MODE pin | | 24 | DIS | CMOS | Disable Pin | | 25 | REGREF | Analog | DC-DC converter control voltage | | 26, 27, 28 | IOUT2 | Analog | Channel 2 output | | | GND | Supply | Ground | #### NOTES: PD means pulled down, PU means pulled up. $4.7 \mu F + 100 nF$ should be used on each of the M08888 supply. Rev V4 # 1.15 Package Information Figure 1-7. Package Information M/A-COM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice. Visit www.macom.com for additional data sheets and product information. Rev V4 # 2.0 Functional Description The M08888 is a highly integrated LED/laser driver for LCD/LCoS/DLP projection display applications. It provides control and monitoring of up to three LEDs/lasers, a temperature sensor and control of external DC-DC converters for optimal laser/led supply voltage. Each Laser/LED output consists of a 10 bit DAC which controls a high efficiency driver. If the desired maximum current is less than 2A the output resolution can by improved by a 6 bit independent scaling DAC. The output stages require only 300 mV of headroom between the M08888 output and the Laser/LED cathode when driving 2 amperes. The headroom requirement can be scaled proportionally lower for lower currents. The M08888 also incorporates safety and alarm features and a temperature monitor with 8 bit resolution. The M08888 internal registers are loaded from an external micro controller through a slave I<sup>2</sup>C interface or a 4-wire high speed interface. The host micro controller can monitor the temperature sensor and read back the analog to digital converter outputs and status registers using either serial interface. ## 2.1 Operating Modes The M08888 can operate in 3 different optical power control modes. The power control modes are open loop (OL) and 2 automatic power control (APC) modes: continuous power control (CPC) and integrating power control (IPC). Different output channels can have different operating modes. Some channels may be configured as Open Loop and some channels may be configured to use APC (either CPC or IPC). Open Loop mode is the simplest mode of operation and the Laser/LED current is set by writing the desired current to the output DAC. The 2 automatic power control modes (APC) use monitor photodiode feedback to accurately adjust the Laser/LED output power to make the current from a photodiode match a target current. With APC control temperature compensation of the Laser/LED is automatic and color balance is simplified. The user can select the polarity of the monitor photodetector if an APC mode is selected. By default the M08888 accepts a current source monitor photodetector (MPD) tied to the positive supply. It is possible to accept current sink MPD by selecting ipc setup[4]=1b. Configuration of the M08888 timer settings and pin 23 configuration will also affect optical power control. ### 2.1.1 Open Loop Output Control In open loop mode the current for each Laser/LED is stored in register (ioutx[9:0]). The M08888 will shift the contents of ioutx[9:0] and ioutx\_scale[5:0] registers to the output DAC when pin $Ix_ON$ goes high and the output will then sink the programmed current through the Laser/LED. Rev V4 By changing the scale setting ioutx\_scale the full 10 bits of settability can be retained even for low Laser/LED currents. The scale can be changed on a frame by frame basis but when ioutx\_scale is changed the rise time of the output stage will be significantly slower during the first \( \mathbb{Ix}\_ON \) period in which the change in the scale is made. The rise time will return to its normal value in subsequent \( \mathbb{Ix}\_ON \) periods if the scale is not changed. The M08888 includes timers that can be used to delay, pulse width modulate or clock the Open Loop output signal. See Section 2.4 for a description of how to use these features. When pin 23 operates in $\overline{LP\_MODE}$ (input\_ctrl[6:5]=10b) the scale value of each channel can be different for the different pin 23 states. These scales are set in ioutx\_scale[5:0] (pin 23=H) and ioutx\_scale\_LP[5:0] (pin 23=L). Table 2-1. Basic Register Configuration for Open Loop Control (when REGREF is not controlling a DC-DC Converter) | Name | Address | Recommend<br>Setting | Description | |-------------------------|-------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------| | out_ctrl <b>x</b> | 0x05[7],0x06[7],<br>0x07[7] | 1b | Set outputs to Open Loop Control if Regref is not used to control a DC-DC converter at this output. | | pd_fe | 0x0A[0] | 1b | Power down photodiode amplifier (if all channels are under open loop control) | | iout <b>x</b> _msb | 0x10[1:0], 0x14[1:0],<br>0x18[1:0] | xxb | Two most significant bits of output current setting | | iout <b>x</b> _lsb | 0x11, 0x15,0x19 | xxh | Eight least significant bits of output current setting | | iout <b>x</b> _scale | 0x12, 0x16, 0x1A | 11xxxxxb | Set the scaling of the output currents | | iout <b>x</b> _scale_lp | 0x13, 0x17, 0x1B | 11xxxxxb | Set the scaling of the output currents in Low Power mode | | apc0_ch apc1_ch apc2_ch | 0x34[1:0]<br>0x34[3:2]<br>0x34[5:4] | 11b | Disable APC input for selected channel | #### 2.1.2 Automatic Power Control Automatic power control (APC) can keep the laser/led power constant and the color balanced by comparing the monitor photodetector (RGB color sensor) currents to target values programmed into the 13-bit target DACs. At power-up the APC can be enabled/disabled independently for each channel by setting apc\_ctrl0[5:0]=11. For channels with disabled APC the laser/led currents are controlled through the serial interface using bits ioutx[9:0]. It is possible to freeze the APC loop for each channel by using apcx\_freeze[0]. In this case the M08888 will stop updating the *IOUTx* currents independently of the state of *Ix\_ON* pins. The photodiode (RGB sensor) target values are programmed via the serial interface in registers target2[12:0], target1[12:0] and target0[12:0] respectively for *IOUT2*, *IOUT1* and *IOUT0*. When the corresponding color is turned on as signaled by the transition of *I0\_ON*, *I1\_ON* or *I2\_ON* from low to high the LED/Laser drive currents are automatically adjusted up or down to always make the photodetector current (RGB sensor current) match the target current. If desired, these target currents can be adjusted on a frame by frame basis to optimize contrast and save battery power depending on the brightness required for a particular frame. Rev V4 The target values are stored in registers target2[12:0], target1[12:0] and target0[12:0] respectively for *IOUT2*, IOUT1 and IOUT0 before the corresponding color is turned on by the transition of *I2\_ON*, *I1\_ON* or *I0\_ON* from low to high. This allows for the control of the LED/laser power in real time on a frame by frame basis. When one of the *Ix\_ON* signals is enabled (low to high transition), the target DAC value for that input is activated and the incoming monitor photodetector current is selected by the analog multiplexer from *APC\_IN0*, *APC\_IN1* or *APC\_IN2*. The monitor photodetector input is assigned to an output using apc\_ctrl[5:0]. Each Laser/LED can have its own photodetector or all the Lasers/LEDs can share a single broadband photodetector. For example, if a single broadband photodetector is used and connected to APC\_IN0 all the apc\_ctrl0[5:0] should be set to 00b. It should be noted that the index in the APC registers does not refer to the input channel but to the Laser/LED output channel. If the monitor photodetector feedback for IOUT2 is tied to APC\_IN0 then apc\_ctrl[5:4]=00 and the settings for the monitor photodetector should be programmed in the APC registers with index 2. If more then one laser is turned on (2 or 3 of I0\_ON, I1\_ON or I2\_ON are high at the same time) the M08888 freezes the update of the APC loop for as long as more then one of the *Ix\_ON* signals are high. This prevents the APC loop from using incorrect photodetector information in case a single photodetector is used. In the case of multiple *Ix\_ON* simultaneously the optical power tracked and adjusted is that of the channel corresponding to the last/*x\_ON* transitioning high. It should be noted that 2 or more low to high transitions of any of the *I0\_ON*, *I1\_ON* or *I2\_ON* within 500 ns of each other would violate internal timing and will result in unpredictable operation. Care should be taken to prevent damage to the part when multiple lasers are enabled. The power dissipation of the M08888 should be kept below the level that, when multiplied by the thermal resistance of the package in the system and added to the maximum ambient temperature, does not exceed 125 °C. The maximum photodiode current supported by the M08888 is 3.25 mA. The full scale value of the target DAC is 3.25 mA with a resolution of 13 bits (390 nA step size). As an example, if the maximum current from the photodiode is 200 $\mu$ A then the possible target values are up to 512 decimal (200 $\mu$ A/390 nA). In this example the maximum target value for target**x**[12:0] would be 200h. Readback of the output current DAC of each channel is possible by strobing the DACs using strbalarm\_ctrl[1] and reading registers rb\_ioutx[9:0] When pin 23 is set to $\overline{LP\_MODE}$ (input\_ctrl[6:5]=10b) the target power value will be controlled by the state of pin 23. When pin 23 is high the Laser/LED current will be adjusted until the monitor photodiode current matches the target in register targetx[12:0] and when pin 23 is low the Laser/LED current will be adjusted until the monitor photodiode current matches the target in register targetx \_LP[12:0]. The M08888 is capable of accepting also current sink type monitor photodetector typical of LCOS panels. This can be done by setting register ipc\_setup[4]=1b. When sink MPD is selected the mirror ratio can be selected between 1:1 and 4:1 by setting bit ipc\_setup[5]. The MPD can have a maximum capacitance of up to 300 pF however in this case the M08888 will operate only with a single broadband photodetector. #### 2.1.2.1 Continuous Power Control In continuous power control (CPC) mode, the M08888 continuously compares the monitor photodetector current to a target value and makes monitor photodiode current match the target value by adjusting the current in the laser/LED. For example, if the monitor photodetector current is below the target then the Laser/LED current is increased. The sign of this operation can be inverted using input\_ctrl[4] (but it should not be changed unless it is certain that there is an inversion in the monitor photodiode signal). Rev V4 The CPC loop is designed to settle to the desired output power in less than 50 µs. To achieve optimal settling time, the CPC loop must be adjusted to the laser/monitor photodetector characteristics. This is done using the settings in apcx\_ctrl0, apcx\_ctrl1 and apcx\_ctrl2. To further reduce the settling time the user can program the initial current from which the CPC loop will start. This can be 0, the value programmed in ioutx[9:0] register or the value to which the CPC had converged during the previous frame. The selection of the initial current is done using register iturnonx[1:0] (apcx\_ctrl1[3:2]). Starting from the previously determined value will substantially accelerate settling time since it is likely that it will be starting at the proper level. It is possible to "freeze" the APC loop for each channel by using apcx\_ctrl0[0]. When apcx\_ctrl0[0]=1b the M08888 will stop updating the *IOUTx* currents irregardless of the state of *Ix\_ON* pins. It is possible also to delay operation the CPC loop immediately following the light source turn-on. This will allow the DC-DC converter to settle to the proper voltage before the APC starts adjusting the current. The CPC delay time can be programmed using register apcx ctrl0[2:1]. Table 2-2. Basic Register Configuration for CPC Control | Name | Address | Recommend<br>Setting | Description | |----------------------|-----------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | out_ctrl <b>x</b> | 0x05[7],0x06[7],<br>0x07[7] | 1b | Set output to Closed Loop Control | | loop select | 0x34[6] | 1b | Select CPC loop control | | apc0_ch | 0x34[1:0] | | Select which photodiode (RGB sensor) input will control which output. Setting depends on | | apc1_ch | 0x34[3:2] | xxb | hardware connection to photodiode(s) and which channels will use APC control. See Register description for details. | | apc2_ch | 0x34[5:4] | | Register description for details. | | target <b>x</b> _msb | 0x35, 0x37, 0x39 | 000x xxxxb | Set the target at desired level. The LED drive current will be adjusted up or down until the photodiode current is equal to the target current for the channels that are controlled by CPC. | | target <b>x</b> _lsb | 0x36, 0x38, 0x3A | xxh | | | apc0_ctrl2 | 0x47 | xxh | Set the length in clock counts of the initial, mid and min step intervals. Set the delay for the | | apc1_ctrl2 | 0x44 | | clock divider. The decimation factor and clock divider will also affect interval lengths. | | apc2_ctrl2 | 0x41 | | | | apc0_ctrl1 | 0x48 | xxh | Set the step size of the change in LED drive current for the initial and mid intervals. Set the | | apc1_ctrl1 | 0x45 | | initial LED current to be 0 mA, the ending value of the previous I_on period or the value set | | apc2_ctrl1 | 0x42 | | in ioutx register. Set the clock divider. | | apc0_ctrl0 | 0x49 | xxx00xx0b | Set the decimation factor (mid and min count changes will occur at rate divided by the | | apc1_ctrl0 | 0x46 | | decimation factor). Set the WAIT states (APC will not change LED current during WAIT | | apc2_ctrl0 | 0x43 | | states). | ### 2.1.2.2 Integral Power Control Integral power control (IPC) can be enabled by setting registers apc ctrl[6]=0b. The working principle of integral power control is to mimic the behavior of the human eye which integrates the optical power over the frame period. This is achieved in the M08888 by charging a capacitor with the monitor photodetector current. Rev V4 When *Ix\_ON* goes high the M08888 will drive the Laser/LED with a current defined by register ioutx[9:0]. The monitor photodiode current will charge an internal capacitor until its voltage matches an internal reference voltage (~0.8 V) at which time a counter is incremented and the capacitor is discharged. The monitor photodiode current continues to charge the capacitor and increment the counter until the count matches the target set by the user in registers targetx[9:0]. Once the counter reaches the value set by the user the M08888 stops driving the Laser/LED. By adjusting the count higher or lower the brightness of a frame can be adjusted. The target counter has 10bits and the M08888 can distinguish between 1024 different power levels. The target registers are the same of the CPC target registers but the resolution in IPC mode is limited to 10 bits instead of 13 bits. In order to maximize the dynamic range and be able to utilize the entire 10bits the user must select the proper mirroring ratios for the monitor photodetector current (ipdx\_sel[4:0]), the charging current (ichx\_sel[4:0]) and the value of the capacitance (capx\_sel[3:0]). The settings of these bits will depend on the frame (or subframe) duration and on the monitor photodetector current. If it is desired to typically have the LED on for 1/2 the frame time then the registers should be configured such that: $$1/2 \times FR/512 = 0.8 \times Cch / Ich$$ where FR is the frame or subframe rate, Cch is the charging capacitors selected through cap**x**\_sel[3:0], and Ich is the resulting charging current obtained by multiplying the monitor photodetector current by the ipd**x**\_sel[4:0] and by the ich**x**\_sel[4:0] mirroring ratios. The factor of 512 is length of the 10 bit range. Cch = 25 pF + N x 2.5 pF where N is the setting of cap $\mathbf{x}$ sel[3:0]. Ich = $(I_{MPD} / ipd\mathbf{x}_{sel}[4:0])$ x ich $\mathbf{x}_{sel}[4:0]$ where $I_{MPD}$ is the monitor photodiode current #### Example: Assume that the monitor photodiode current is 150 $\mu$ A when the LED is on at the desired amplitude, the $Ix\_ON$ time is 1 ms and it is desired that the LED be on approximately 50% of this time. The mirroring ratio should be set to the 200 $\mu$ A range ichx\_sel[4:0] = 00001b, choose a Cch = 25 pF with ichx\_sel[4:0] = 00000b (any other value is also OK but using the default value means this register never needs to be written), choose a mirroring ratio such that the Cch can be charged to 0.8 V several hundred times in 0.5 ms. (if it is desired that it be charged ~250 times in 0.5 ms then: ``` 0.5 ms/250 =0.8 V x 25 pF /((150 \muA / 200 \muA) x ichx_sel[4:0]) 0.002 ms = 26.67e-12 / ichx_sel[4:0] ichx_sel[4:0] = 2.667e-5 / 2 which is between 10 \muA and 20 \muA so set ichx_sel[4:0] =00001b ``` As in CPC mode, when pin23 operates in $\overline{LP\_MODE}$ (input\_ctrl[6:5]=10b) the target power value can be changed by toggling pin23. When pin 23 is high the Laser/LED current will be on until the monitor photodiode count matches the target in register targetx[9:0] and when pin 23 is low the Laser/LED current will be on until the monitor photodiode count matches the targetx LP[9:0]. The monitor photodiode input can be changed from sinking to sourcing at ipc\_setup[4] and an additional scaling factor of 4:1 is available at ipc\_setup[5]. Rev V4 Table 2-3. Basic Register Configuration for IPC Control | Name | Address | Recommend<br>Setting | Description | | | | |----------------------|-------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | ipc_setup[4] | 0x4Ah[4] | 0b or 1b | M08888 sinks MPD current (1b) or sources MPD current (0b) | | | | | out_ctrl <b>x</b> | 0x05[7],0x06[7],<br>0x07[7] | 1b | Set output to Closed Loop Control | | | | | loop select | 0x34[6] | 0b | Select IPC loop control | | | | | apc0_ch | 0x34[1:0] | | Select which photodiode (RGB sensor) input will control which output. Setting depends on | | | | | apc1_ch | 0x34[3:2] | xxb | hardware connection to photodiode(s) and which channels will use APC control. See | | | | | apc2_ch | 0x34[5:4] | | Register description for details. | | | | | target <b>x</b> _msb | 0x35, 0x37, 0x39 | 000xxxxxb | Set the target to the desired count. The LED drive current set in the ioutx register will be on | | | | | target <b>x</b> _lsb | 0x36, 0x38, 0x3A | xxh | until the current from the ichx current mirror charges the capacitor set at ipcx_ctrl2[3:0] to 0.8 V the number of times set in this target register (the capacitor at pcx_ctrl2[3:0] is discharged every time the 0.8 V comparator is tripped and recharging begins again until the target count is reached). | | | | | iout <b>x</b> _msb | 0x10[1:0],<br>0x14[1:0], 0x18[1:0] | xxb | Two most significant bits of output current setting | | | | | iout <b>x</b> _lsb | 0x11, 0x15,0x19 | xxh | Eight least significant bits of output current setting | | | | | iout <b>x</b> _scale | 0x12, 0x16, 0x1A | 11xxxxxb | Set the scaling of the output currents | | | | | ipd <b>x</b> _sel | 0x4C[4:0]<br>0x4F[4:0]<br>0x52[4:0] | x xxxxb | Select a setting that is greater than the peak current expected from the monitor photodiode. Choosing a lower amplitude setting will give more resolution/accuracy in setting the IPC target. | | | | | ich <b>x</b> _sel | 0x4D[4:0]<br>0x50[4:0]<br>0x53[4:0] | x xxxxb | Select a current range that can charge the IPC capacitor several hundred (but <511) times during the <i>Ix_ON</i> time. | | | | # 2.2 Outputs #### 2.2.1 LASER/LED Current DACs The M08888 includes three monotonic DACs which generate the currents for the three LED output drivers. The three DACs have a maximum range from 0 to 2A, a resolution of 10 bits and a maximum update rate of 12.5 MSPS. The output rise time will be limited by the M08888 output current driver unless a single DC-DC converter is used for more than one Laser/LED, in which case the DC-DC converter settling time and overall supply loop behavior may determine the output rise time. The full scale of each output DAC can be programmed through the ioutx\_scale[5:0] bits independently for each channel. The scale DAC changes the full scale of each output current DAC from a minimum of 200 mA to a maximum of 2A in steps of 28.57 mA. At power-up the scale DACs are set at maximum scale (2A). Rev V4 ### 2.2.2 Output Current Drivers The integrated output current drivers deliver the DAC currents to the Lasers/LEDs. Each Laser/LED driver output (*IOUTx*) is controlled by the corresponding ON signal (*Ix\_ON*) and the PWM and MPG setting as described later. Rise/fall time of the driver is typically 200 ns into a resistive electrical load connected to a stable supply voltage. If a DC-DC converter is employed the response time of the current output may also depend on the response time of the DC-DC converter and the series resistance of the light sources. The rise and fall time is specified for any transition of the ioutx[9:0] registers for a constant ioutx\_scale[5:0] code. The drivers require a worst case headroom of 300 mV. The headroom is proportionally lower at lower drive currents. The M08888 typical driver headroom follows the following equation: VLDD = 150 m $\Omega$ x IOUT The voltage at the laser driver output should never exceed 5.5 V. An external resistor should be used between the laser/LED cathode and ground to provide a small leakage current into the light source allowing the voltage at the *IOUTx* to be reduced from the anode voltage by the laser/LED voltage drop. The value of the resistor should be chosen such that the current flowing is enough to create a voltage drop on the laser while keeping the laser current far below threshold or, in the case of LEDs, low enough so as to not cause light pollution in the system. #### 2.2.3 Recommended Snubbing Network at *IOUTx* Pins A snubbing network of 1 $\mu$ F in series with 1.5 $\Omega$ should be placed in parallel with the LED/Laser at each *IOUTx* pin. The inductance in series with the LED/Laser should be less than 500 nH. # 2.3 Controlling the Output Voltage to Optimize Power Consumption The system power dissipation will be dominated by the Laser/LED current and the bias voltage of the Laser/LED. For each ampere of Laser/LED current, each 100 mV of excess Laser/LED bias voltage results in 100 mW of wasted power. The M08888 minimizes the voltage drop on the output stage and optimizes overall power dissipation by adjusting the anode voltage of the light sources through the external DC-DC converter. Given the expected maximum current for a particular LED/laser on a channel, the user can program the headroom required for each channel based on the equations above (Section 2.2.2) to optimize system power. Whether or not the M08888 controls the DC-DC converter output voltage the required headroom of the M08888 outputs must be maintained when the corresponding $Ix_ON$ is high (see Section 2.2.2). #### 2.3.1 Control of External DC-DC Converters with the M08888 An external DC-DC converter is controlled by the M08888 by connecting pin *REGREF* to the DC-DC converter feedback pin. Typical register settings to allow control of an external DC-DC converter are shown below. Rev V4 Table 2-4. Basic Register Configuration for Controlling an External DC-DC Control | Name | Address | Recommended Setting | Description | |---------------|---------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | selfcal_hr | 0x00[4] | 1b | Power-up REGREF circuitry | | opmode_ctrl1 | 0x01[7] | 1b | Set DC-DC output to minimum when all Ix_ON are low | | out_ctrlx | 0x05, 0x06,<br>0x07 | 8Ch | Recommended Configuration | | regref_setup | 0x24 | 00h | Set REGREF operating mode | | regref2_ctrl1 | 0x27 | FFh | Set the headroom at <i>IOUT2</i> to 310 mV and the decimation factor to 2048. Lower headroom values can be used depending on the maximum <i>IOUT2</i> output current. See section 2.2.2 | | regref2_ctrl0 | 0x28 | 44h | Set the DAC update rate and the starting value at IOUT2. | | regref1_ctrl1 | 0x2B | FFh | Set the headroom at <i>IOUT1</i> to 310 mV and the decimation factor to 2048. Lower headroom values can be used depending on the maximum <i>IOUT1</i> output current. See section 2.2.2 | | regref1_ctrl0 | 0x2C | 44h | Set the DAC update rate and the starting value at IOUT1. | | regref0_ctrl1 | 0x2F | FFh | Set the headroom at <i>IOUT0</i> to 310 mV and the decimation factor to 2048. Lower headroom values can be used depending on the maximum <i>IOUT0</i> output current. See section 2.2.2 | | regref0_ctrl0 | 0x30 | 44h | Set the DAC update rate and the starting value at IOUT0. | The M08888 DC-DC converter control circuitry uses a 9 bit DAC to set a feedback factor for the external DC-DC converter and adjust the anode voltage of the Laser/LEDs. The DAC is controlled by a digital filter with programmable update rate and decimation factor. The digital filter is fed by a comparator which increments or decrements the counter code depending on whether the headroom of the driver is higher or lower than the programmed headroom. The sign of this operation can be inverted through input\_ctrl[3] (this bit should not be set unless it is known that the DC-DC converter feedback path is inverted from the usual polarity). The above operations are performed automatically by the M08888 and no interaction with the M08888 is required beyond initializing the register settings as described at the beginning of this section. Once the LED is turned off the value of the DAC inputs are stored by the M08888. The next time this LED is active, the loop will automatically start from the stored DAC value. The initial value of the DAC code can be selected through regrefx\_ctrl0[3:2] to be either the previously determined value, 0 or the value written in register regrefx\_dac. The DAC codes for each channel can be read back by using the strobe bit (strbalarm\_ctrl[1]) and registers rb\_regrefdacx[8:0]. The headroom, decimation filter and update rate can be programmed independently for each channel using regrefx ctrl1[7:3], regrefx ctrl1[2:0] and regrefx ctrl0[7:5] respectively. If more then one output is being turned on at the same time, the regref will control the DC-DC converter for the headroom of the last output turned on. If CPC is used, the user should program the headroom for the highest expected output current. If CPC control is used there may be interactions between the settling of the DC-DC converter and the digital control method. If the settling of the DC-DC converter is such that the initial headroom is less than what is required by the Laser/LED then this may cause the CPC loop to rail (adjust the Laser/LED current to 2A) and potentially damage Rev V4 the Laser/LED when the voltage rises to a high enough voltage to allow unrestricted forward current conduction. The interaction of the DC-DC converter digital control method with the CPC should therefore be carefully evaluated to avoid damage to the LEDs. One way to minimize interaction between the voltage supply and the CPC control is to let the voltage supply settle before enabling CPC control of the Laser/LED current. The update of the output current in CPC mode can also be delayed using register apcx\_ctrl0[2:1] to allow proper settling of the DC-DC converter before the operation of control loop starts. The initial update of the IDAC which controls the LED/Laser supply headroom can be delayed through registers regrefx ctrl0[1:0] to allow the DC-DC converter to settle. In the case of integrating power control mode the speed of the DC-DC converter settling is not important: the light source current will be equal to the programmed current if the headroom is higher or equal to the required and will be smaller if the headroom is less then the required headroom however this will not matter as long as the frame/ subframe time is long enough to guarantee that the integrated power over the time meets the target. The monotonic DAC used for controlling external DC-DC converters has a full scale current of 100 $\mu$ A and 9bits of resolution. The full scale can be increase by a factor of 2 to 200 $\mu$ A by setting regref\_setup[1]=1b. If the $Ix\_ON$ signals do not overlap and there is a significant amount of time (>10 µs) when $Ix\_ON$ =L (blanking period), opmode\_ctrl1[7] should be set to 1. In this case during the blanking period the DAC current is set to 0 and all the IOUTx signals are disconnected so that an external resistor divider network can be used to set the light sources anode voltage. The impedance level at REGREF pin, defined by R1//R2//input impedance of the DC-DC converter, should always be greater then 500 k $\Omega$ . ### 2.4 Timers The M08888 features internal timers which allow an extra layer of control of the current by means of pulse width modulation (PWM) and multi pulse generation (MPG). The clock source for the internal timer circuitry can be either the internal 25 MHz oscillator or an external clock fed through *CLK\_IN* (pin 23). With reference to the following diagram for channel 0 (*I0\_ON, IOUT0*), PWM controls the "On delay time" while MPG adjusts independently both the "Pulse on time" and "Pulse off time". 24 # MACOM ### High Performance RGB Driver for DLP/LCD/LCoS Projectors Rev V4 #### 2.4.1 Pulse Width Modulation (PWM) Activating pulse width modulation will allow the output current to be delayed with respect to the $Ix\_ON$ signal. This may be useful if a blanking period is needed to allow the LCD or DLP to settle or it may be useful to save power if a laser is used and the same optical output can be achieved with fewer coulombs if higher laser driver currents and shorter durations are used (the coulombs will be less with higher current and shorter duration if the laser threshold current is approximately the same with PWM activated at higher current as it is at lower current without PWM activated). PWM works in all optical power control modes: Open Loop, CPC and IPC. The PWM delay is implemented with a 10 bit counter that counts the clock cycles of an internal 25 MHz oscillator. At the rising edge of each $Ix\_ON$ the counter is decremented and the Laser/LED is turned on when the counter reaches 0. The laser is turned off as usual on the falling edge of the corresponding $Ix\_ON$ signal. The maximum delay achievable is ~41 µs (1023 times the 40 ns period of the internal oscillator). Additional delay can be achieved by using the M08888 programmable divider of the internal clock. The internal clock can be divided down by a factor of 1, 2, 4, 8, 16, 32, 64, and 128. This can be obtained by writing register clk\_div\_pwm[3:0]. The maximum delay is therefore equal to ~5.24msec. The values of the programmable counter are stored in register on\_countx[9:0]. The rising edge of the $lx_ON$ signal strobes the corresponding on\_countx[9:0] value into the M08888 in the same fashion as other output current settings such as registers targetx[12:0] and ioutx[9:0] registers. If the on\_count register value is changed during the on time for that color the effect of the register change will be available during the next $lx_ON$ cycle. If the on\_countx is programmed to 000h the PWM feature is disabled for IOUTx. The internal ring oscillator clock will vary by as much as +/-15% over process, temperature and supply. If this accuracy is not acceptable then pin 23 can be defined to be a clock input and a more accurate external clock signal can be used. The PWM block is designed to operate with a maximum frequency of 25 MHz. The PWM generator will work at the speed of the signal at *CLK\_IN* (pin 23) when the external clock is selected with register clk\_ctrl[2:1]. ### 2.4.2 Multi Pulse Generator (MPG) Figure 2-2. Multi Pulse Generator Timing A less than 100% duty cycle pulsed waveform can be programmed into the M08888 using the Multi-Pulse Generator (MPG). Rev V4 The multi-pulse generator (MPG) operates in a similar manner of the PWM generator. For each of the Lasers/LED outputs, two 10bit counters specify the number of 25 MHz internal clock cycles during which the output is on and off. As with the PWM timer, the MPG timer can be controlled by an external clock signal at *CLK\_IN* (pin 23). The duty cycle of the pulsed waveform is resolved in 25 MHz clock periods or 40 ns steps. If both counters are loaded with the maximum value (1023) the waveform driving the output will be a clock of period ~81 µs. The clock can be divided down to lower rates by programming register clk\_div\_mpg[3:0]. MPG works in all optical power control modes: Open Loop, CPC and IPC. However if IPC or CPC power control is employed, the minimum divider ratio at register clk\_div\_mpg[3:0] is 8. Care should be taken when MPG is used while controlling the DC-DC converter as the slow response time of the DC-DC converter to variation in the light source drop may create oscillation and instability. It is recommended that register opmode\_ctrl0[5]=1 if analog control mode is used to control the DC-DC converter. In this setting the DC-DC converter feedback will not be driven while the LED current is off (pulse off time). To prevent the DC-DC converter from drifting away from the optimal headroom operating point external resistive feedback R1/R2 should be added as shown in figure 1-2. The effective resistance of R1/R2 should be 500 k $\Omega$ . Because a 10 bit counter is used, the duty cycle resolution obtainable is 1/1023 or better then 0.1% assuming the highest count value is used for one of the counters. The duty cycle accuracy is inversely proportional to the maximum counter value. The control for the *IOUTx* output on pulse is programmed in register pulse\_onx[9:0]. The off pulse is programmed in pulse\_offx[9:0]. The rising edge of the $Ix\_ON$ signals strobe the corresponding pulse\_on/offx[9:0] values into the M08888 timing controller. If the pulse\_on/pulse\_off register values are changed during the on time for that output the MPG setting will not be changed until the next $Ix\_ON$ cycle. If either the pulse\_on or pulse\_off for a channel is programmed to 000h then the MPG function is disabled for that channel. ## 2.5 Temperature Sensor The M08888 features an internal temperature sensor which measures the internal junction temperature of the part. The information is converted by the ADC and can be read through the serial interface at temp[7:0] register. The ambient temperature of the system can be calculated from the part junction temperature, the part power dissipation and the package thermal resistance (temperature measurements can vary dramatically at different locations within a system and measurements are dependent on mechanical factors such as PCB area, material and number of layers, airflow, heatsinking, etc.) Absolute accuracy of the temperature sensor is $\pm$ 10 °C after calibration at room temperature. Its resolution is 8-bit or 0.65 °C over the range of -40 °C to 125 °C. ### 2.6 Safety Using this driver for LEDs or Lasers in the manner described in this data sheet does not ensure that the resulting optical emissions comply with established standards such as IEC825. Designers must take the necessary precautions to ensure that eye safety and other applicable standards are met. Note that determining and Rev V4 implementing the level of fault tolerance required by the applications that this part is going into is the responsibility of the projector designer and manufacturer since the application of this device cannot be controlled by MACOM. A register alarm is available: the safety monitor block compares the output current of each Laser/LED with 3 thresholds (one for each of the lasers/LEDs) and an alarm is issued if the current is higher then the programmed thresholds. The digital thresholds can be programmed in the following registers: alarm\_thx[7:0], these represent the MSB of the output current. The alarm can be routed to the *CLK\_IN* (pin 23) by setting input\_ctrl[6:5]=00b. This signal can be used externally to shut down power to the lasers/LEDs or it can be read back from register alarm\_ctrl[7:2] by the micro controller. It should be noticed that the alarm\_ctrl[7:2] register is not self clearing: once an alarm has occurred, it must be cleared by the user by writing 1 to clear\_alarm (strbalrm\_ctrl[0]). The M08888 can also be programmed (opmode\_ctrl1[3]) for automatic shutdown if the programmed threshold is exceeded. In this case the output current for that output is automatically forced to 0 by forcing 0 to the DAC inputs. This feature can be disabled via registers. When configured as *ALARM* pin 23 is an open collector and can operate in status mode and interrupt mode. This can be selected through opmode\_ctrl0[3]. In status mode the alarm is provided directly to the pin. It should be noticed that in status mode the alarm may be issued only for the duration of one clock cycle of the internal high speed clock. Because of the high speed of the digital engine (12.5 MHz clock) a load which acts as a low pass filter will prevent this signal from being recognized by external circuitry. Excess capacitance and high impedances may act as low pass filters. In interrupt mode the M08888 will issue a positive going pulse on the alarm pin every time the internal alarm changes state. The width of the generated pulse can be programmed at opmode\_ctrl0[2:0]. The output stage can also be disabled by the user via register, through bits opmode ctrl1[1]. ### 2.7 Alarm The M08888 is capable of detecting an open or a short at the driver outputs and it will issue an alarm if a voltage lower then the programmed threshold is detected at the *IOUTx* outputs while the Laser/LED is not driven. Similarly, while the Laser/LED is driven, an alarm is issued if the voltage at *IOUTx* decreases below a preprogrammed threshold. This would indicate an open LED as the driver will force the *IOUTx* voltage to 0 if no LED is connected. The LED alarms can be enabled and programmed independently for each channel using registers alarm\_setup0[7:0] and alarm\_setup1[3:0]. If pin23 is configured as $\overline{ALARM}$ the alarm is issued at that pin but the alarm can also be read back at alarm\_iout[2:0]. Alarm\_iout[2:0] is not self clearing. To prevent false alarms caused by slow DC-DC converter settling the alarm signal can be delayed using alarm\_set1[5:4]. ## 2.8 Programmable Serial Interface The M08888 will not begin operation until the internal registers of the M08888 are loaded and the start bit is set (0x61[0]=1b). It is not necessary to load values into a register if its default value is acceptable. The M08888 can be configured to use a 4 wire high speed serial interface or I<sup>2</sup>C. This can be achieved by connecting pin *SERSEL* high or low respectively. Rev V4 When the part is configured to use $I^2C$ , an external host $\mu$ Controller can access the register and read-back ADC from the slave $I^2C$ (SDA\_S/SCL\_S). The maximum SCL\_S supported is 400 kHz. The slave address of the part can be programmed using ADDR0/1 pin. The address of the M08888 will be set to 98h, 9Ah, 9Ch or 9Eh when writing from the M08888 and 99h, 9Bh, 9Dh or 9Fh when reading to the M08888 when ADDR0/1 pin configured respectively to 00b, 01b, 10b or 11b. 4.7 k $\Omega$ pull up resistors should be used. The 4 wire high speed interface ( $SCLC/SI/SO/\overline{CS}$ ) supports up to 40 MHz serial clock speeds. # 2.9 Power Sequencing To obtain reliable operation from the M08888 the power-up and power-down sequencing described in the diagrams below must be followed. Figure 2-3. Power-Up Figure 2-4. Power-Down Rev V4 # 2.10 Driving a String of LEDs from a High Voltage Supply An M08888 can be used to drive a string of LEDs as shown in Figure 2-5 below. The M08888 must be isolated from the high voltage by an NFET transistor. The NFET should have a breakdown voltage greater than the high voltage supply and should also have a very low on resistance at 2.5 V gate-source voltage. The Diodes Inc. DMN2075U is an example of a suitable 20 V NFET. Figure 2-5. Driving a String of LEDs from a High Voltage Supply # 2.11 Layout Considerations The center pad of the package is the electrical ground and the heat sinking path for the M08888. The center pad should be connected to an internal ground plane through an array of 9 or more vias. The accuracy of the internal DACs and the LED/laser drive amplitudes and timing depend on pin *VREF* being noise-free. The resistor at this pin should be close to the M08888 and the via to ground from the resistor should be nearby. # M08888-11 ### High Performance RGB Driver for DLP/LCD/LCoS Projectors Rev V4 The external DC-DC converter will amplify any noise on the *REGREF* pin. Care should be taken in routing this pin so it is not parallel to the laser/LED drive signals or clock signals. Decoupling capacitors should be on the same side of the PCB as the M08888 and close to the pin they are decoupling. Vias to ground and voltage supplies should not be shared by components or signals (crosstalk between signals will occur). Rev V4 # 3.0 Registers Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|--------------|----------|------| | | | | | | General REGIS | TERS | | ı | l. | | | | 00h | opmode_ctrl0 | parallel | pd_target<br>DAC | regref_<br>mpg | selfcal_hr | | alrm_c | ctrl<3:0> | | 01000000 | R/W | | | | 1. Enable parallel mode of operation 0: Normal mode of operation | Powers down target DAC: 1: powers down target DAC (Open loop control) 0: normal operation (APC Conrol) | 1: discon-<br>nect regref<br>control<br>during mpg<br>0. do not<br>disconnect<br>refreg<br>during mpg<br>event | 1: enable self-<br>cal of output<br>headroom for<br>all channels<br>(Recommended<br>for control of<br>external DC-DC<br>converter) 0: disable self<br>calibration | Controls the beauty of the controls the beauty of the control t | ode<br>mode with 1<br>mode with 2<br>mode with 4 | cycle pulse w<br>cycle pulse w<br>cycle pulse w | idth<br>idth | | | | 01h | opmode_ctrl1 | regref_<br>blank | regref_edge | seq | RSVD | alarm_dis | RSVD | disable | RSVD | 00000000 | R/W | | | | 1: When all Ix_ON low disconnects IOUTx and sends 0 code to IDAC (controlled by rising edge) 0: Normal operation (01h[6] setting controls regref) | Switch regref<br>output on:<br>1: /x_ON fall-<br>ing edge<br>0: /x_ON ris-<br>ing edge | Color<br>sequence<br>selector in<br>case of fall-<br>ing edge:<br>1: 2-1-0<br>0: 2-0-1 | RSVD | Disable output on alarm: 1: disable output current on alarm 0: do not disable | RSVD | Outputs disabled 1: IOUTx disabled 0: IOUTx enabled | RSVD | | | Rev V4 Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------|----------|------| | 02h | input_ctrl | timer_clk 1: Use CLK_IN as clock for the timers (MPG/PWM) 0: Normal operation (timers use internal oscillator) | pin23_c<br>Configuration<br>PIN23<br>11: RSVD<br>10: Pin 23 is L<br>01: Pin 23 is Q<br>00: Pin 23 is A | Lef[1:0] register for P_MODE tLK_IN LARM | RSVD<br>RSVD | regref_pol Flip regref counter polarity 1b: Flip polarity 0b: normal polarity | I2_ON_pol Polarity of I2_ON 1: Flipped 0: Normal | I1_ON_pol Polarity of I1_ON 1: Flipped 0: Normal | I0_ON_pol Polarity of I0_ON 1: Flipped 0: Normal | 0000000 | R/W | | 03h | clk_ctrl | clk_delay RSVD Input clock programmable delay: 0000 = nodelay 0001 = 500nsec 0010 = 1000nsec 1111 = 7500nsec | | | | | Input clos<br>00<br>01<br>10 | div[1:0] ck divider: : 1 : 2 : 4 : 3 | duty_en 1: enable duty cycle control 0: disable duty cycle control | 0000000 | R/W | | 04h | RSVD | | | | RS' | | | | | 0000000 | R/W | | 05h | out_ctrl2 | feedON-Off_iout2 1: Closed loop IOUT2 output current control 0: open loop output current control (Set to 1b in all cases if DC-DC converter is controlled by Regref for this output) | 01: 5 | level of the 2 loop:<br>8 V<br>00 mV<br>00 mV<br>00 mV | RS | | BiasOnOf_i out2 Increases Regref2 bias current to inprove performance at low currents 1: Enabled 0: Disabled | Power down | always on f Ix_ON signal wer down eep when | 10001100 | R/W | Rev V4 #### Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------|----|--------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------|------| | 06h | out_ctrl1 | feedON-<br>Off_iout1 | feedBias_i | out1[1:0] | R | RSVD I | | pd_iout1[1:0] Power down control 11: Output stage always on regardless of <i>Ix_ON</i> signal 10: Fast power down 01: Deep sleep when <i>Ix_ON</i> =L 00: Deep sleep when <i>Ix_ON</i> =L | | 10001100 | R/W | | | | 1: Closed loop IOUT1 output current control 0: open loop output current control (Set to 1b in all cases if DC-DC converter is controlled by Regref for this output) | | loop:<br>8 V<br>00 mV<br>00 mV | R | | | | | | | | 07h | out_ctrl0 | feedON-<br>Off_iout0 | feedBias_i | out0[1:0] | R | SVD | BiasOnOf_i<br>out0 | pd_i | out0[1:0] | 10001100 | R/W | | | 1: Closed loop IOUTO output current control 0: open loop output current control (Set to 1b in all cases if DC-DC converter is controlled by Regref for this output) | | Regref0<br>11: 1.<br>10: 60<br>01: 50 | Set the bias level of the Regref0 loop: 11: 1.8 V 10: 600 mV 01: 500 mV 00: 400 mV | | | Increases Regref0 bias cur- rent to inprove perfor- mance at low cur- rents 1: Enabled 0: Disabled | | tage always on f Ix_ON signal ver down sep when | | | | 08h | tempsens_ctrl | temptest_<br>sel | pd_temp | temp_cal[3:0] Temperature sensor offset calibration | | | | temp_ | _gain[1:0] | 01100000 | R/W | | | | | 1: Powers<br>down temp<br>sensor | | | | | Calibrate temp sensor gain | | | | | | | | 0: Temp sen-<br>sor enabled | | | | | | | | | Rev V4 #### Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|----------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------|------------------------|------| | 09h | tia_ctrl apc_fe_ctrl | cpd_comp Cpd compensation 1: 16 pF 0: 9 pF RSVD RSVD | cf_ctrl Controls value of TIA Cf 1: 700fF 0: 500fF Cpd_cor Photodiode cc for APC | Controls va compens. 11: 10: 01 00 np[1:0] ompensation | z_ctrl lue of CZ: APC ation control: 14 pF 10 pF : 8 pF : 4 pF | Controls value of Rz: APC compensation control: 1x: 2.5kOhms 01: 3.75kOhms 00: 5kOhms 00: 5kOhms RSVD RSVD | | | f_ctrl alue of Rf: TIA control: 0kOhms 1: 40kOhms 0kOhms pd_fe APC photodiode amplifier | 00100110<br>tia_ctrl_d | R/W | | 0Bh | bandgap | | ha | power down 1: power down (no photodiode feedback or color sensor) 0: normal operation (APC Control) | | | | 00000000 | R/W | | | | SSII | Sullegap | bg_set set to 0101b RSVD | | | | | | 333333 | | | | | 0Ch | alarm_setup0 | led_alrm_rc1 LED alarm time constant 1: 5usec 0: 2usec | led_alarm the channel | reshold for | en_ledalarm1 Power down LED alarm for channel 1 1: power down 0: enable | led_alrm_rc0 LED alarm time constant 1: 5usec 0: 2usec | led_alarm t<br>chan<br>00: 200 mV<br>01: 150 mV<br>10: 100 mV<br>11: 50 mV | hreshold for | en_ledalarm0 Power down LED alarm for channel 0 1: power down 0: enable | 00010001 | R/W | Rev V4 #### Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|----------------|---------------------------------------------|--------------------------------------------------------------------|------------------|----------------------------|----------------------------------------------------|--------|-----------------------|------------------------------------------------------------------------|----------|------| | 0Dh | alarm_setup1 | RS | RSVD turnon_alarm_delay led_alrm_rc2 led_alarm_thres2 en_ledalarm2 | | | | | 00110001 | R/W | | | | | | R | GVD | | | LED alarm<br>time constant<br>1: 5usec<br>0: 2usec | | hreshold for<br>nel 2 | Power down<br>LED alarm for<br>channel 2<br>1: power down<br>0: enable | | | | 10h | iout2_msb | | | <br>R: | SVD | | | iou | ut2[9:8] | 00000000 | R/W | | | | | | R | SVD | | | IOU | T2 MSBs | | | | 11h | iout2_lsb | iout2[7:0] | | | | | | | | | R/W | | | | IOUT2 LSBs | | | | | | | | | | | 12h | iout2_scale | | SVD | iout2_scale[5:0] | | | | | | | R/W | | | | RS | SVD | | | | | | | | | | | | 63d = 2A<br><br>28d = 1A<br><br>1d = 228.27 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0d = 2 | 200 mA | | | | | | 13h | iout2_scale_LP | RS | SVD | iout2_scale[5:0] | | | | | | | R/W | | | | RS | SVD | | Adjusts IO | UT2 full scale wi | | E pin is low | | | | | | | | | | 1d = 228.27<br>0d = 200 mA | | | | | | | | 14h | iout1_msb | RSVD iout1[9:8] | | | | | | | 00000000 | R/W | | | | | | | R | SVD | | | IOU | T1 MSBs | | | | 15h | iout1_lsb | | | | iout1 | [7:0] | | | | 00000000 | R/W | | | | IOUT1 LSBs | | | | | | | | | | Rev V4 Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | | |------|--------------------------|--------------------------------------------|--------|-----------------|----------------------------------------------------------------------------------------------------------------------|-----------------|----------|--------------|----|----------|----------|--| | 16h | iout1_scale | R | SVD | | iout1_scale[5:0] | | | | | | R/W | | | | | R | SVD | | | | | | | | | | | | | | | | | | | | | | | | | 17h | iout1_scale_LP | R | SVD | | | iout1_sc | ale[5:0] | | | 00111111 | R/W | | | | | R | SVD | | Adjusts <i>IO</i> | | = 2A | E pin is low | | | | | | 18h | iout0_msb | | | RSVD iout0[9:8] | | | | | | 00000000 | R/W | | | | | RSVD //OUT0 MSBs | | | | | | | | | | | | 19h | iout0_lsb | | | | iout0[7:0] | | | | | | | | | | | IOUT0 LSBs | | | | | | | | | <u> </u> | | | 1Ah | iout0_scale | | SVD | | | iout0_sc | ale[5:0] | | | 00111111 | R/W | | | | | R | SVD | | | | = 2A | | | | | | | 4DI: | '- (0l- LB | | 10) /D | | | :- 10 | -1-15 01 | | | 00111111 | R/W | | | 1Bh | iout0_scale_LP | out0_scale_LP RSVD RSVD | | | iout0_scale[5:0] Adjusts IOUT0 full scale when \( \overline{LP_MODE} \) pin is low 63d = 2A 1d = 228.27 0d = 200 mA | | | | | | | | | 1Ch | alarm_th2 alarm_th2[7:0] | | | | | | | | | | | | | | | Alarm threshold for IOUT2 (output DAC MSB) | | | | | | | | | | | | 1Dh | alarm_th1 | | | | alarm_th1[7:0] | | | | | | R/W | | | | | | | Alarm | | | | | | | | | | 1Eh | alarm_th0 | | | | alarm_th0[7:0] | | | | | | R/W | | | | | | | Alarm | threshold for IOU | JT0 (output DAC | MSB) | | | | | | Rev V4 | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|-----------------|---------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------|------| | 1Fh | RSVD | | | | RS | VD | | | | 00000000 | R/W | | | | | | | RS' | VD | | | | | | | 20h | RSVD | | | | RS' | VD | | | | 00000000 | R/W | | | | | | | RS' | VD | | | | | | | 21h | RSVD | | | | RS | VD | | | | 00000000 | R/W | | | | | | | RS' | VD | | | | | | | 22h | RSVD | | | | RS' | VD | | | | 00000000 | R/W | | | | | | | RS' | VD | | | | | | | 23h | RSVD | | | | RS' | VD | | | | 00000000 | R/W | | | | | | | RS' | VD | | | | | | | | | | DC-DC converter Control REGISTERS | | | | | | | | | | 24h | regref_setup | extr_ctrl | regref_<br>res2 | regref_<br>res1 | regref_mode | pd_dac | pd_digapc | idac_cur-<br>rent | dig_RC | 00011100 | R/W | | | | 1: Use external resistor for DC-DC converter control 0: Normal operation | 1: Cut resistor in half 0: Normal resistor | 1: Add<br>87 kΩ<br>resistor in<br>series to<br>13.7kOhms<br>resistor<br>0: Normal<br>resistor | DC-DC converter control mode 1: Analog control 0: Digital control | Must be set to 0b if an external DC-DC is being controlled: 1: DAC powered down 0: Normal operation | Must be set to 0b if external DC-DC is being controlled: 1: Comparator and headroom reference powered down 0: Normal operation | 1: Double full scale IDAC current to 200 µA 0: Normal operation (100 µA) | 1: Add 1usec<br>RC filter to<br>IOUT voltage<br>when in digi-<br>tal control<br>mode<br>0: Normal<br>operation | | | | 25h | regref2_dac_MSB | | | | RSVD<br>RSVD | | | | regref2_dac[8] REGREF DAC output for IOUT2, | 00000000 | R/W | | 26h | regref2_dac | | | | regref2_<br>REGREF DAC o | | 2 | | MSB | 00000000 | R/W | Rev V4 | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------------------------|-------------------------------------------|----------|------| | 27h | regref2_ctrl1 | | headroom2[4 | l:0] (100 mV/A | Amp, 70 mV min) | | | regref2_dec[ | 2:0] | 00000000 | R/W | | | | 00000: 0 mV ital 00001:10 mV 000 00001:10 mV 000 00001:20 mV 000 00001:30 mV 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 001 | | | | nation factor f<br>ital loop:<br>000: 1<br>001: 2<br>010: 4<br>011: 32<br>100: 64<br>101: 25<br>110: 51: | 6<br>2 | | | | | | 28h | regref2_ctrl0 | ι | update_rate2[2:0 | )] | RSVD | rregrefDAC | 2_init[1:0] | regref | _wait2[1:0] | 00000000 | R/W | | | | 000: No upda<br>001: 8<br>010: 512 (rec<br>011: 1024<br>100: 2048<br>101: 4096<br>110: 8192 | ates | | RSVD | for IO | UT2<br>nmended<br>alue<br>ained in | before end<br>(IDAC curre<br>tial value | ЭС | | | | 29h | regref1_dac_MSB | | | | RSVD | | | | regref1_dac[8] | 00000000 | R/W | | | | | | | RSVD | | | | REGREF<br>DAC output<br>for IOUT1,<br>MSB | | | | 2Ah | regref1_dac | | | | regref1 | _dac[7:0] | | | | 00000000 | R/W | | | | | | | REGREF DAC | output for IOUT1 | | _ | | | | | 2Bh | regref1_ctrl1 | | | headroom1[4 | :0] | | | regref1_dec[ | 2:0] | 00000000 | R/W | | | | Controls headroom (<br>00000: 0 m'<br>00001:10 m<br>00010:20 m<br>00011:30 m'<br><br>11111:310 mV (recor | | | V<br>V<br>V | Select decimation it | | | | | | Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------|------| | 2Ch | regref1_ctrl0 | DAC update 000: No update 001: 8 010: 512 011: 1024 100: 2048 101: 4096 110: 8192 | pdate_rate1[2:0<br>rate (12.5 MHz of<br>tes | clock cycles) | RSVD<br>RSVD | rregrefDAC Initial value of for IO: 00: 0 01: previous value conta regref1_dac[8: | DAC output<br>UT1 | Wait state<br>before ena<br>(IDAC curre<br>tial value | eC | 0000000 | R/W | | 2Dh | regref0_dac_MSB | | | | RSVD<br>RSVD | | | | regref0_dac[8] REGREF DAC output for IOUT0, MSB | 00000000 | R/W | | 2Eh | regref0_dac | | | | regref0_dac[7:0] REGREF DAC output for IOUT0 | | | | | 00000000 | R/W | | 2Fh | regref0_ctrl1 | | | headroom0[4:<br>ls headroom f<br>00000: 0 m\<br>00001:10 m\<br>00010:20 m\<br>00011:30 m\<br>11111:310 m | or IOUTO / / V | | Select decin | regref0_dec[:<br>nation factor for<br>ital loop:<br>000: 1<br>001: 2<br>010: 4<br>011: 32<br>100: 64<br>101: 25:<br>110: 51: | or REGREF dig- | 00000000 | R/W | | 30h | regref0_ctrl0 | update_rate0[2:0] DAC update rate (12.5 MHz clock cycles 000: No updates 001: 8 010: 512 (recommended) 011: 1024 100: 2048 101: 4096 110: 8192 111: 16374 (equiv. to 1.31 ms) | | | RSVD<br>RSVD | rregrefDAC0_init[1:0] Initial value of DAC output for channel 0 01b recommended 00: 0 01: previous value 10: value contained in regref0_dac[8:0] 11: 0 | | regref_wait0[1:0] Wait states after I_ON before enabling counting (IDAC current is fixed to initial value - this is not impacted by PWM or MPG) 00: no wait 01: ~20usec 10: ~100usec 11: ~20ousec | | 0000000 | R/W | Rev V4 #### Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | | | |------|---------------|----|------------------------------------------------------------|----|----|----|----|----|----|---------|------|--|--| | 31h | alarm_idac2 | | alarm_th2[7:0] Alarm threshold for IOUT2 (output DAC MSB) | | | | | | | | R/W | | | | | | | | | | | | | | | | | | | 32h | alarm_idac1 | | alarm_th1[7:0] | | | | | | | | | | | | | | | Alarm threshold for /OUT1 (output DAC MSB) | | | | | | | | | | | | 33h | alarm_idac0 | | alarm_th0[7:0] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### **APC REGISTERS** | 34h | apc_ctrl | apc_clk | loop_select | арс | c2_ch | apc1_ch | apc0_ch | 01111111 | R/W | | |------|----------------|-----------------------------------------------------------------------------|------------------------------------------|---------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------|-------|--| | | | CPC clock 1: Use external clock input (CLK_IN) 0: use internal oscillator | Selects APC<br>type:<br>1: CPC<br>0: IPC | Selects APC<br>00: APC_IN0<br>01: APC_IN1<br>10: APC_IN2<br>11: disable A | ) | Selects APC input for IOUT1 00: APC_IN0 01: APC_IN1 10: APC_IN2 11: disable APC | Selects APC input for IOUTO 00: APC_IN0 01: APC_IN1 10: APC_IN2 11: disable APC | | | | | 35h | target2_msb | Tiai OSCIIIatoi | RSVD | | | target2[12:8] | | 00000000 | R/W | | | 3311 | targetz_msb | | RSVD | | | MSB target DAC for gair | n of IOUT2 | - 00000000 | FK/VV | | | 36h | target2_lsb | | | | target | | | 00000000 | R/W | | | | | | | L | SB target DAC f | or gain of IOUT2 | | | | | | 37h | target1_msb | | RSVD<br>RSVD | | | target1[12:8] | | 00000000 | R/W | | | | | | - | | | MSB target DAC for gair | n of IOUT1 | | | | | 38h | target1_lsb | | | | | target1[7:0] | | | | | | | | target1[7:0] LSB target DAC for gain of IOUT1 | | | | or gain of IOUT1 | | | | | | 39h | target0_msb | | RSVD | | | target0[12:8] | | 00000000 | R/W | | | | | | RSVD | | | MSB target DAC for gair | n of IOUT0 | | | | | 3Ah | target0_lsb | | | | target | 0[7:0] | | 00000000 | R/W | | | | | | | L | SB target DAC f | or gain of <i>IOUT0</i> | | | | | | 3Bh | target2_msb_LP | | RSVD | | | target2_LP[12:8 | | 00000000 | R/W | | | | | | RSVD | | MSB | target DAC for gain of IOUT2 | when LP_MODE=L | | | | | 3Ch | target2_lsb_LP | target2_LP[7:0] | | | | | | 00000000 | R/W | | | | | LSB target DAC for gain of IOUT2 when LP_MODE=L | | | | | | | | | | 3Dh | target1_msb_LP | | RSVD | | | target1_LP[12:8 | 3] | 00000000 | R/W | | | | | RSVD | | | MSB | target DAC for gain of IOUT1 | when LP_MODE=L | | | | | 3Eh | target1_lsb_LP | | | | target1_ | LP[7:0] | | 00000000 | R/W | | | | | | | LSB target | DAC for gain of | IOUT1 when LP_MODE=L | | | | | Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|----------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------|------| | 3Fh | target0_msb_LP | | RSVD | | | tai | rget0_LP[12:8 | ] | | 00000000 | R/W | | | | | RSVD | | MSB | target DAC for o | gain of IOUT0 | when LP_MC | DDE=L | | | | 40h | target0_lsb_LP | | | | target0_ | LP[7:0] | | | | 00000000 | R/W | | | | | | LSB target | DAC for gain of | IOUT0 when LP | _MODE=L | | | | | | | | | | | CPC REC | SISTERS | | | | | | | 41h | apc2_ctrl2 | Tck_i | nit2[1:0] | Tck_r | mid2[1:0] | Tck_mir | n2[1:0] | Tck_ | div2[1:0] | 00000000 | R/W | | | | Initial clock count for <i>IOUT2</i> 00: 0 01: 63 10: 127 11: 255 | | Mid clock count for IOUT2<br>00: 0<br>01: 31<br>10: 63<br>11: 127 | | Clock counts for IOUT2 at<br>min step<br>00: 0<br>01: 31<br>10: 63<br>11: 127 | | t Clock counts to enable clock divider for IOUT2 00: 0 01: 63 10: 127 11: 255 | | | | | 42h | apc2_ctrl1 | Step_ | init2[1:0] | Step_ | mid2[1:0] | iturn | iturnon2 ck_d | | div2[1:0] | 00000000 | R/W | | | | 0<br>0<br>10 | size in LSB of<br>NUT2<br>0: 1<br>1: 8<br>0: 16<br>1: 32 | Mid step size in LSB of IOUT2 00: 1/2 of Step_init 01: 1/4 of Step_init 10: reserved 11: reserved | | Initial value of <i>IOUT2</i> 00: 0 01: previous value 10: value contained in bit iout2[9:0] 11: 0 | | Olock divider for IOUT2 00: 1 01: 4 10: 8 11: 16 | | | | | 43h | apc2_ctrl0 | | Dec2[2:0] | l. | RSVD | line_mode2 | cpc_wa | ait2[1:0] | apc2_freeze | 00000000 | R/W | | | | Dec2[2:0] Digital filter decimation factor 000: 1 001: 2 010: 4 011: 8 100: 16 101: 32 110: 64 111: 128 | | r for IOUT2: RSVD | | Line mode for IOUT2 1: OUT2 on only during CLK_IN=H 0: Ignore CLK_IN | enabling AP | С | 1: freeze APC<br>for IOUT2<br>0: normal<br>operation | | | | 44h | apc1_ctrl2 | Tck_i | nit1[1:0] | Tck_r | mid1[1:0] | Tck_mir | 1[1:0] | Tck_ | div1[1:0] | 00000000 | R/W | | | | 0<br>01<br>10 | ount for <i>IOUT1</i><br>0: 0<br>1: 63<br>: 127<br>: 255 | 0<br>1 | ount for IOUT1<br>00: 0<br>1: 31<br>0: 63<br>1: 127 | Clock counts<br>min s<br>00:<br>01:<br>10:<br>11: 1 | step<br>0<br>31<br>63 | clock divid<br>(<br>0<br>10 | ints to enable<br>der for IOUT1<br>00: 0<br>1: 63<br>0: 127<br>1: 255 | | | Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|---------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------|----------|------| | 45h | apc1_ctrl1 | Step_ir | nit1[1:0] | Step_ | mid1[1:0] | iturno | on1 | ck_c | div1[1:0] | 00000000 | R/W | | | | Initial step size in LSB of IOUT1 00: 1 01: 8 10: 16 11: 32 | | IOUT1 IOUT1 00: 1 00: 1/2 of Step_ir 01: 8 01: 1/4 of Step_ir 10: 16 10: reserved 11: 32 11: reserved | | Initial value<br>00:<br>01: previor<br>10: value con<br>iout1[<br>11: | 0<br>us value<br>tained in bit<br>9:0] | ( | der for <i>IOUT1</i><br>10: 1<br>11: 4<br>10: 8<br>1: 16 | | | | 46h | apc1_ctrl0 | | | RSVD | | line_mode1 | cpc_wait1[1:0] | | apc1_freeze | 00000000 | R/W | | | | Digital filter d | Digital filter decimation factor for 000: 1 001: 2 010: 4 011: 8 100: 16 101: 32 110: 64 111: 128 | | RSVD | Line mode for IOUT1 1: OUT1 on only during CLK_IN=H 0: Ignore CLK_IN | enabling AP<br>fixed to in<br>00: no<br>01: ~2<br>10: ~10 | | | | | | 47h | apc0_ctrl2 | Tck_in | it0[1:0] | Tck_r | mid0[1:0] | Tck_min0[1:0] | | Tck_div0[1:0] | | 00000000 | R/W | | | | 00<br>01:<br>10: | Tck_init0[1:0] Initial clock count for IOUT0 00: 0 01: 63 10: 127 11: 255 | | ount for <i>IOUT0</i><br>00: 0<br>1: 31<br>0: 63<br>: 127 | Clock counts for <i>IOUT0</i> at min step 00: 0 01: 31 10: 63 11: 127 | | Clock counts to enable clock divider for IOUTO 00: 0 01: 63 10: 127 11: 255 | | | | | 48h | apc0_ctrl1 | Step_ir | nit0[1:0] | Step_ | mid0[1:0] | iturno | on0 | ck_c | div0[1:0] | 00000000 | R/W | | | | IOUTO II 00: 1 00: 1/2 01: 8 01: 1/4 10: 16 10: 1 | | size in LSB of<br>OUTO<br>of Step_init<br>of Step_init<br>eserved<br>eserved | Initial value of IOUT0 00: 0 01: previous value 10: value contained in bit iout0[9:0] 11: 0 | | Clock divider for <i>IOUT0</i> 00: 1 01: 4 10: 8 11: 16 | | | | | Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|---------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------|------| | 49h | apc0_ctrl0 | | Dec0[2:0] | | RSVD | line_mode0 | cpc_w | ait0[1:0] | apc0_freeze | 00000000 | R/W | | | | Digital filter o | decimation factor<br>000: 1<br>001: 2<br>010: 4<br>011: 8<br>100: 16<br>101: 32<br>110: 64<br>111: 128 | or for <i>IOUT0</i> : | RSVD | Line mode for IOUTO 1: OUTO on only during CLK_IN=H 0: Ignore CLK_IN | enabling AF<br>fixed to in<br>00: n<br>01: ~<br>10: ~ | Wait states before enabling APC (current is fixed to initial value) 00: no wait 01: ~20usec 10: ~100usec 11: ~200usec | | | | | | | | | | IPC REG | ISTERS | | | | | | | 4Ah | ipc_setup | pfet_test | RSVD | mirror ratio | source_sink | pd_pre-<br>charge2 | pd_pre-<br>charge1 | pd_pre-<br>charge0 | pre_chrg | 00000000 | | | | | 1: Enable<br>test mode for<br>pfet mirror<br>0: Normal<br>operation | RSVD | 1: 1:1 mirroring ratio 0: 4x mirroring ratio | 1: Current<br>sinking MPD<br>(pfet input<br>stage)<br>0: Normal<br>MPD | 1: power down pre-charge for APC_IN2 0: Normal operation | 1: power<br>down pre-<br>charge for<br>APC_IN1<br>0: Normal<br>operation | 1: power<br>down pre-<br>charge for<br>APC_IN0<br>0: Normal<br>operation | 1: always ON 0: Depends on channel being turned on | | | | 4Bh | ipc2_ctrl2 | RSVD | pd_comp | RSVD | pd_ihelp2 | | cap2_ | _sel[3:0] | ı | 0000001 | R/W | | | | RSVD | 1: Power<br>down com-<br>parator<br>0: Normal<br>operation | RSVD | Powers down<br>100 µA helper<br>current:<br>1: Power<br>down<br>0: Normal<br>operation | IPC2 | 0000 :=<br>0001 :=<br>0010 := | acitor value s<br>= 25.0 pF<br>= 27.5 pF<br>= 30.0 pF<br><br>= 62.5 pF | elector | | | | 4Ch | ipc2_ctrl1 | | RSVD | | | ĺ | ipd2_sel[4:0] | | | 00000000 | R/W | | | | | RSVD | | | | de monitor ph<br>00000 = 100<br>00001 = 200<br><br>11111 = 3.2 m | μA<br>μA | | | | Rev V4 | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|---------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------|----------|----------|------| | 4Dh | ipc2_ctrl0 | | RSVD<br>RSVD | | ich2_sel[4:0] Peak current into IPC2 charging capacitor 00000 = 10 μA 00001 = 20 μA 11111 = 320 μA pd_ihelp1 cap1_sel[3:0] | | | | | 00000000 | R/W | | 4Eh | ipc1_ctrl2 | RSVD<br>RSVD | 1: Power down comparator comparator bias current by 0: Normal operation 1: Normal operation 1: Normal operation 1: Normal operation 1: Power down PC1 charging capacitor value selector 0000 := 25.0 pF 0010 := 30.0 pF 1: Power down 1: PC1 charging capacitor value selector 0000 := 25.0 pF 0010 := 27.5 pF 0010 := 30.0 pF 1: Power down 1: PC1 charging capacitor value selector 0000 := 25.0 pF 0010 := 27.5 pF 0010 := 30.0 pF 1: Power down 1: PC1 charging capacitor value selector 0000 := 25.0 pF 0010 := 27.5 pF 0010 := 30.0 pF 1: Power down 1: PC1 charging capacitor value selector 0000 := 25.0 pF 0010 := 27.5 pF 0010 := 30.0 pF 1: Power down 1: PC1 charging capacitor value selector 0000 := 25.0 pF 0010 := 27.5 pF 0010 := 30.0 pF 1: Power down 1: PC1 charging capacitor value selector 0000 := 25.0 pF 0010 := 27.5 pF 0010 := 30.0 pF 1: Power down 1: PC1 charging capacitor value selector 0000 := 25.0 pF 0010 := 27.5 | | | | | elector | 00000001 | R/W | | | 4Fh | ipc1_ctrl1 | | RSVD<br>RSVD | | | ipd1_sel[4:0] Peak amplitude monitor photodetector 00000 = 100 µA 00001 = 200 µA 11111 = 3.2 mA | | | | 00000000 | R/W | | 50h | ipc1_ctrl0 | | RSVD<br>RSVD | | | ich1_sel[4:0] Peak current into IPC1 charging capacitor 00000 = 10 μA 00001 = 20 μA 11111 = 320 μA | | | | 00000000 | R/W | | 51h | ipc0_ctrl2 | RSVD | pd_comp 1: Power down comparator 0: Normal operation | hs_sel 1:Increase comparator bias current by 66% 0: Normal operation | pd_ihelp0 Powers down 100 µA helper current: 1: Power down 0: Normal operation | IPC0 | 0 charging cap<br>0000 :=<br>0001 :=<br>0010 := | sel[3:0]<br>acitor value s<br>: 25.0 pF<br>: 27.5 pF<br>: 30.0 pF<br><br>: 62.5 pF | elector | 00000001 | R/W | Table 3-1. M08888 Registers | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d0 | Default | Туре | | | |------|---------------|----|----------------------------------------|------------------------------------------------------------------------------------------|------------------------|--------------|----------------------------------------------------------------------|-----------|------------|----------|-----| | 52h | ipc0_ctrl1 | | RSVD | | | i | pd0_sel[4:0] | | | 00000000 | R/W | | | | | RSVD | | | | de monitor ph<br>00000 = 100 <br>00001 = 200 <br><br>11111 = 3.2 m | µA<br>µA | | | | | 53h | ipc0_ctrl0 | | RSVD | | | i | ch0_sel[4:0] | | | 00000000 | R/W | | | | | RSVD | | | | | | | | | | | | | | | TIMER REGIS | | | | | | | | 54h | clk_div | | clk_div_ | pwm[3:0] | | | 00000000 | R/W | | | | | | | | 000<br>000<br>001<br>001<br>010<br>010 | ock divider<br>0 = 1<br>1 = 2<br>0 = 4<br>1 = 8<br>0 = 16<br>1 = 32<br>0 = 64<br>1 = 128 | | | | | | | | | 55h | pwm_msb | RS | SVD | on_c | ount2[9:8] | on_coun | t1[9:8] | on_co | unt0[9:8] | 00000000 | R/W | | | | RS | SVD | PWM / | OUT2 (msb) | PWM IOU | T1 (msb) | PWM /C | OUT0 (msb) | ] | | | 56h | pwm2 | | | | on_cou | nt2[7:0] | | | | 00000000 | R/W | | | | | | | PWM on cou | nt for IOUT2 | | | | | | | 57h | pwm1 | | | | on_cou | nt1[7:0] | | | | 00000000 | R/W | | | | | | | PWM on cou | nt for IOUT1 | | | | | | | 58h | pwm0 | | on_count0[7:0] | | | | | | | 00000000 | R/W | | | | | | 1 | PWM on cou | | | | | | | | 59h | mpg_off_msb | | SVD | | e_off2[9:8] | pulse_of | | | _off0[9:8] | 00000000 | R/W | | | | RS | SVD | MPG off | IOUT2 (msb) | MPG off IO | JT1 (msb) | MPG off I | OUT0 (msb) | | | | 5Ah | mpg_off2 | | | | pulse_c<br>MPG pulse c | | | | | 00000000 | R/W | | 5Bh | mpg_off1 | | | | pulse_c | | | | | 00000000 | R/W | | | i 0 | | | | F 2 2_0 | | | | | 1 | 1 | Rev V4 | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|-------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|--------------------|---------------|----------------|--------------|-----------------------|----------|------| | 5Ch | mpg_off0 | | | | pulse_c | off0[7:0] | | | | 00000000 | R/W | | | - | | | | MPG pulse of | off for IOUT0 | | | | | | | 5Dh | mpg_on_msb | R | SVD | pulse | e_on2[9:8] | pulse_o | n1[9:8] | pulse | _on0[9:8] | 00000000 | R/W | | | - | RSVD MPG on IOUT2 (msb) MPG on IOUT1 (msb) MPG on IOUT0 (msb) | | | | | | | | | | | 5Eh | mpg_on2 | pulse_on2[7:0] | | | | | | | | 00000000 | R/W | | | | MPG pulse on for IOUT2 | | | | | | | | | | | 5Fh | mpg_on1 | pulse_on1[7:0] | | | | | | | | 00000000 | R/W | | | - | | | | MPG pulse of | on for IOUT1 | | | | | | | 60h | mpg_on0 | | pulse_on0[7:0] | | | | | | | | R/W | | | - | | MPG pulse on for IOUTO | | | | | | | | | | 61h | start_op | | RSVD start_op Th: Start_oper | | | | | | | 00h | R/W | | | | | RSVD 1b: Start operation 0b: Not operational Note: M08888 will not be operational until 1b is | | | | | | | | | | 62h | soft_reset | | | | Soft | reset | | | written | 00000000 | R | | | _ | | Wı | riting AA cause | es a 16 refclk cyc | | clear after re | set) | | | | | 63h | chip_id | | | dentification: | • | | | entification | | 00001100 | R | | | - | | 00 | 000 | | | 1 | 100 | | | | | 64h | temp | | | | temp | [7:0] | | | | 00000000 | R | | | - | | | | Temperatur | e readback | | | | | | | 65h | rb_iout2_msb | | | R | SVD | | | rb_i | out2[9:8] | 00000000 | R | | | - | | | R | SVD | | | Readback / | OUT2 DAC MSB | | | | 66h | rb_iout2_lsb | | | | rb_iou | t2[7:0] | | | | 00000000 | R | | | - | | | | Readback IOI | JT2 DAC LSB | | | | | | | 67h | rb_regrefdac2_MSB | | RSVD rb_regref-<br>dac2[8] | | | | | | | 00000000 | R | | | | | | | RSVD | | | | Readback of IOUT2 DAC | | | | 68h | rb_regrefdac2 | | | | rb_regref | dac2[7:0] | | | | 00000000 | R | | | | | | | Readback of | IOUT2 DAC. | | | | | | | 69h | rb_iout1_msb | | | R | SVD | | | rb_i | out1[9:8] | 00000000 | R | | | | RSVD Readback /OUT1 DAC MSB | | | | | | | | | | Rev V4 | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|-------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------|-----------------|-----------------|------------------|------------|--------------------------|----------|------| | 6Ah | rb_iout1_lsb | | | | rb_iout | 1[7:0] | | | | 00000000 | R | | | | | | | Readback IOU | IT1 DAC LSB | | | | | | | 6Bh | rb_regrefdac1_MSB | | | | RSVD | | | | rb_regref-<br>dac1[8] | 00000000 | R | | | | | | | RSVD | | | | Readback of<br>IOUT1 DAC | | | | 6Ch | rb_regrefdac1 | rb_regrefdac1[7:0] | | | | | | | | 00000000 | R | | | | Readback of IOUT1 DAC. | | | | | | | | | | | 6Dh | rb_iout0_msb | | RSVD | | | | | | | | R | | | | | RSVD Readback /OUT0 DAC MSB | | | | | | | | | | 6Eh | rb_iout0_lsb | rb_iout0[7:0] | | | | | | | | 00000000 | R | | | | | | | Readback IOU | ITO DAC LSB | | | | | | | 6Fh | rb_regrefdac0_MSB | | | | RSVD | | | | rb_regref-<br>dac0[8] | 00000000 | R | | | | | | | RSVD | | | | Readback of<br>IOUT0 DAC | | | | 70h | rb_regrefdac0 | | | | rb_regrefo | dac0[7:0] | | | | 00000000 | R | | | | | | | Readback of | IOUT0 DAC. | | | | | | | 71h | alarm_ctrl | alarm2 | alarm1 | alarm0 | alarm_IDAC2 | alarm_IDAC1 | alarm_l-<br>DAC0 | N/A | N/A | 00000000 | R | | | | CPC alarm for IOUT2 | Alarm for IOUT1 | Alarm for IOUT0 | Alarm for IDAC2 | Alarm for IDAC1 | Alarm for IDAC0 | N/A | N/A | | | | 72h | alarm_iout | IPC_over-<br>shoot | | F | RSVD | | alarm_iout<br>2 | alarm_iout | alarm_iout0 | 00000000 | R | | | | Alarm for high MPD current Alarm for open or open or short on 10UT2 10UT1 Alarm for open or open or or short on 10UT2 | | | | | | | | | | Rev V4 | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|---------------|------|----|----|----|----|----|----|----|----------|------| | 73h | RSVD | RSVD | | | | | | | | 00000000 | R/W | | | RSVD | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 74h | RSVD | | | | RS | /D | | | | 00000000 | R/W | | | | RSVD | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Rev V4 | Addr | Register name | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | Default | Туре | |------|----------------------------------------|-----------------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----------------------------------------------------------------|-------------------------|----------|------| | 75h | strbalrm_ctrl | RSVD | | reg_spl_dis | RSVD | | strb_iout | clear_alarm | 00000000 | R/W | | | | | | RSVD | | Disables register sampling: 1: Disable register sampling (cannot read/write to any register except 68h) 0: Normal operation (all registers are accessible) | RSV | TD . | 1: strobes<br>iout cur-<br>rent before<br>readback<br>0: Normal | 1: Clear alam 0: Normal | | | | 80h | alarm_iout_mask | alarm_iout_mask | | | | | | | | 11111111 | R/W | | | When 1 masks to 0 alarm bits in alarm_ | | | | | | | in alarm_iout | | | | Rev V4 #### M/A-COM Technology Solutions Inc. All rights reserved. Information in this document is provided in connection with M/A-COM Technology Solutions Inc ("MACOM") products. These materials are provided by MACOM as a service to its customers and may be used for informational purposes only. Except as provided in MACOM's Terms and Conditions of Sale for such products or in any separate agreement related to this document, MACOM assumes no liability whatsoever. MACOM assumes no responsibility for errors or omissions in these materials. MACOM may make changes to specifications and product descriptions at any time, without notice. MACOM makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF MACOM PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. MACOM FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. MACOM SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS. MACOM products are not intended for use in medical, lifesaving or life sustaining applications. MACOM customers using or selling MACOM products for use in such applications do so at their own risk and agree to fully indemnify MACOM for any damages resulting from such improper use or sale.