Data sheet acquired from Harris Semiconductor SCHS126D # CD54HC03, CD74HC03, CD54HCT03 # High-Speed CMOS Logic Quad 2-Input NAND Gate with Open Drain #### February 1998 - Revised September 2003 #### **Features** - · Buffered Inputs - Typical Propagation Delay: 8ns at V<sub>CC</sub> = 5V, C<sub>L</sub> = 15pF, T<sub>A</sub> = 25°C - Output Pull-up to 10V - Fanout (Over Temperature Range) - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ # Description The 'HC03 and 'HCT03 logic gates utilize silicon gate CMOS technology to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All devices have the ability to drive 10 LSTTL loads. The HCT logic family is functionally as well as pin compatible with the standard LS logic family. These open drain NAND gates can drive into resistive loads to output voltages as high as 10V. Minimum values of R<sub>L</sub> required versus load voltage are shown in Figure 2. # **Ordering Information** | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | |--------------|---------------------|--------------| | CD54HC03F3A | -55 to 125 | 14 Ld CERDIP | | CD54HCT03F3A | -55 to 125 | 14 Ld CERDIP | | CD74HC03E | -55 to 125 | 14 Ld PDIP | | CD74HC03M | -55 to 125 | 14 Ld SOIC | | CD74HC03MT | -55 to 125 | 14 Ld SOIC | | CD74HC03M96 | -55 to 125 | 14 Ld SOIC | | CD74HCT03E | -55 to 125 | 14 Ld PDIP | | CD74HCT03M | -55 to 125 | 14 Ld SOIC | | CD74HCT03MT | -55 to 125 | 14 Ld SOIC | | CD74HCT03M96 | -55 to 125 | 14 Ld SOIC | NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. The suffix T denotes a small-quantity reel of 250 # **Pinout** CD54HC03, CD54HCT03 (CERDIP) CD74HC03, CD74HCT03 (PDIP, SOIC) TOP VIEW # CD54HC03, CD74HC03, CD54HCT03, CD74HCT03 # Functional Diagram ## TRUTH TABLE | A | В | , | 1 | |---|---|------------|------------| | L | L | Z (Note 1) | H (Note 2) | | Н | L | Z (Note 1) | H (Note 2) | | L | Н | Z (Note 1) | H (Note 2) | | Н | Н | L | L | ## NOTES: - 1. Without pull-up (high impedance) - 2. Requires pull-up ( $R_L$ to $V_L$ ) # Logic Symbol # CD54HC03, CD74HC03, CD54HCT, CD74HCT03 # **Absolute Maximum Ratings** | DC Supply Voltage, V <sub>CC</sub> 0.5V to 7V | |---------------------------------------------------------------------------| | DC Input Diode Current, I <sub>IK</sub> | | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ ±20mA | | DC Output Diode Current, I <sub>OK</sub> | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ±20mA | | DC Output Source or Sink Current per Output Pin, IO | | For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ ±25mA | | DC Drain Current, per Output, IO | | For -0.5V < V <sub>O</sub> 25mA | | DC V <sub>CC</sub> or Ground Current, I <sub>CC or</sub> I <sub>GND</sub> | #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | $\theta_{JA}$ (°C/W) | |-------------------------------------------------------|--------------------------------------| | E (PDIP) Package | 80 | | M (SOIC) Package | | | Maximum Junction Temperature (Hermetic Package or Die | | | Maximum Junction Temperature (Plastic Package) | | | Maximum Storage Temperature Range65 | <sup>o</sup> C to 150 <sup>o</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | # **Operating Conditions** | Temperature Range (T <sub>A</sub> )55°C to 125°C Supply Voltage Range, V <sub>CC</sub> | |----------------------------------------------------------------------------------------| | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. The package thermal impedance is calculated in accordance with JESD 51-7. ## **DC Electrical Specifications** | | | | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C T | O 125 <sup>0</sup> C | | |-----------------------------|-----------------|---------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|----------------------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | v <sub>cc</sub> (v) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | Voltage | | | | 4.5 | i | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Voltage<br>CMOS Loads | | $V_{IL}$ | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output | | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | 4 | 4.5 | i | - | 0.26 | ı | 0.33 | - | 0.4 | V | | | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | Ц | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 2 | - | 20 | - | 40 | μА | | HCT TYPES | | | | | | | | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | # CD54HC03, CD74HC03, CD54HCT03, CD74HCT03 # DC Electrical Specifications (Continued) | | | | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |----------------------------------------------------------------------|------------------------------|---------------------------------------|---------------------|---------------------|-----|------|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Low Level Output<br>Voltage CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lı | V <sub>CC</sub><br>and<br>GND | - | 5.5 | - | | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 2 | - | 20 | - | 40 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 4) | V <sub>CC</sub><br>- 2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | #### NOTE: ## **HCT Input Loading Table** | INPUT | UNIT LOADS | |--------|------------| | nA, nB | 1 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g., $360\mu A$ max at $25^{\circ}C$ . ## **Switching Specifications** Input t<sub>r</sub>, t<sub>f</sub> = 6ns | | | TEST | v <sub>cc</sub> | | 25°C | | -40°C 1 | O 85°C | -55°C TO 125°C | | | |--------------------------------------------------|-------------------------------------|-----------------------|-----------------|-----|------|-----|---------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 100 | - | 125 | - | 150 | ns | | Input to Output (Figure 1) | | | 4.5 | - | - | 20 | - | 25 | - | 30 | ns | | | | | 6 | - | - | 17 | - | 21 | - | 26 | ns | | Propagation Delay, Data Input to<br>Output Y | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF | 5 | - | 8 | - | - | - | - | - | ns | | Transition Times (Figure 1) | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 75 | - | 95 | 18 | 110 | ns | | | | | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | | | | 6 | - | - | 13 | - | 16 | - | 19 | ns | | Input Capacitance | Cl | - | - | - | - | 10 | - | 10 | - | 10 | pF | | Power Dissipation Capacitance (Notes 5, 6) | C <sub>PD</sub> | - | 5 | - | 6.4 | - | - | - | - | - | pF | | HCT TYPES | | • | | | | | | | | • | | | Propagation Delay,<br>Input to Output (Figure 1) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 24 | - | 30 | - | 36 | ns | | Propagation Delay, Data Input to<br>Output Y | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF | 5 | - | 9 | - | - | - | - | - | ns | | Transition Times (Figure 1) | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | Input Capacitance | Cl | - | - | - | - | 10 | - | 10 | - | 10 | pF | <sup>4.</sup> For dual-supply systems theoretical worst case ( $V_I$ = 2.4V, $V_{CC}$ = 5.5V) specification is 1.8mA. ## CD54HC03, CD74HC03, CD54HCT03, CD74HCT03 #### Switching Specifications Input $t_r$ , $t_f = 6ns$ (Continued) | | | TEST | v <sub>cc</sub> | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |--------------------------------------------|-----------------|------------|-----------------|-----|------|-----|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Power Dissipation Capacitance (Notes 5, 6) | C <sub>PD</sub> | - | 5 | - | 9 | - | - | - | - | - | pF | #### NOTES: - 5. CPD is used to determine the dynamic power consumption, per gate. - 6. $P_D = C_{PD} \ V_{CC}^2 f_i + \Sigma \ (C_L \ V_{CC}^2 f_0) + \Sigma \ (V_L^2/R_L)$ (Duty Factor "Low") where $f_i$ = input frequency, $f_o$ = output frequency, $C_L$ = output load capacitance, $V_{CC}$ = supply voltage, Duty Factor "Low" = percent of time output is "low", $V_L$ = output voltage, $R_L$ = pull-up resistor. ## Test Circuits and Waveforms FIGURE 1. TRANSITION TIMES, PROPAGATION DELAY TIMES, AND TEST CIRCUIT FIGURE 3. HC AND HCU TRANSITION TIMES AND PROPAGA-TION DELAY TIMES, COMBINATION LOGIC FIGURE 2. MINIMUM RESISTIVE LOAD vs LOAD VOLTAGE FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC 11-May-2023 www.ti.com #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------|---------| | CD54HC03F | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC03F | Samples | | CD54HC03F3A | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC03F3A | Samples | | CD54HCT03F3A | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HCT03F3A | Samples | | CD74HC03E | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC03E | Samples | | CD74HC03M | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC03M | Samples | | CD74HC03M96 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC03M | Samples | | CD74HC03MT | ACTIVE | SOIC | D | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC03M | Samples | | CD74HCT03E | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT03E | Samples | | CD74HCT03M96 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HCT03M | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. # PACKAGE OPTION ADDENDUM www.ti.com 11-May-2023 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC03, CD54HCT03, CD74HC03, CD74HCT03: Catalog: CD74HC03, CD74HCT03 Military: CD54HC03, CD54HCT03 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Military - QML certified for Military and Defense Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Jul-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC03M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC03MT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT03M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT03M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT03M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.6 | 9.3 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 1-Jul-2023 #### \*All dimensions are nominal | 7 til dillicilololio die Hollina | | | | | | | | |----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | CD74HC03M96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | CD74HC03MT | SOIC | D | 14 | 250 | 210.0 | 185.0 | 35.0 | | CD74HCT03M96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | CD74HCT03M96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | CD74HCT03M96 | SOIC | D | 14 | 2500 | 366.0 | 364.0 | 50.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Jul-2023 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74HC03E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC03E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC03M | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | CD74HCT03E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT03E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated