# HI-DAC85V June 1989 12Bit, Low Cost, Monolithic Digital to Analog Converter # Features - DAC 85V Alternate Source - Monolithic Construction - Fast Settling - Guaranteed Monotonic - Wafer Laser Trimmed - Applications Resistors On-Chip - On-Board Reference - Dielectric Isolation (DI) Process - ±12V Supply Operation # **Applications** - High Speed A/D Converters - · Precision Instrumentation - CRT Display Generation #### Pinout HI1-DAC85V-4 (PLASTIC DIP) TOP VIEW (MSB) BIT 1 1 24 6.3V REF OUT 23 GAIN ADJUST BIT 2 2 BIT 3 3 22 + V<sub>S</sub> 21 COMMON 20 Σ JUNCTION 19 20V RANGE 18 10V RANGE 17 BIPOLAR OFFSET 16 REF INPUT 15 V<sub>OUT</sub> BIT 11 111 14 - Vs (LSB) BIT 12 12 13 N/C ### Description The HI-DAC85V is a monolithic direct replacement for the popular DAC85 and AD DAC85 as well as the HI-5685V. Single chip construction along with several design innovations make the HI-DAC85V the optimum choice for low cost, high reliability applications. Harris' unique Dielectric Isolation (DI) processing reduces internal parasitics resulting in fast switching times and minimum glitch. On board span resistors are provided for good tracking over temperature, and are laser trimmed to high accuracy. Internally the HI-DAC85V eliminates code dependent ground currents by routing current from the positive supply to the internal ground node, as determined by an auxiliary R-2R ladder. This results in a cancellation of code dependent ground currents allowing virtually zero variation in current through the package common, pin 21. The HI-DAC85V is available as a voltage output device which is guaranteed over the -25°C to +85°C temperature range. It includes a buried zener reference featuring low temperature coefficient as well as an on board operational amplifier. The HI-DAC85V requires only two power supplies and will operate in the range of $\pm$ (11.4V to 16.5V). # Functional Block Diagram CAUTION: These devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed. Copyright @ Harris Corporation 1989 Absolute Maximum Ratings (Note 1) # T-51-09-12 # Specifications HI-DAC85V | eference: Input (Pin 16)<br>Output Drain | ·····+vs Operating I | emperature R | re<br>lange<br>lage | 2 | 5°C to +8 | |------------------------------------------|---------------------------------------------|--------------|---------------------|-------------|--------------------------------------------------| | lectrical Specifications Ur | nless Otherwise Specified, TA = +25°C, VS d | :12V to ±15 | V (Note 5), Pin | 16 to Pin 2 | 4. | | | | HI-DAC85V-4 | | | T | | PARAMETER | CONDITIONS | MIN | ТҮР | MAX | דואט | | RESOLUTION | | - | - | 12 | Bits | | DIGITAL INPUT (Note 3) | | <del></del> | <u> </u> | L | ــــــــــــــــــــــــــــــــــــــ | | Logic Levels | TTL Compatible | T | T | T | <del> </del> | | Logic "1" | At +1 μA | +2 | - | +5,5 | Volt | | Logic "0" | At -100μA | О | _ | +0.8 | Volt | | ACCURACY (Note 3) | | | <u> </u> | L | <u> </u> | | Integral Linearity Error | At +25°C | - | - | ±1/2 | LSE | | | Full Temperature | _ | ±1/4 | ±1/2 | LSE | | Differential Linearity Error | Full Temperature | _ | ±1/4 | ±1/2 | LSE | | Monotonicity | Full Temperature | Guaranteed | | 1 | | | Gain Error (Notes 2, 4) | Full Temperature: Ceramic DIP | - | ±0.1 | ±0.15 | %FS | | | Plastic DIP | - | ±0.1 | ±0.2 | %FS | | Offset Error (Note 2) | Full Temperature | - | ±0.05 | ±0.1 | %FS | | DRIFT (Note 3) | | <del></del> | <u> </u> | L., | ٠ | | Gain | | _ | - | ±20 | PPMA | | Unipolar Offset | | ] _ | ±1 | ±3 | PPM/ | | Bipolar Offset | | _ | ±5 | ±10 | PPM | | CONVERSION SPEED | | L | T | 1 =10 | FPM/ | | Setting Time (Note 3) | to ±0.01% of FSR | 1 | 1 | <u> </u> | Γ. | | With 10K Feedback | Full Scale Transition all Bits | _ | . 3 | | , | | With 5K Feedback | ON to OFF or OFF to ON | _ | 1.5 | _ | μs | | For 1 LSB Change | | _ | 1.5 | _ | μs | | Slew Rate | | | ' | _ | μз | HI-DAC85V # Specifications HI-DAC85V T-51-09-12 Electrical Specifications (Continued) Unless Otherwise Specified, $T_A = +25^{\circ}C$ , $V_S \pm 12V$ to $\pm 15V$ (Note 5), Pin 16 to Pin 24. | | | , | H-DAC85V- | 4 | | |-------------------------------------|----------------------------------------|-------|------------|----------|--------| | PARAMETER | CONDITIONS | MEN | TYP | MAX | UNITS | | ANALOG OUTPUT | | | | | | | Output Ranges | | - | ±2.5 | - | V | | | | - | ±5 | - | V | | | | - | ±10 | - | V | | | | - | 0 to 5 | - | V | | | | - | 0 to 10 | - | V | | Output current | = | ±5 | - | - | mA . | | Output Resistance | | | 0.05 | <u> </u> | Ω | | Short Circuit Duration | To Common | | Continuous | | | | INTERNAL REFERENCE | | | | | | | Output Voltage | | 6.250 | +6.3 | 6.350 | V | | Output Impedence | | - | 1.5 | - | Ω | | External Current | | - | - | +2.5 | mA | | Tempco of Drift | | - | 5 | - | PPM/°C | | POWER SUPPLY SENSITIVITY (Note 3, 5 | ) | | | | | | +15V Supply | | - | 0.001 | 0.002 | %FSR | | -15V Supply | | - | 0.001 | 0.002 | %Vs | | POWER SUPPLY REQUIREMENTS (Note | 5) | - | | | | | Voltage Range | | | | | | | +Vg | Full Temperature | +11.4 | +15 | +16.5 | V | | -v <sub>S</sub> | Fuil Temperature | -11.4 | -15 | -16.5 | V | | Current | | | | | | | +Is | Full Temperature V <sub>S</sub> = ±15V | - | +12 | +15 | mA | | -I <sub>S</sub> | Full Temperature V <sub>S</sub> = ±15V | - | -15 | -20 | · mA | NOTES: 1. Absolute maximum ratings are limiting values applied individually, beyond which the serviceability of the circuit may be !mpaired. Functional operation under any of these conditions is not necessarily implied. - 2. Adjustable to zero using external potentiometers. - 3. See definitions. - 4. FSR is "full scale range" and is 20V for $\pm 10V$ range, 10V for $\pm 5V$ range, etc. - 5. The HI-DAC85V will operate with supply voltages as low as ±11.4V. It is recommended that output voltage range –10V to +10V not be used if the supply voltages are less than $\pm 12.5$ V. - 6. With Gain and Offset errors adjusted to zero at +25°C. HI-DAC85V ### Digital Inputs The HI-DAC85V accepts digital input codes in complementary binary, complementary offset binary, and complementary two's complement binary. | | ANALOG OUTPUT | | | | |------------------|------------------------------------------|----------------------------------------|--------------------------------------------|--| | DIGITAL<br>INPUT | COMPLE-<br>MENTARY<br>STRAIGHT<br>BINARY | COMPLE-<br>MENTARY<br>OFFSET<br>BINARY | COMPLE-<br>MENTARY<br>TWO'S<br>COMPLEMENT* | | | MSBLSB | +Full Scale | +Full Scale | 100 | | | 100000 | Mid Scale-1 LSB | -1 LSB | -LSB<br>+Full Scale | | | 111111 | Zero | -Full Scale | Zero | | | 011111 | +1/2 Full Scale | Zero | ~Full Scale | | \* Invert MSB with external inverter to obtain CTC Coding. #### Settling Time That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10V full scale step, to be measured from 50% of the input digital transition, and a window of $\pm 1/2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low. In a 12 bit system $\pm 1/2$ LSB = $\pm 0.012\%$ of FSR. ### Thermal Drift Thermal drift is based on measurements at +25°C, at high (TH) and low (TL) temperatures. Drift calculations are made for the high (TH-25°C) and low (+25°C-TL) ranges, and the larger of the two values is given as a specification representing worst case drift. Gain Drift, Offset Drift, Reference Drift and Total Bipolar Drift are calculated in parts per million per °C as follows: Gain Drift = $$\frac{\Delta \text{ FSR}/\Delta^{\circ}\text{C}}{\text{FSR}} \times 10^{6}$$ Offset Drift = $\frac{\Delta \text{ Offset}/\Delta^{\circ}\text{C}}{\text{FSR}} \times 10^{6}$ Reference Drift = $$\frac{\Delta V_{REF}/\Delta^{\circ}C}{V_{REF}}$$ x 106 Total Bipolar Drift = $$\frac{V_0/\Delta^{\circ}C}{FSR}$$ x 106 NOTE: FSR = Full Scale Output Voltage -Zero Scale Output Voltage $$\begin{split} &\Delta \text{ FSR = FSR (T_H) - FSR (+25^{\circ}\text{C})} \\ &\text{ or FSR (+25^{\circ}\text{C}) - FSR (T_L)} \\ &V_0 = \text{Steady-state response to any input code.} \end{split}$$ Total Bipolar Drift is the variation of output voltage with temperature, in the bipolar mode of operation. It represents the net effect of drift in Gain, Offset, Linearity and Reference Voltage. Total Bipolar Drift values are calculated, based on measurements as explained above. Gain and Offset need not be calibrated to zero at +25°C. The specified limits for TBD apply for any input code and for any power supply setting within the specified operating range. #### Accuracy LINEARITY ERROR (Short for "Integral Linearity Error." Also, sometimes called "Integral Nonlinearity" and "Nonlinearity".)- The maximum deviation of the actual transfer characteristic from an Ideal straight line. The Ideal line is positioned according to end-point linearity for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes 00...0 and 11...1). DIFFERENTIAL LINEARITY ERROR - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of ±1 LSB or less guarantees monotonicity. MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code. TOTAL ERROR - The net output error resulting from all Internal effects (primarily non-ideal Gain, Offset, Linearity and Reference Voltage). Supply voltages may be set to any values within the specified operating range. Gain and offset errors must be calibrated to zero at +25°C. Then the specified limits for Total Error apply for any input code and for any temperature within the specified operating range. ### **Power Supply Sensitivity** Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in -Vs, or +Vs supplies. It is specified under DC conditions and expressed as full scale range percent of change divided by power supply percent change. P.S.S. = Full Scale Range (Nominal) $$\frac{\Delta \text{ Vg x 100}}{\text{Vg (Nominal)}}$$ ### Glitch A glitch on the output of a D/A converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale i.e. the major carry code transition from 011...1 to 100...0 or vice versa. For example, if turn ON is greater than OFF for 011...1 to 100...0, an intermediate state of 000...0 exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably. (Measured as one half the Product of duration and amplitude.) # T-51-09-12 # HI-DAC85V ### **Decoupling and Grounding** For best accuracy and high frequency performance, the grounding and decoupling scheme shown in figure 1 should be used. Decoupling capacitors should be connected close to the HI-DAC85V (preferably to the device pins) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection. FIGURE 1. ### Reference Supply An internal 6.3 Volt reference is provided on board the HI-DAC85V. The voltage (pin 24) is accurate to ±0.8% and must be connected to the reference input (pin 16) for specified operation. This reference may be used externally, provided current drain is limited to 2.5mA. An external buffer amplifier is recommended if this reference is to be used to drive other system components. Otherwise, variations in the load driven by the reference will result in gain variations of the HI-DAC85V. All gain adjustments should be made under constant load conditions. ### **Output Voltage Ranges** ### HI-DAC85V FIGURE 2. ### **RANGE CONNECTIONS** | | | CONNECT | | | |----------|-----------|-----------|-----------|-----------| | | RANGE | PIN<br>15 | PIN<br>17 | PIN<br>19 | | Unipolar | 0 to +5V | 18 | N.C. | 20 | | | 0 to +10V | 18 | N.C. | N.C, | | Bipolar | ±2.5V | 18 | 20 | 20 | | | ±5V | 18 | 20 | N.C. | | | ±10V | 19 | 20 | 15 | ### Gain and Offset Calibration ### UNIPOLAR CALIBRATION Step 1: Offset Turn all bits OFF (11...1) Adjust R2 for zero volts out Step 2: Turn all bits ON (00...0) Adjust R<sub>1</sub> for FS-1LSB That is: 4.9988 for 0 to +5V range 9.9976 for 0 to +10V range ## **BIPOLAR CALIBRATION** Step 1: Offset Turn all bits OFF (11...1) Adjust R2 for Negative FS That is: -10V for ±10V range -5V for ±5V range -2.5V for ±2.5 range Step 2: Gain Turn all bits ON (00...0) Adjust R<sub>1</sub> for positive FS-1LSB That is: +9.9951V for ±10V range +4.9976V for ±5V range +2.4988V for ±2.5V range This Bipolar procedure adjusts the output range end points. The maximum error at zero (half scale) will not exceed the Linearity error. See the "Accuracy" specifications. # HI-DAC85V ## Die Characteristics # Ordering Information | Part Number | Temperature Range | Package | | |--------------|-------------------|--------------------|--| | HI1-DAC85V-4 | -25°C to +85°C | 24-Pin Plastic DIP | | | HI3-DAC85V-4 | -25°C to +85°C | 24-Pin Plastic DIP | | | HI3-DAC85V-9 | -40°C to +85°C | 24-Pin Plastic DIP | | NOTES: The HI-DAC85V are now available in plastic DIP packages. The ceramic DIP package will be discontinued in the future and is not recommended for new designs. Below is the ordering information for plastic packages. HI-DAC85V 6.