## S-8216A Series #### www.ablic.com # BATTERY PROTECTION IC FOR 1-CELL PACK (SECONDARY PROTECTION) © ABLIC Inc., 2018-2019 Rev.1.1\_00 The S-8216A Series is used for secondary protection of lithium-ion / lithium polymer rechargeable batteries, and incorporates a high-accuracy voltage detection circuit and a delay circuit. The S-8216A Series has functions with an overcharge detection and a discharge overcurrent detection. #### ■ Features • High-accuracy voltage detection circuit Overcharge detection voltage 4.000 V to 5.000 V (5 mV step) Accuracy $\pm$ 15 mV Overcharge release voltage 3.600 V to 4.950 V\*1 Accuracy $\pm$ 50 mV Discharge overcurrent detection voltage 0.003 V to 0.100 V (0.5 mV step) Accuracy $\pm$ 1.5 mV Detection delay time is generated only by an internal circuit (external capacitors are unnecessary). Output logic is selectable: Active "H", active "L" Output form: CMOS output Wide operation temperature range Ta = -40°C to +85°C • Low current consumption During operation: 2.0 $\mu$ A typ., 4.0 $\mu$ A max. (Ta = +25°C) • Lead-free (Sn 100%), halogen-free \*1. Overcharge release voltage = Overcharge detection voltage – Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected from a range of 0.05 V to 0.4 V in 50 mV step.) #### ■ Applications - Lithium-ion rechargeable battery pack - Lithium polymer rechargeable battery pack #### ■ Package • SNT-6A ## **■** Block Diagram ## 1. Active "H" Figure 1 ## 2. Active "L" Figure 2 #### **■ Product Name Structure** #### 1. Product name - \*1. Refer to the tape drawing. - \*2. Refer to "3. Product name list". #### 2. Package 4 **Table 1 Package Drawing Codes** | - 1 | | | | | | |-----|--------------|--------------|--------------|--------------|--------------| | | Package Name | Dimension | Tape | Reel | Land | | | SNT-6A | PG006-A-P-SD | PG006-A-C-SD | PG006-A-R-SD | PG006-A-L-SD | #### 3. Product name list Table 2 | Product Name | Overcharge<br>Detection<br>Voltage<br>[Vcu] | Overcharge<br>Release<br>Voltage<br>[VcL] | Discharge Overcurrent Detection Voltage [VDIOV] | Overcharge<br>Detection<br>Delay Time*1<br>[tcu] | Discharge Overcurrent Detection Delay time*2 [tdiov] | Output Logic*3 | |-----------------|---------------------------------------------|-------------------------------------------|-------------------------------------------------|--------------------------------------------------|------------------------------------------------------|----------------| | S-8216AAA-I6T1U | 4.550 V | 4.200 V | 0.0105 V | 2 s | 4 s | Active "H" | <sup>\*1.</sup> Overcharge detection delay time 1 s / 2 s / 4 s is selectable. **Remark** Please contact our sales office for products other than the above. <sup>\*2.</sup> Discharge overcurrent detection delay time 1 s / 2 s / 3.75 s / 4 s is selectable. <sup>\*3.</sup> Output logic active "H" / active "L" is selectable. ## **■** Pin Configurations ## 1. SNT-6A Top view Figure 3 Table 3 | Pin No. | Symbol | Description | |---------|--------|---------------------------------------------------------| | 1 | VM | Negative power supply pin for CO pin | | 2 | со | Connection pin of charge control FET gate (CMOS output) | | 3 | DO | Input pin for test signal | | 4 | VSS | Input pin for negative power supply | | 5 | VDD | Input pin for positive power supply | | 6 | VINI | Discharge overcurrent detection pin | ## ■ Absolute Maximum Ratings Table 4 (Ta = +25°C unless otherwise specified) | Item | Symbol | Applied Pin | Absolute Maximum Rating | Unit | |-------------------------------------------|-------------------|-------------|----------------------------------------|------| | Input voltage between VDD pin and VSS pin | V <sub>DS</sub> | VDD | $V_{SS} - 0.3$ to $V_{SS} + 6$ | V | | VM pin input voltage | V <sub>VM</sub> | VM | $V_{DD}-28$ to $V_{DD}+0.3$ | V | | VINI pin input voltage | V <sub>VINI</sub> | VINI | $V_{DD} - 6$ to $V_{DD} + 0.3$ | V | | DO pin input voltage | V <sub>DO</sub> | DO | $V_{SS}-0.3$ to $V_{DD}+0.3$ | V | | CO pin output voltage | Vco | СО | $V_{DD} - 28 \text{ to } V_{DD} + 0.3$ | V | | Operation ambient temperature | Topr | _ | -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | _ | -55 to +125 | °C | Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. #### **■** Thermal Resistance Value Table 5 | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | |------------------------------------------|--------|-----------|---------|------|------|------|------| | Junction-to-ambient thermal resistance*1 | θЈА | | Board A | 1 | 224 | 1 | °C/W | | | | | Board B | 1 | 176 | 1 | °C/W | | | | SNT-6A | Board C | _ | _ | _ | °C/W | | | | | Board D | _ | _ | _ | °C/W | | | | | Board E | _ | _ | _ | °C/W | <sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A Remark Refer to "■ Power Dissipation" and "Test Board" for details. ## Rev.1.1\_00 ## **■** Electrical Characteristics 1. $Ta = +25^{\circ}C$ #### Table 6 (Ta = +25°C unless otherwise specified) | Item Symbol | | Condition | Min. | Тур. | Max. | Unit | Test<br>Circuit | |-----------------------------------------------|-------------------|------------------------------------------------|-------------------------------|-------------------|----------------------------|-----------|-----------------| | Detection Voltage | | | _ | | | | | | Overcharge detection voltage | Vcu | _ | V <sub>CU</sub> – 0.015 | V <sub>CU</sub> | V <sub>CU</sub> + 0.015 | V | 1 | | Overcharge release voltage | $V_{CL}$ | _ | V <sub>CL</sub> - 0.050 | $V_{CL}$ | V <sub>CL</sub> + 0.050 | V | 1 | | Discharge overcurrent detection voltage | V <sub>DIOV</sub> | - | V <sub>DIOV</sub> – 0.0015 | $V_{\text{DIOV}}$ | V <sub>DIOV</sub> + 0.0015 | V | 2 | | Input Voltage | | | | | | | | | Operation voltage between VDD pin and VSS pin | | - | 1.5 | _ | 6.0 | V | - | | Input Current | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$ | _ | 2.0 | 4.0 | μΑ | 3 | | Output Resistance | | | | | | | | | CO pin resistance "H" 1 | R <sub>COH1</sub> | - | 5 | 10 | 20 | kΩ | 4 | | CO pin resistance "L" 1 | R <sub>COL1</sub> | _ | 5 | 10 | 20 | kΩ | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | _ | 5 | 10 | 20 | kΩ | 4 | | DO pin resistance "L" | R <sub>DOL</sub> | _ | 1 | 2 | 4 | kΩ | 4 | | CO pin resistance "H" 2 | R <sub>COH2</sub> | Active "L" | 1 | 4 | _ | $M\Omega$ | 4 | | CO pin resistance "L" 2 | R <sub>COL2</sub> | Active "H" | 1 | 4 | _ | $M\Omega$ | 4 | | Delay Time | | | | | | | | | Overcharge detection delay time | t <sub>CU</sub> | _ | $t_{\text{CU}}\! imes\!0.7$ | tcu | $t_{\text{CU}} \times 1.3$ | _ | 5 | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | - | $t_{\text{DIOV}} \times 0.75$ | t <sub>DIOV</sub> | $t_{DIOV} \times 1.25$ | | 5 | #### 2. Ta = $-20^{\circ}$ C to $+60^{\circ}$ C\*1 Table 7 (Ta = -20°C to +60°C\*1 unless otherwise specified) | | | | (14 <u>200</u> 10 | | | | | |-----------------------------------------------|-------------------|------------------------------------------------|-------------------------------|-------------------|-------------------------------|-----------|-----------------| | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Circuit | | Detection Voltage | | | | | | | | | Overcharge detection voltage | V <sub>CU</sub> | _ | $V_{CU} - 0.020$ | Vcu | $V_{CU} + 0.020$ | ٧ | 1 | | Overcharge release voltage | V <sub>CL</sub> | _ | $V_{\text{CL}}-0.065$ | $V_{CL}$ | $V_{CL} + 0.057$ | V | 1 | | Discharge overcurrent detection voltage | $V_{\text{DIOV}}$ | _ | $V_{\text{DIOV}}-0.002$ | $V_{\text{DIOV}}$ | $V_{DIOV} + 0.002$ | ٧ | 2 | | Input Voltage | | | | | | | | | Operation voltage between VDD pin and VSS pin | $V_{DSOP}$ | _ | 1.5 | _ | 6.0 | ٧ | - | | Input Current | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$ | _ | 2.0 | 5.0 | μΑ | 3 | | Output Resistance | | | | | | | | | CO pin resistance "H" 1 | R <sub>COH1</sub> | _ | 2.5 | 10 | 30 | kΩ | 4 | | CO pin resistance "L" 1 | R <sub>COL1</sub> | _ | 2.5 | 10 | 30 | kΩ | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | - | 2.5 | 10 | 30 | kΩ | 4 | | DO pin resistance "L" | R <sub>DOL</sub> | _ | 0.5 | 2 | 6 | kΩ | 4 | | CO pin resistance "H" 2 | R <sub>COH2</sub> | Active "L" | 0.25 | 4 | _ | $M\Omega$ | 4 | | CO pin resistance "L" 2 | R <sub>COL2</sub> | Active "H" | 0.25 | 4 | _ | $M\Omega$ | 4 | | Delay Time | | | | | | | | | Overcharge detection delay time | t <sub>CU</sub> | = | $t_{\text{CU}}\! imes\!0.6$ | tcu | $t_{\text{CU}} \times 1.4$ | _ | 5 | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | _ | $t_{\text{DIOV}} \times 0.65$ | t <sub>DIOV</sub> | $t_{\text{DIOV}} \times 1.35$ | - | 5 | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. #### **■** Test Circuits Caution Unless otherwise specified, the output voltage levels "H" and "L" at CO pin ( $V_{CO}$ ) are judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the CO pin level with respect to $V_{VM}$ . ## 1. Overcharge detection voltage, overcharge release voltage (Test circuit 1) #### 1. 1 Active "H" Overcharge detection voltage ( $V_{CU}$ ) is defined as the voltage V1 at which $V_{CO}$ goes from "L" to "H" when the voltage V1 is gradually increased from the starting condition of V1 = 3.4 V. Overcharge release voltage ( $V_{CL}$ ) is defined as the voltage V1 at which $V_{CO}$ goes from "H" to "L" when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage ( $V_{HC}$ ) is defined as the difference between $V_{CU}$ and $V_{CL}$ . #### 1. 2 Active "L" Overcharge detection voltage ( $V_{CU}$ ) is defined as the voltage V1 at which $V_{CO}$ goes from "H" to "L" when the voltage V1 is gradually increased from the starting condition of V1 = 3.4 V. Overcharge release voltage ( $V_{CL}$ ) is defined as the voltage V1 at which $V_{CO}$ goes from "L" to "H" when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage ( $V_{HC}$ ) is defined as the difference between $V_{CU}$ and $V_{CL}$ . ## 2. Discharge overcurrent detection voltage (Test circuit 2) #### 2. 1 Active "H" Discharge overcurrent detection voltage ( $V_{DIOV}$ ) is defined as the voltage V4 whose delay time for changing $V_{CO}$ from "L" to "H" is discharge overcurrent detection delay time ( $t_{DIOV}$ ) when the voltage V4 is increased after setting V1 = 3.4 V, V4 = 0 V. Then, when V4 drops to V<sub>DIOV</sub> typ. or lower, V<sub>CO</sub> goes from "H" to "L". #### 2. 2 Active "L" Discharge overcurrent detection voltage ( $V_{DIOV}$ ) is defined as the voltage V4 whose delay time for changing $V_{CO}$ from "H" to "L" is discharge overcurrent detection delay time ( $t_{DIOV}$ ) when the voltage V4 is increased after setting V1 = 3.4 V, V4 = 0 V. Then, when V4 drops to V<sub>DIOV</sub> typ. or lower, V<sub>CO</sub> goes from "L" to "H". ## 3. Current consumption during operation (Test circuit 3) The current consumption during operation ( $I_{OPE}$ ) is the current that flows through VDD pin ( $I_{DD}$ ) under the set condition of V1 = 3.4 V. #### CO pin resistance "H" 1 (Test circuit 4) #### 4. 1 Active "H" The CO pin resistance "H" 1 ( $R_{COH1}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = 5.1 V, V2 = 4.7 V. #### 4. 2 Active "L" The CO pin resistance "H" 1 ( $R_{COH1}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = 3.4 V, V2 = 3.0 V. ## 5. CO pin resistance "L" 1 (Test circuit 4) #### 5. 1 Active "H" The CO pin resistance "L" 1 (RCOL1) is the resistance between VM pin and CO pin under the set conditions of V1 = 3.4 V, V2 = 0.4 V. #### 5. 2 Active "L" The CO pin resistance "L" 1 (RCOL1) is the resistance between VM pin and CO pin under the set conditions of V1 = 5.1 V, V2 = 0.4 V. #### 6. DO pin resistance "H" #### (Test circuit 4) The DO pin resistance "H" ( $R_{DOH}$ ) is the resistance between VDD pin and DO pin under the set conditions of V1 = 3.4 V, V3 = 3.0 V. #### 7. DO pin resistance "L" #### (Test circuit 4) The DO pin resistance "L" ( $R_{DOL}$ ) is the resistance between VSS pin and DO pin under the set conditions of V1 = 1.8 V, V3 = 0.4 V. #### CO pin resistance "H" 2 (Active "L") (Test circuit 4) The CO pin resistance "H" 2 ( $R_{COH2}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = 5.1 V, V2 = 0 V. #### CO pin resistance "L" 2 (Active "H") (Test circuit 4) The CO pin resistance "L" 2 ( $R_{COL2}$ ) is the resistance between VM pin and CO pin under the set conditions of V1 = 5.1 V, V2 = 5.1 V. ## 10. Overcharge detection delay time (Test circuit 5) #### 10. 1 Active "H" The overcharge detection delay time ( $t_{CU}$ ) is the time needed for $V_{CO}$ to go to "H" just after the voltage V1 increases and exceeds $V_{CU}$ under the set condition of V1 = 3.4 V. #### 10. 2 Active "L" The overcharge detection delay time ( $t_{CU}$ ) is the time needed for $V_{CO}$ to go to "L" just after the voltage V1 increases and exceeds $V_{CU}$ under the set condition of V1 = 3.4 V. #### Discharge overcurrent detection delay time (Test circuit 5) #### 11. 1 Active "H" The discharge overcurrent detection delay time ( $t_{DIOV}$ ) is the time needed for $V_{CO}$ to go to "H" just after the voltage V4 increases and exceeds $V_{DIOV}$ under the set condition of V1 = 3.4 V, V4 = 0 V. #### 11. 2 Active "L" 10 The discharge overcurrent detection delay time ( $t_{DIOV}$ ) is the time needed for $V_{CO}$ to go to "L" just after the voltage V4 increases and exceeds $V_{DIOV}$ under the set condition of V1 = 3.4 V, V4 = 0 V. Figure 4 Test Circuit 1 Figure 5 Test Circuit 2 Figure 6 Test Circuit 3 Figure 7 Test Circuit 4 Figure 8 Test Circuit 5 #### Operation Remark Refer to "■ Battery Protection IC Connection Example". #### 1. Overcharge status The S-8216A Series monitors the voltage of the battery connected between VDD pin and VSS pin to detect overcharge. When the battery voltage exceeds the overcharge detection voltage (Vcu) during charging in the normal status and the condition continues for the overcharge detection delay time (tcu) or longer, the S-8216A Series outputs overcharge detection signal from the CO pin. This condition is called overcharge status. Connecting FET to the CO pin provides charge control and a second protection. #### 2. Discharge overcurrent status The S-8216A Series monitors the voltage of the VINI pin to detect discharge overcurrent. When the VINI pin voltage exceeds the discharge overcurrent detection voltage ( $V_{DIOV}$ ) and the condition continues for the discharge overcurrent detection delay time ( $t_{DIOV}$ ) or longer, the S-8216A Series outputs discharge overcurrent detection signal from the CO pin. This condition is called discharge overcurrent status. Connecting FET to the CO pin provides discharge control and a second protection. #### 3. Test mode 12 In the S-8216A Series, $t_{CU}$ and $t_{DIOV}$ can be shortened by forcibly setting the DO pin to $V_{SS}$ level from external. When the DO pin is forcibly set to $V_{SS}$ level from external, $t_{CU}$ and $t_{DIOV}$ will be shortened to approximately 1/64. ## **■** Timing Charts ## 1. Overcharge detection \*1. (1): Normal status (2): Overcharge status Figure 9 ## 2. Discharge overcurrent detection \*1. (1): Normal status (2): Discharge overcurrent status Figure 10 ## ■ Battery Protection IC Connection Example Figure 11 shows the connection example when active "H" product is used. Figure 11 **Table 8 Constants for External Components** | Symbol | Part | Purpose | Min. | Тур. | Max. | Remark | |--------|----------------|------------------------------------------|----------|--------------------|----------------------|--------| | FET | Nch<br>MOS FET | Charge and discharge control | _ | _ | _ | - | | R1 | Resistor | ESD protection,<br>For power fluctuation | 150 Ω | 330 Ω | 1.0 kΩ <sup>*1</sup> | - | | C1 | Capacitor | For power fluctuation | 0.068 μF | 0.1 μF | 1.0 μF | - | | R2 | Resistor | Discharge overcurrent detection | _ | $3~\text{m}\Omega$ | 1 | _ | <sup>\*1.</sup> Accuracy of overcharge detection voltage is guaranteed by R1 = 330 $\Omega$ . Connecting resistors with other values will worsen the accuracy. Caution 1. The above constants may be changed without notice. 2. The connection example and constants will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constants. #### [For SCP, contact] Global Sales & Marketing Division, Dexerials Corporation Gate City Osaki East Tower 8F, 1-11-2 Osaki, Shinagawa-ku, Tokyo, 141-0032, Japan TEL +81-3-5435-3946 Contact Us: http://www.dexerials.jp/en/ #### ■ Precautions - The application conditions for the input voltage, output voltage, and load current should not exceed the power dissipation. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. ## ■ Characteristics (Typical Data) ## 1. Current consumption #### 1. 1 I<sub>OPE</sub> vs. Ta ## 2. Detection voltage ## 2. 1 Vcu vs. Ta ## 2. 2 VcL vs. Ta #### 2. 3 V<sub>DIOV</sub> vs. V<sub>DD</sub> ## 2. 4 V<sub>DIOV</sub> vs. Ta #### 3. Delay time #### 3. 1 tcu vs. Ta 3. 2 $t_{\text{DIOV}}$ vs. $V_{\text{DD}}$ 3. 3 t<sub>DIOV</sub> vs. Ta ## 4. Output resistance 4. 1 Rcoh1 vs. Vco 4. 2 Rcoll vs. Vco 4. 3 RDOH VS. VDO 4.4 RDOL VS. VDO ## ■ Marking Specifications ## 1. SNT-6A (1) to (3): (4) to (6): Product code (refer to ${f Product\ name\ vs.\ Product\ code})$ Lot number Product name vs. Product code | TOURDE HAILE VOI 1 TOURDE GOUD | | | | | | | |--------------------------------|--------------|-----|-----|--|--|--| | Dua de et Mana | Product Code | | | | | | | Product Name | (1) | (2) | (3) | | | | | S-8216AAA-I6T1U | 6 | 9 | A | | | | ## **■** Power Dissipation ## SNT-6A | Board | Power Dissipation (P <sub>D</sub> ) | |-------|-------------------------------------| | Α | 0.45 W | | В | 0.57 W | | С | _ | | D | _ | | Е | _ | ## **SNT-6A Test Board** ## (1) Board A | Item | | Specification | | | |-----------------------------|---|---------------------------------------------|--|--| | Size [mm] | | 114.3 x 76.2 x t1.6 | | | | Material | | FR-4 | | | | Number of copper foil layer | | 2 | | | | | 1 | Land pattern and wiring for testing: t0.070 | | | | Copper foil layer [mm] | 2 | - | | | | Copper foli layer [min] | 3 | - | | | | | 4 | 74.2 x 74.2 x t0.070 | | | | Thermal via | | - | | | ## (2) Board B | Item | | Specification | | | |-----------------------------|---|---------------------------------------------|--|--| | Size [mm] | | 114.3 x 76.2 x t1.6 | | | | Material | | FR-4 | | | | Number of copper foil layer | | 4 | | | | | 1 | Land pattern and wiring for testing: t0.070 | | | | Copper foil layer [mm] | 2 | 74.2 x 74.2 x t0.035 | | | | Copper foli layer [IIIII] | 3 | 74.2 x 74.2 x t0.035 | | | | | 4 | 74.2 x 74.2 x t0.070 | | | | Thermal via | | - | | | No. SNT6A-A-Board-SD-1.0 ## No. PG006-A-P-SD-2.1 | TITLE | SNT-6A-A-PKG Dimensions | | | |------------|-------------------------|--|--| | No. | PG006-A-P-SD-2.1 | | | | ANGLE | <b>♦</b> €∃ | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | ## No. PG006-A-C-SD-2.0 | TITLE | SNT-6A-A-Carrier Tape | | | |------------|-----------------------|--|--| | No. | PG006-A-C-SD-2.0 | | | | ANGLE | | | | | UNIT | mm | | | | | | | | | ABLIC Inc. | | | | | TITLE | SNT-6A-A-Reel | | | | |------------|------------------|------|-------|--| | No. | PG006-A-R-SD-1.0 | | | | | ANGLE | | QTY. | 5,000 | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | ※1. ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。 ※2. パッケージ中央にランドパターンを広げないでください (1.30 mm ~ 1.40 mm)。 - 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。 - 2. パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm 以下にしてください。 - 3. マスク開口サイズと開口位置はランドパターンと合わせてください。 - 4. 詳細は "SNTパッケージ活用の手引き"を参照してください。 - ※1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.). - \*2. Do not widen the land pattern to the center of the package (1.30 mm ~ 1.40 mm). - Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package. - 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface. - 3. Match the mask aperture size and aperture position with the land pattern. - 4. Refer to "SNT Package User's Guide" for details. - ※1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。 - ※2. 请勿向封装中间扩展焊盘模式 (1.30 mm~1.40 mm)。 - 注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。 - 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在 0.03 mm 以下。 - 3. 钢网的开口尺寸和开口位置请与焊盘模式对齐。 - 4. 详细内容请参阅 "SNT 封装的应用指南"。 No. PG006-A-L-SD-4.1 | TITLE | SNT-6A-A<br>-Land Recommendation | | | |------------|----------------------------------|--|--| | No. | PG006-A-L-SD-4.1 | | | | ANGLE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | ## **Disclaimers (Handling Precautions)** - 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. - 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein. - 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein. - 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges. - 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. - 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. - 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes. - 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products. - 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility. - 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. - 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc. - 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used. - 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc. - 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative. - 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.