# High-Speed CMOS 512 x 36 x 2/1K x 36 x 2 Bi-directional FIFO QS723611 QS723621 # FEATURES/BENEFITS - Fast cycle times: 20/25/30 ns (50/40/33 MHz) - Functionally Upwards-Compatible with QS725420A - Two 512 x 36-bit (QS723611) or 1K x 36-bit (QS723621) FIFO buffers - · Full 36-bit word width - · Selectable 36/18/9-bit word width on Port B - Programmable 'Big-Endian to Little Endian' Conversion - Synchronous request/acknowledge 'handshake' capability - · Asynchronous output enables - Five status flags per port: Full, Almost-Full, Half-Full, Almost-Empty, and Empty - All Flags are Independently Programmable for either Synchronous or Asynchronous Operation - Almost-Full flag and Almost-Empty flag have Programmable Offsets - · Mailbox registers with synchronized flags - · Data-Bypass Function - · Data-Retransmit function - · Automatic byte parity checking - · Programmable Byte Parity Generation - Programmable Byte-Oriented or Halfword-Oriented Parity Operations - Space-saving 144-pin TQFP packages ### DESCRIPTION The QS723611/21 contains two FIFO buffers, FIFO #1 and FIFO #2. These operate in parallel, but in opposite directions, for bi-directional data buffering. FIFO #1 and FIFO #2 each are organized as 512/1K words by 36 bits. The QS723611/21 is ideal either for wide unidirectional applications or for bi-directional data applications; component count and board area are reduced. The QS723611/21 has two 36-bit ports. Port A and Port B. Each port has its own port-synchronous clock, but the two ports may operate asynchronously relative to each other. Data flow is initiated at a port by the rising edge of the appropriate clock; it is gated by the corresponding edge-sampled enable, request, and read/write control signals. At the maximum operating frequency, the clock duty cycle may vary from 40% to 60%. At lower frequencies, the clock waveform may be quite asymmetric, as long as the minimum pulsewidth conditions for clock-HIGH and clock-LOW remain satisfied; the QS723611/21 is a fully static part. Conceptually, the port clocks CKA and CKB are freerunning, periodic "clock" waveforms, used to control other signals which are edge-sensitive. However, there actually is not any absolute requirement that these "clock" waveforms must be periodic. An "asynchronous" mode of operation is possible, in one or both directions, independently, if the appropriate en- # FIGURE 1. FUNCTIONAL BLOCK DIAGRAM # **DESCRIPTION** (Continued) able and request inputs are continuously asserted, and enough aperiodic "clock" pulses of suitable duration are generated by external logic to cause all necessary actions to occur. A synchronous request/acknowledge handshake facility is provided at each port for FIFO data access. This request/acknowledge handshake resolves FIFO full and empty boundary conditions, when the two ports are operated asynchronously relative to each other. FIFO status flags monitor the extent to which each FIFO buffer has been filled. Full, Almost-Full, Half-Full, Almost-Empty, and Empty flags are included for each FIFO. Each of these flags may be independently programmed for either synchronous or asynchronous operation. Also, the Almost-Full and Almost-Empty flags are programmable over the entire FIFO depth, but are automatically initialized to eight locations from the respective FIFO boundaries at reset. A data block of 512 (QS723611) or 1K (QS723621) or fewer words may be retransmitted any desired number of times. Two mailbox registers provide a separate path for passing control words or status words between ports. Each mailbox has a new-mail-alert flag, which is synchronized to the reading port's clock. This mailbox function facilitates the synchronization of data transfers between asynchronous systems. Data-bypass mode allows Port A to directly transfer data to or from Port B at reset. In this mode, the device acts as a registered transceiver under the control of Port A. For instance, a master processor on Port A can use the data bypass feature to send or receive initial- ization or configuration information directly, to or from a peripheral device on Port B, during system startup. A word-width-select option is provided on Port B for 36-bit, 18-bit, or 9-bit data access. This feature allows word-width matching between Port A and Port B, with no additional logic needed. It also ensures maximum utilization of bus bandwidths. Subject to meeting timing requirements, the word-width selection may be changed at any time during the operation of the QS723611/21. without the need either for a reset operation or for passing dummy words through Port B immediately after the change; except that if the change is not made at a full-word boundary, at least one dummy word must be passed through Port B before any actual data words are transmitted. A byte parity check flag at each port monitors data integrity. Control-register bit 00 (zero) selects the parity mode. odd or even. This bit is initialized for odd data parity at reset; but it may be reprogrammed for even parity, or back again to odd parity, as desired. The parity flags may be programmed to operate either in a latched mode or in a flowthrough mode. The parity checking may be performed over 36-bit full words. over 18-bit half-words, or over 9-bit single bytes. Parity generation may be selected as well as parity checking, and may likewise be performed over full-words or half-words or single bytes. In any case, a parity bit of the proper mode is generated over the least-significant eight bits of a byte, and then is stored in the most significant bit position of the byte as it passes through the QS723611/21, overwriting whatever bit was present in that bit position previously. FIGURE 2. FUNCTIONAL BLOCK DIAGRAM # FIGURE 3. PINOUT # 144-Pin TQFP (Top view) # PIN DESCRIPTION | Signal<br>Name | TQFP<br>Pin No. | Signal<br>Name | TQFP<br>Pin No. | Signal<br>Name | TQFP<br>Pin No. | |----------------|-----------------|----------------|-----------------|----------------|-----------------| | A0A | 126 | EF1 | 62 | D20A | 140 | | A1A | 125 | ACKB | 61 | D19A | 138 | | A2A | 124 | REQB | 59 | D18A | 137 | | ŌĒA | 123 | ENB | 58 | MBF2 | 136 | | FF1 | 121 | R/WB | 57 | ĀĒ2 | 135 | | ĀF1 | 120 | CKB | 56 | EF2 | 134 | | HF1 | 119 | A0B | 55 | ACKA | 133 | | PFA | 118 | WS0 | 53 | REQA | 131 | | D17A | 117 | WS1 | 52 | ENA | 130 | | D16A | 116 | OEB | 51 | R/WA | 129 | | D15A | 115 | FF2 | 49 | CKA | 128 | | D14A | 113 | ĀF2 | 48 | VCC | 122 | | D13A | 112 | HF2 | 47 | VSSO | 114 | | D12A | 111 | PFB | 46 | VSSO | 109 | | D11A | 110 | D18B | 45 | VCCO | 108 | | D10A | 106 | D19B | 44 | VCCO | 107 | | D9A | 105 | D20B | 43 | VSSO | 103 | | D8A | 104 | D21B | 41 | VCCO | 99 | | D7A | 102 | D22B | 40 | VSSO | 95 | | D6A | 101 | D23B | 39 | VSSO | 90 | | D5A | 100 | D24B | 38 | VSSO | 86 | | D4A | 98 | D25B | 34 | VCCO | 82 | | D3A | 97 | D26B | 33 | VSSO | 78 | | D2A | 96 | D27B | 32 | VCCO | 74 | | D1A | 94 | D28B | 30 | VCCO | 73 | | D0A | 93 | D29B | 29 | VSSO | 72 | | RS | 92 | D30B | 28 | VSSO | 67 | | RT1 | 91 | D31B | 26 | VSS | 60 | | DOB | 89 | D32B | 25 | VSS | 54 | | D1B | 88 | D33B | 24 | VCC | 50 | | D2B | 87 | D34B | 22 | VSSO | 42 | | D3B | 85 | D35B | 21 | VSSO | 37 | | D4B | 84 | RT2 | 18 | VCCO | 36 | | D5B | 83 | D35A | 17 | VCCO | 35 | | D6B | 81 | D34A | 16 | VSSO | 31 | | D7B | 80 | D33A | 15 | VCCO | 27 | | D8B | 79 | D32A | 13 | VSSO | 23 | | D9B | 77 | D31A | 12 | VSS | 20 | | D10B | 76 | D30A | 11 | VSSO | 19 | | D11B | 75 | D29A | 9 | VSSO | 14 | | D12B | 71 | D28A | 8 | VCCO | 10 | | D13B | 70 | D27A | 7 | VSSO | 6 | | D14B | 69 | D26A | _5 | VCCO | 2 | | D15B | 68 | D25A | 4 | VCCO | 1 | | D16B | 66 | D24A | 3 | VSSO | 144 | | D17B | 65 | D23A | 143 | VSSO | 139 | | MBF1 | 64 | D22A | 142 | VSS | 132 | | AE1 | 63 | D21A | 141 | VSS | 127 | # NOTES: VCC = Supply internal logic. Connected to each other. VCCO = Supply output drivers only. Connected to each other. VSS = Supply internal logic. Connected to each other. VSSO = Supply output drivers only. Connected to each other. # **PIN DESCRIPTION** | Name | Type <sup>(1)</sup> | Description | |---------------|---------------------|--------------------------------------------------------| | | | GENERAL | | Vcc, Vss | V | Power, Ground | | RS | 1 | Reset | | | | PORT A | | CKA | 1 | Port A Free-Running Clock | | R/WA | i | Port A Edge-Sampled Read/Write Control | | ENA | 1 | Port A Edge-Sampled Enable | | A0A, A1A. A2A | ı | Port A Edge-Sampled Address Pins | | ŌĒA | 1 | Port A Level-Sensitive Output Enable | | REQA | J | Port A Request/Enable | | RT2 | I | FIFO #2 Retransmit | | D35A-D0A | I/O/Z | Port A Bi-directional Data Bus | | FF1 | 0 | FIFO #1 Full Flag (Write Boundary) | | ĀF1 | 0 | FIFO #1 Programmable Almost-Full Flag (Write Boundary) | | HF1 | 0 | FIFO #1 Half-Full Flag | | ĀĒ2 | 0 | FIFO #2 Programmable Almost-Empty Flag (Read Boundary) | | ĒF2 | 0 | FIFO #2 Empty Flag (Read Boundary) | | MBF2 | 0 | New-Mail-Alert Flag for Mailbox #2 | | PFA | 0 | Port A Parity Flag | | ACKA | 0 | Port A Acknowledge | | | | PORT B | | CKB | 1 | Port B Free-Running Clock | | R/WB | l | Port B Edge-Sampled Read/Write Control | | ENB | ı | Port B Edge-Sampled Enable | | A0B | I | Port B Edge-Sampled Address Pin | | ŌĒB | 1 | Port B Level-Sensitive Output Enable | | WS0, WS1 | 1 | Port B Word-Width Select | | REQB | 1 | Port B Request/Enable | | RT1 | l | FIFO #1 Retransmit | | D35B-D0B | I/O/Z | Port B Bi-directional Data Bus | | FF2 | 0 | FIFO #2 Full Flag (Write Boundary) | | ĀĒ2 | 0 | FIFO #2 Programmable Almost-Full Flag (Write Boundary) | | HF2 | 0 | FIFO #2 Half-Full Flag | | ĀĒ1 | 0 | FIFO #1 Programmable Almost-Empty Flag (Read Boundary) | | EF1 | 0 | FIFO #1 Empty Flag (Read Boundary) | | MBF1 | 0 | New-Mail-Alert Flag for Mailbox #1 | | PFB | 0 | Port B Parity Flag | | ACKB | 0 | Port B Acknowledge | NOTES: 1. V = Power Voltage Level, I = Input. O = Output, Z = High Impedance. # **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage to Ground | | |--------------------------------------------|--------------------| | C Input Voltage VIN(1) | 0.5V to Vcc + 0.5V | | OC Output Current Max. Sink Current/Pin(2) | ±40 mA | | Maximum Power Dissapation | 2W | | Temperature Range with Power Applied | | | Tstg Storage Temperature | –65° to +125°C | Note: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to QSI devices that result in functional- or reliability-type failures. ### Notes: - 1. Negative undershoot of 1.5V in amplitude is permitted for up to 10 ns, once per cycle. - 2. Only one output may be shorted at a time, for a period not exceeding 30 Seconds. # DC ELECTRICAL CHARACTERISTICS $T_4 = 0^{\circ}C$ to +70°C. $V_{CC} = 5V \pm 10\%$ | Symbol | Parameter | Test Conditions | Min | Max | Units | |-----------------|----------------------------------|-------------------------------------|------|-----------|-------| | Vıн | Input HIGH Voltage | Logic HIGH for All Inputs | 2.2 | Vcc + 0.5 | V | | VIL | Input LOW Voltage <sup>(1)</sup> | Logic LOW for All Inputs | -0.5 | 0.8 | V | | Vон | Output HIGH Voltage | loн = -8 mA | 2.4 | _ | V | | Vol | Output LOW Voltage | IoL = 8 mA | T - | 0.4 | V | | ILO | I/O Leakage | 0V ≤ Vout ≤ Vcc, <del>OE</del> ≥ViH | -10 | +10 | μА | | 1 <sub>IL</sub> | Input Leakage | Vcc = 5.5V, Vin = 0V to Vcc | -10 | +10 | μΑ | ### Note: # **POWER SUPPLY CHARACTERISTICS** | Symbol | Parameter | Min | Max | Units | |--------|----------------------------------------------------------------------------------|-----|-----|-------| | Icc | Operating Current <sup>(1,2)</sup> fc = Max. | | 280 | mA | | lcc2 | Standby Current(1) All Inputs = VIHMIN (Clocks Idle) | _ | 25 | mA | | Icc3 | Power Down Current <sup>(1)</sup> All Inputs at Vcc – 0.2V (Clocks Idle) | _ | 1 | mA | | Icc4 | Power Down Current <sup>(1)</sup> All Inputs at Vcc + 0.2V (Clocks at fc = Max.) | _ | 25 | mA | - lcc, lcc2, lcc3, and lcc4 are dependent upon actual output loading, and lcc and lcc4 are also dependent on cycle rates. Specified values are with outputs open (for lcc: CLsD = 0 pF); and, for lcc and lcc4, operating at minimum cycle times. - 2. Icc using worst case conditions and data pattern. <sup>1.</sup> Negative undershoot of 1.5V in amplitude is permited for up to 10 ns, once per cycle. # FIGURE 4. STRUCTURE OF SERIES RESISTOR INPUT/OUTPUT INTERFACE **NOTE:** Output-only pins have no associated input buffer. # **AC TEST CONDITIONS** | Input Pulse Levels | VSS to 3V | |-------------------------------|-----------| | Input Timing Reference Levels | 1.5V | | Output Heterence Levels | 1.5V | | Output Load | 30 pF | # FIGURE 5. OUTPUT LOAD CIRCUIT <sup>\*</sup> INCLUDES JIG AND SCOPE CAPACITANCES # **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1.0 MHz | Name | Description <sup>(1)</sup> | Conditions | Тур | Max | Units | |------|----------------------------|------------|-----|-----|-------| | Cin | Input Capacitance | Vin = 0V | | 8 | pF | | Соит | Output Capacitance | Vout = 0V | _ | 8 | pF | <sup>1.</sup> Capacitance is guaranteed but not tested. # **QS723611, QS723621 PRELIMINARY** # AC ELECTRICAL CHARACTERISTICS TA = 0°C to +70°C, Vcc = 5V ± 10% | | | Speed (ns) | | | | | | | |-----------------|---------------------------------------------------------------|----------------------------------------|-------------|-----|----------|----------|----------|-----| | Symbol | Parameter <sup>(1)</sup> | -20 -25 -30<br>Min Max Min Max Min Max | | | | Units | | | | fcc | Clock Cycle Frequency | | 50 | | 40 | | 33 | MHz | | tcc | Clock Cycle Time | 20 | _ | 25 | | 30 | | ns | | tch | Clock HIGH Time | 8 | _ | 10 | _ | 12 | | ns | | tcı. | Clock LOW Time | 8 | _ | 10 | | 12 | | ns | | tos | Data Setup Time | 7.5 | _ | 9 | _ | 10 | | ns | | ton | Data Hold Time | 0.5 | _ | 0.5 | | 0.5 | _ | ns | | tes | Enable Setup Time | 5.5 | | 7.5 | | 8.5 | | ns | | ten | Enable Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | trws | Read/Write Setup Time | 5.5 | _ | 7.5 | | 8.5 | | ns | | trwn | Read/Write Hold Time | 0.5 | _ | 0.5 | | 0.5 | _ | ns | | tros | Request Setup Time | 5.5 | | 7.5 | | 8.5 | _ | ns | | tran | Request Hold Time | 0.5 | | 0.5 | _ | 0.5 | | ns | | tas | Address Setup Time(2) | 7.5 | | 9 | _ | 10 | | ns | | tah | Address Hold Time 21 | 0.5 | | 0.5 | _ | 0.5 | _ | ns | | twss | Width Select Setup Time | 5.5 | | 7.5 | | 8.5 | _ | ns | | twsh | Width Select Hold Time(3) | 0.5 | _ | 0.5 | l — | 0.5 | _ | ns | | tA | Data Output Access Time | | 13.8 | | 16 | _ | 20 | ns | | tack | Acknowledge Access Time | | 9.5 | | 13 | <b> </b> | 16 | ns | | ton | Output Hold Time | 4 | _ | 4 | | 4 | | ns | | tzx | Output Enable Time<br>OE LOW to D35-D0 LOW-Z'3- | 1.5 | | 2 | = | 3 | | ns | | txz | Output Disable Time<br>OE HIGH to D35-D0 HIGH-Z <sup>-3</sup> | _ | 9 | _ | 12 | _ | 15 | ns | | ter | Clock to EF Flag Valid (Empty Flag) | _ | 14.5 | _ | 19 | <u> </u> | 22 | ns | | tee | Clock to FF Flag Valid (Full Flag) | | 14.5 | | 19 | _ | 22 | ns | | the | Clock to HF Flag Valid (Half-Full Flag) | _ | 14.5 | _ | 19 | _ | 22 | ns | | tae | Clock to AE Flag Valid (Almost-Empty Flag) | | 15 | | 19 | _ | 22 | ns | | taf | Clock to AF Flag Valid (Almost-Full Flag) | | 15 | _ | 19 | | 22 | ns | | tmbF | Clock to MBF Flag Valid (Mailbox Flag) | _ | 10 | _ | 13 | _ | 18 | ns | | tpf | Data to Parity Flag Valid(4) | _ | 14 | | 17 | _ | 20 | ns | | tris | Reset/Retransmit Pulse Width <sup>(5)</sup> | 20 | | 25 | | 30 | _ | ns | | trss | Reset/Retransmit Setup Time <sup>(6)</sup> | 16 | <del></del> | 20 | _ | 25 | <u> </u> | ns | | trsh | Reset/Retransmit Hold Time <sup>-6</sup> | 8 | _ | 10 | T- | 15 | _ | ns | | tre | Reset LOW to Flag Valid | 1 — | 21 | | 25 | l — | 30 | ns | | tFRL | First Read Latency <sup>(7)</sup> | 20 | | 25 | _ | 30 | | ns | | tFWL | First Write Latency® | 20 | | 25 | | 30 | _ | ns | | tes | Bypass Data Setup | 8.5 | _ | 10 | _ | 13 | _ | ns | | t <sub>BH</sub> | Bypass Data Hold | 2 | _ | 3 | _ | 4 | <b>—</b> | ns | | t <sub>BA</sub> | Bypass Data Access | _ | 16 | _ | 18 | _ | 23 | ns | | tskew1 | Skew Time Read-to-Write Clock <sup>(3)</sup> | 14.5 | _ | 19 | <b> </b> | 22 | _ | ns | | tskew2 | Skew Time Write-to-Read Clock <sup>3</sup> | 14.5 | | 19 | | 22 | | ns | - Timing measurements performed at AC TEST CONDITION levels. - tas, tah address setup times and hold times need only be satisfied at clock edges which occur while the corresponding enables are being asserted. - Values are guaranteed by design, not currently production tested. - 4. Measured with Parity Flag operating in flowthrough mode. - 5. When CKA or CKB is enabled: tRS = tRSS + tCH + tRSH. - 6. this and/or thish need not be met unless a rising edge of CKA occurs while ENA is being asserted, or else a rising edge of CKB occurs while ENB is being asserted. - teral is the minimum first-write-to-first-read delay. following an empty condition, which is required to assure valid read data. - 8. tFWL is the minimum first-read-to-first-write delay. following a full condition, which is required to assure successful writing of data. ### OPERATIONAL DESCRIPTION ### Reset The device is reset whenever the asynchronous reset (RS) input is taken LOW, and at least one rising edge and one falling edge of both CLKA and CLKB occur while RS is LOW. A reset operation is required after power-up, before the first write operation may occur. The QS723611/21 is fully ready for operation after being reset. No device programming is required if the default states described below are acceptable. A reset operation initializes the read-address and write-address pointers for FIFO #1 and FIFO #2 to those FIFOs' first physical memory locations. If the respective outputs are enabled, the initial contents of these first locations appear at the outputs. FIFO and mailbox status flags are updated to indicate an empty condition. In addition, the programmable-status-flag offset values are initialized to eight. Thus, the AE1/AE2 flags get asserted within eight locations of an empty condition, and the AF1/AF2 flags likewise get asserted within eight locations of a full condition, for FIFO #1/FIFO #2, respectively. ### **Bypass Operation** During reset (whenever $\overline{\text{RS}}$ is LOW) the device acts as a registered transceiver, bypassing the internal FIFO memories. Port A acts as the master port. A write or read operation on Port A during reset transfers data directly to or from Port B. Port B is considered to be the slave, and cannot perform write or read operations independently on its own during reset. The direction of the bypass data transmission is determined by the R/WA control input, which does not get overridden by the RS input. Here, a "write" operation means passing data from Port A to Port B, and a "read" operation means passing data from Port B to Port A. The bypass capability may be used to pass initialization or configuration data directly between a master processor and a peripheral device during reset. # **Address Modes** Address pins select the device resource to be accessed by each port. Port A has three resource-register-select inputs, A0A, A1A and A2A, which select between FIFO access. mailbox-register access. control-register access. and programmable flag-offset-value register access. Port B has a single address input, A0B, to select between FIFO access or mailbox-register access. TABLE 1. RESOURCE-REGISTER ADDRESSES | A2A | A1A | Aoa | Resource | | | |-----|--------|-----|-------------------------------------------------------------------------|--|--| | | | POF | RT A | | | | Н | Н | Н | FIFO | | | | Н | Н | L | Mailbox | | | | Н | L | Н | ĀĒ2, ĀĒ2, ĀĒ1, ĀĒ1 Flag<br>Offset Registers (36-bit Mode) | | | | Н | L | L | Control Registers Flag-<br>Synchronization and Parity<br>Operating Mode | | | | L | Н | Н | AE1 Flag Offset Registers | | | | Ĺ | Н | L | AF1 Flag Offset Registers | | | | L | L | Н | AE <sub>2</sub> Flag Offset Registers | | | | L | L | L | AF2 Flag Offset Registers | | | | | Аов | | Resource | | | | | PORT B | | | | | | | Н | | FIFO | | | | | L | | Mailbox | | | The status of the resource-register-select inputs is sampled at the rising edge of an enabled clock (CKA or CKB). Resource-register select-input address definitions are summarized in Table 1. ### **Control Register** The eighteen Control-Register bits govern the synchronization mode of the fullness-status flags at each port, the choice of odd or even parity at both ports, the enabling of parity generation for data flow at each port, the optional latching behavior of the parity-error flags at each port, and the selection of a full-word or half-word or single-byte field for parity checking. A reset operation initializes the QS723611/21 Control Register for QS725420 compatible operation, but it may be reprogrammed at will at any time during QS723611/21 operation. ### **FIFO Write** Port A writes to FIFO #1, and Port B writes to FIFO #2. A write operation is initiated on the rising edge of a clock (CKA or CKB) whenever the appropriate enable (ENA or ENB) is held HIGH; the appropriate request (REQA or REQB) is held HIGH; the appropriate read/write control (R/WA a R/WB) is held LOW; the FIFO address is selected for the address inputs (A2A-A0A or A0B); and the prescribed setup times and hold times are observed for all of these signals. Setup times and hold times must also be observed on the data-bus pins (D0A-D35A or D0B-D35B). MDSF-00023-00 Normally, the appropriate output enable signal ( $\overline{OE}$ A or $\overline{OE}$ B) is HIGH. to disable the outputs at that port, so that the data word present on the bus from external sources gets stored. However, a "loopback" mode of operation also is possible, in which the data word supplied by the outputs of one internal FIFO is "turned around" at the port and read back into the other FIFO. In this mode, the outputs at the port are not disabled. To remain within specification for all timing parameters, the clock cycle frequency must be reduced slightly below the value which otherwise would be permissible for that speed grade of QS723611/21. When a FIFO full condition is reached, write operations are locked out. Following the first read operation from a full FIFO, another memory location is freed up, and the corresponding full flag is de-asserted (FF = HIGH). The first write operation should begin no earlier than a first write latency (tFwL) after the first read operation from a full FIFO, to ensure that correct read data are retrieved. ### FIFO Read Port A reads from FIFO #2 and Port B reads from FIFO #1. A read operation is initiated on the rising edge of a clock (CKA or CKB) whenever: the appropriate enable (ENA or ENB) is held HIGH: the appropriate request (REQA or REQB) is held HIGH: the appropriate read/write control (R/WA or R/WB) is held HIGH: the FIFO address is selected for the address inputs (A2A-A0A or A0): and the prescribed setup times and hold times are observed for all of these signals. Read data becomes valid on the data-bus pins (D35A-D0A or D35B-D0B) by a time the after the rising clock (CKA or CKB) edge, provided that the data outputs are enabled. CEA and OEB are assertive LOW, asynchronous, output enable control input signals. Their effect is only to enable or disable the output drivers of the respective port. Disabling the outputs does not disable a read operation; data transmitted to the corresponding output register will remain available later, when the outputs again are enabled, unless it subsequently is overwritten. When an empty condition is reached, read operations are locked out until a valid write operation(s) has loaded additional data into the FIFO. Following the first write to an empty FIFO, the corresponding empty flag (EF) will be de-asserted (HIGH). The first read operation should begin no earlier than a first read latency (tfrl) after the first write to an empty FIFO, to ensure that correct read data is retrieved. ### **Dedicated FIFO Status Flags** Six dedicated FIFO status flags are included for full (FF and FF2), half-full (HF and HF2), and empty (EF and EF2). FF, HF, and EF indicate the status of FIFO #1; and FF2, HF2, and EF2 indicate the status of FIFO #2 A Full flag is asserted following the rising clock edge for a write operation that fills the FIFO. A Full flag is deasserted following the falling clock edge for a read operation to a full FIFO. A Half-Full flag is updated following the rising clock edge of a read or write operation to a FIFO. An Empty flag is asserted following the rising clock edge for a read operation that empties the FIFO. An Empty flag is de-asserted following the falling clock edge for a write operation to an empty FIFO. ### **Programmable Status Flags** Four programmable FIFO status flags are provided: two for almost-full $(\overline{AF}$ and $\overline{AF2})$ , and two for almost-empty $(\overline{AE1}$ and $\overline{AE2})$ . Thus, each port has two programmable flags to monitor the status of the two internal FIFO buffer memories. The offset values for these flags are initialized to eight locations from the respective FIFO boundaries during reset but can be reprogrammed over the entire FIFO depth. An Almost-Full flag is asserted following the rising clock edge for a write operation which has partially filled the FIFO up to the 'almost-full' offset point. An Almost-Full flag is de-asserted following the first subsequent falling clock edge after a read operation which has partially emptied the FIFO down past the 'almost-full' offset point. An Almost-Empty Flag is asserted following the first subsequent rising clock edge after a read operation which has partially emptied the FIFO down to the 'almost empty' offset point. An Almost-Empty Flag is deasserted following the first subsequent falling clock edge after a write operation which has partially filled the FIFO up past the 'almost-empty' offset point. Flag offsets may be written or read through the Port A data bus. All four programmable FIFO status flag offsets can be set simultaneously through a single 36-bit status word, or each programmable flag offset can be set individually. through one of four 9-bit (QS723611) or 10-bit (QS723621) status words. Table 3A and 3B illustrates the data format for flag-programming words. Note that when all four offsets are set simultaneously in a QS723621, the settings are limited to magnitudes expressible in nine bits; for larger offset values, the individual setting option must be used (See Figure 3B). Also, Tables 4A and 4B defines the meaning of each of the five flags, both the dedicated flags and the flagprogramming flags, for the QS723611 and QS723621 respectively. **NOTE**: Control inputs which may affect the computation of flag values at a port generally should not change while the clock for that port is HIGH, since some updating of flag values takes place on the falling edge of the clock. # **Mailbox Operation** Two mailbox registers are provided for passing system hardware or software control/status words between ports. Each port can read its own mailbox and write to the other port's mailbox. Mailbox access is performed on the rising edge of the controlling FIFO's clock, with the mailbox address selected and the enable (ENA or ENB) HIGH. That is, writing to mailbox register #1, or reading from mailbox register #2, is synchronized to CKA; and writing to mailbox register #1, is synchronized to CKB. The R/Wa/B and OEa/B pins control the direction and availability of mailbox-register accesses. Each mailbox register has its own New-Mail-Alert Flag (MBF1 and MBF2), which is synchronized to the reading port's clock. These new-mail-alert flags are status indicators only and cannot inhibit mailbox-register read or write operations. ### Request Acknowledge Handshake A synchronous, request-acknowledge handshake feature is provided for each port, to perform boundary synchronization between asynchronous-operated ports. The use of this feature is optional. When it is used, the request input (REQA/B) is sampled at a rising clock edge. With REQA/B HIGH, R/WA/B determines whether a FIFO read operation or a FIFO write operation is being requested. The acknowledge output (ACKA/B) is updated during the following clock cycle(s). ACKA/B meets the setup and hold time requirements of the enable input (ENA or ENB). Therefore, ACKA/B may be tied back to the enable input to directly gate FIFO accesses, at a slight decrease in maximum operating frequency. The assertion of ACKa/B signifies that REQa/B was asserted. However, ACKa/B does not depend logically on ENa/B; and thus the assertion of ACKa/B does not prove that a FIFO write access or a FIFO read access actually took place. While REQa/B and ENa/B are being held HIGH, ACKa/B may be considered as a synchronous, predictive boundary flag. That is, ACKa/B acts as a synchronized predictor of the Al- most-Full flag $\overline{AE}$ for write operations, or as a synchronized predictor of the Almost-Empty flag $\overline{AE}$ for read operations. Outside the "almost-full" region and the "almost-empty" region, ACKA/B remains continuously HIGH whenever REQA/B is held continuously HIGH. Within the "almost-full" region or the "almost-empty" region, ACKA/B occurs only on every third cycle, to prevent an overrun of the FIFO's actual full or empty boundaries, and to ensure that the tFWL (first-write latency) and tFRL (first-read latency) specifications are satisfied before ACKA/B is received. The "almost-full region" is defined as "that region, where the Almost-Full flag is being asserted"; and the "almost-empty region" as "that region, where the Almost-Empty flag is being asserted." Thus, the extent of these "almost" regions depends on how the system has programmed the offset values for the Almost-Full flags and the Almost-Empty flags. If the system has not programmed them, then these offset values remain at their default values, eight in each case. If a write attempt is unsuccessful because the corresponding FIFO is full, or if a read attempt is unsuccessful because the corresponding FIFO is empty, ACKA/B is not asserted in response to REQA/B. If the REQ/ACK handshake is not used, then the REQA/B input may be used as a second enable input, at a possible minor loss in maximum operating speed. In this case, the ACKA/B output may be ignored. **NOTE**: Whether or not the REQ/ACK handshake is being used, the REQA/B input for a port must be asserted for that port to function at all-for FIFO, mailbox, or data-bypass operation. ### **Data Retransmit** A retransmit operation resets the read-address pointer of the corresponding FIFO (#1 or #2) back to the first FIFO physical memory location. so that data may be reread. The write pointer is not affected. The status flags are updated, and a block of up to 512/1K data words, which previously had been written into and read from a FIFO, can be retrieved. The block to be retransmited is bounded by the first FIFO memory location and the FIFO memory location addressed by the write pointer. FIFO #1 retransmit is initiated by strobing the $\overline{RT1}$ pin LOW. FIFO #2 retransmit is initiated by strobing to a FIFO should be stopped while the corresponding retransmit signal is being asserted. ### **Parity Checking** The Parity check flags, $\overline{PFA}$ and $\overline{PFB}$ , are asserted (LOW) whenever there is a parity error in the data word present on the Port A data bus or the Port B data bus, respectively. The inputs to the parity-evaluation logic come directly (via isolation transistors) from the data-bus bonding pads, in each case. Thus, $\overline{PFA}$ and $\overline{PFB}$ provide parity-error indications for whatever 36-bit words are present at Port A and Port B, respectively, regardless of whether these words originated within the QS723611/21 or in the external system. The four bytes of a 36-bit data word are grouped as D0-D8, D9-D17, D18-D26, and D27-D35. The parity of each 9-bit byte is individually checked, and the four single-bit parity indications are logically inclusive-ORed and inverted to produce the parity-flag output. If the Parity Policy bit (Control-Register bit 09) is HIGH, then parity at Port B will be computed over the field defined by the Word-Width Selection control inputs WS0 and WS1, and then may be for full-words, for half-words, or for single bytes. Otherwise, parity will be computed over full-words regardless of the setting of WS0 and WS1. Parity checking is initialized for odd parity at reset, but can be reprogrammed for even parity or for odd parity during operation. Control-register bit 0 (zero) selects the parity mode, odd or even (see Tables 3, 5, and 6 and Figure 6). A I nine bits of each byte are treated alike by the parity logic. The byte parity over the nine bits is compared with the parity mode bit in the control register, to generate a byte-parity-error indication. Then, the four byte-parity-error signals are NORed together, to compute the assertive-LOW parity-flag value. This value may pass through to the output pin on a flowthrough basis, or it may be latched, according to the setting of the Control-Register latching bit for that port (bit 02 or bit 11). ### **Parity Generation** Unlike parity checking, parity generation at a port operates only when it is explicitly invoked by setting the corresponding Control-Register bit for that port (bit 01 or bit 10) HIGH. The presumed division of words into bytes still remains the same as for parity checking. However, it is no longer true that all nine bits of each byte are treated alike; now, the most-significant bit of each byte is explicitly designated as the parity bit for the byte. The parity-generation process records a new value into that bit position for each byte passing through the port. If the Parity Policy bit (Control Register 09) is HIGH, parity at Port B will be generated for full-words, for half-words, or for single bytes according to the setting of the Word-Width Selection control inputs WS0 and WS1. Otherwise, parity will be generated for full-words regardless of the setting of WS0 and WS1. The parity bits generated may be even or odd, according to the setting of Control Register bit 00, which is the same bit that governs their interpretation during parity checking. # Word-Width Selection and Byte-Order Reversal on Port B The word width of data access on Port B is selected by the WS0 and WS1 control inputs. WS0 and WS1 both are tied HIGH for 36-bit access; they both are tied LOW for single-byte access. For double-byte access, WS1 is tied LOW; WS0 is tied HIGH for straight-through transmission of 36-bit words, or tied LOW for on-the-fly byte-order reversal of the four bytes in the word ('big-endian to little endian conversion'). (See Table 2). In the single-byte-access or double-byte access modes, FIFO write operations on Port B essentially pack the data to form 36-bit words, as viewed from Port A. Similarly, single-byte or double-byte FIFO read operations on Port B essentially unpack 36-bit words through a series of shift operations. FIFO status flags are updated following the last access which forms a complete 36-bit transfer. Since the values for each status flag are computed by logic directly associated with one of the two FIFO-memory arrays, and not by logic associated with Port B, the flag values reflect the array fullness situation in terms of complete 36-bit words, and not in terms of bytes or double bytes. **TABLE 2. PORT B WORD-WIDTH SELECTION** | WS1 | WS0 | Port B Data Width | |-----|-----|---------------------| | Ξ | Н | 36-Bit | | Н | L | 36-Bit with | | | | Byte Order Reversal | | L | Н | 18-Bit | | L | L | 9-Bit | # **QS723611, QS723621 PRELIMINARY** However, there is no such restriction for switching from writing to reading, or from reading to writing, at Port B. As long as trivial, and to are satisfied, R/We may change state after any single-byte or double-byte access, and not only after a full 36-bit-word access. Also, WS0 and WS1 may be changed between full-words during FIFO operation, without the need for any reset operation, or for passing any dummy words on through in advance of real data. If such a change is made other than at a full-word boundary, however, at least one dummy word should be used. Also, the word-width-matching feature continues to operate properly in "loopback" mode. Note that the programmable word-width-matching feature is only supported for FIFO accesses. Mailbox and data bypass operations do not support word-width matching between Port A and Port B. Tables 2 and Figures 7 and 8 summarize word-width selection for Port B. # TABLE 3A, QS723611 RESOURCE-REGISTER PROGRAMMING | F | esourc<br>Registe<br>Addres | er | | | | | |-----|----------------------------------------------|----------|--------------------------|---------------------------|---------------------------|---------------------------| | A2A | <b>A</b> 1A | A0A | | Resource-Regist | er Contents | _ | | | | | | NORMAL FIFO O | PERATION | | | | | | D35A | | | DOA | | Н | _H | Н | X | | <u>.</u> . | X | | | | | | | | | | | | | | MAILE | вох | | | H | Н | | D35A<br>X | | | DOA | | п | <del></del> - | | <u> </u> | | | X | | | | | ĀĒ2 | , AE2, AF1, AE1 FLAG R | EGISTER (36-BIT M | ODE) | | | | _ | D35A-D27A | D26A-D18A | D17A-D9A | D8A-D0A | | Н | L | Н | AF2 Offset <sup>11</sup> | AE2 Offset <sup>(1)</sup> | AF1 Offset <sup>111</sup> | AE1 Offset <sup>(1)</sup> | | | | | | | | | | | | | CONTROL REGIS | STER: FLAG SYNCHRO | NIZATION, PARITY | CONFIGURATION | | | | | D35A | | | D8A D1A D0A | | H | L | L | X | X | Port B Control® | Port A Control 31 PM-21 | | | | | <del> </del> | 9-BIT AE1 FLAG OF | ECET DECICIED | <del></del> | | | - | | D35A | 3-DIT ACT FLAG OF | D9/ | N D8A-D0A | | ī | Н. | Н | X | | > | | | | <b>!</b> '' | , | Λ, | | / | I ALI Oliset | | | | | | 9-BIT AF1 FLAG OF | FSET REGISTER | | | | | | D35A | | D9/ | A D8A-D0A | | Ļ | Н. | L | X | | > | AF1 Offset'1' | | | | | | | | | | | | | <u> </u> | 9-BIT AE2 FLAG OF | | | | | <del> </del> | <u> </u> | D35A | | D9/ | | | Ļ | <u> </u> | <u>H</u> | X | | > | AE2 Offset <sup>(1)</sup> | | | | | | 9-BIT AF2 FLAG OF | ECET DECICTED | | | | <del> </del> | | D35A | 3-DII AFZ FLAG OF | PSET REGISTER D9/ | D8A-D0A | | L | | L | X | | | | | ١. | L L | L L | | | / | ALZ Ollset | - 1. All four programmable-flag offset values are initialized to eight (8) during a reset operation. - 2. Odd parity = HIGH; even parity = LOW. The parity mode is initialized to odd during a reset operation. - 3. See Tables 5 and 6 and Figure 6 for the detailed format of the Control Register word. # TABLE 3B. QS723621 RESOURCE-REGISTER PROGRAMMING | Ī | esourc<br>Registe<br>Addres | er<br>S | | | | | |-------------------|-----------------------------|---------|-------------|-------------------------|-------------------|-----------------------------------------------| | A2A | <b>A</b> 1A | A0A | | Resource-Regist | er Contents | | | | | | | NORMAL FIFO O | PERATION | | | | | | D35A | | | D0A | | _н_ | Н. | H | X | | | X | | <b> </b> | | | | | | | | ⊢— | | | | MAILE | BOX | | | L | | | D35A | | <del></del> | DOA. | | _ <u>H</u> _ | Н | L | X | | | X | | ├─ | | | ĀĒ2 | , AE2, AF1, AE1 FLAG RE | GISTER (36-BIT MC | DE)(4) | | | | | D35A-D27A | D26A-D18A | D17A-D9A | D8A-D0A | | Н | L | Н | ĀF2 Offset | AE2 Offset | AF1 Offset | ĀĒ1 Offset <sup>(1)</sup> | | | | | | | | | | | | | CONTROL REG | ISTER: FLAG SYNCHRO | NIZATION, PARITY | CONFIGURATION | | | | | D35A | | | D8A D1A D0A | | <u> </u> | L | L | X | Х | Port B Control 3: | Port A Control <sup>12</sup> PM <sup>21</sup> | | | - | - | | 10-BIT AE1 FLAG O | ECCET DECICEED | | | | | | D35A | 10-BIT AET FLAG OF | D10A | D9A-D0A | | $\vdash$ $\vdash$ | H | Н | X | | | | | | | | , A | | / | ALI Oliset | | | | | | 10-BIT AF1 FLAG OI | FFSET REGISTER | | | | | | D35A | | D10A | | | L | Н | L | X | | | AF1 Offset'' | | L | | | | | | | | | | | | 10-BIT AE2 FLAG O | | | | | | | D35A | | D10A | | | | <u> </u> | H | X | | X | AE2 Offset <sup>1</sup> | | | | | | 10-BIT AF2 FLAG O | EEGET DECICTED | | | <b></b> | | | D35A | 10-DIT AFZ FLAG OF | D10A | D9A-D0A | | <u> </u> | | | X | | Χ | | | _ <u>`</u> | _ | | 73 | <del></del> | | 7112 011001 | - All four programmable-flag offset values are initialized to eight (8) during a reset operation. Parity Mode: Odd parity = HIGH; even parity = LOW. The parity mode is initialized to odd during a reset operation. See Tables 5 and 6 and Figure 6 for the detailed format of the Control Register word. For 36-bit Flag Register Control word, with only 9 bits to program per flag offset: Offset is limited to a value of 511. If a greater value is desired, individual flag offset register programming is required. TABLE 4A. QS723611 FLAG DEFINITION TABLE | | Valid Full-V | Vord Read | Cycles R | emaining | Valid Full-Word Write Cycles Remaining | | | | |------|--------------|-----------|----------|----------|----------------------------------------|-----|-------------|---------| | | Flag | | Flag | = HIGH | Flag = LOW | | Flag = HIGH | | | Flag | Min | Max | Min | Max | Min | Max | Min | Max | | FF | 512 | 512 | 0 | 511 | 0 | 0 | 1 | 512 | | ĀĒ | 512 – p | 512 | 0 | 511 - p | 0 | р | p + 1 | 512 | | HF | 257 | 512 | 0 | 256 | 0 | 255 | 256 | 512 | | ĀĒ | 0 | q | q + 1 | 512 | 512 – q | 512 | 0 | 511 – q | | EF | 0 | 0 | 1 | 12 | 512 | 512 | 0 | 511 | ### Note: TABLE 4B. QS723621 FLAG DEFINITION TABLE | | Valid Full-V | Vord Read | Cycles R | emaining | Valid Full-Word Write Cycles Remaining | | | | |------|--------------|-----------|------------|----------|----------------------------------------|-------|-------------|----------| | | Flag | | = LOW Flag | | Flag | = LOW | Flag = HIGH | | | Flag | Min | Max | Min | Max | Min | Max | Min | Max | | FF | 1024 | 1024 | 0 | 1023 | 0 | 0 | 1 | 1024 | | ĀĒ | 1024 – p | 1024 | 0 | 1023 – р | 0 | р | p + 1 | 1024 | | HF | 513 | 1024 | 0 | 512 | 0 | 511 | 512 | 1024 | | ĀĒ | 0 | q | q + 1 | 1024 | 1024 – q | 1024 | 0 | 1023 – q | | ĒĒ | 0 | 0 | 1 | 1024 | 1024 | 1024 | 0 | 1023 | <sup>1.</sup> q = Programmable almost-empty offset value (default value: <math>q = 8). p = Programmable almost-full offset value (default value: p = 8). <sup>1.</sup> q = Programmable almost-empty offset value (default value: <math>q = 8). p = Programmable almost-full offset value (default value: <math>p = 8). # **QS723611, QS723621 PRELIMINARY** # TABLE 5. CONTROL REGISTER FORMAT | PORT | COMMAND<br>REGISTER<br>BITS | CODE | VALUE<br>AFTER<br>RESET | FLAGS<br>AFFECTED,<br>IF ANY | DESCRIPTION | NOTES | |------|-----------------------------|--------|-------------------------|------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | A, B | 00 | L | | PFA, PFB | EVEN parity in effect. | A correct 9-bit byte has an even number of ones. | | | | Н | Н | | ODD parity in effect | A correct 9-bit byte has an odd number of ones. | | | | L | | | Disable Port A pairty generation. | No overwriting of parity bits. | | | 01 | н | L | - | Enable Port A pairty generation | Parity bit over eight least-<br>significant bits of each byte is<br>overwritten into the most-<br>significant bit of that byte | | | 02 | Ļ | L | PFΔ | Port A parity-error flag operates 'flow-through.' | PFA# is subject to transient glitches while data bus is changing | | | | I | | | Port A parity-error flag is latched by CKA | PF <sub>4</sub> # remains steady until its value should change. | | | 00 | L | | EF2 | Set by * CK4, reset by * CKe. | Asynchrouous flag clocking | | , | 03 | н | L | | Set and reset by ^ CKa. | Synchronous flag clocking. | | Α | 0.4 | L | | ĀĒ2 | Set by \ CK4. reset by \ CK8 | Asynchronous flag clocking. | | | 04 | Н | L | | Set and reset by ^ CK4. | Synchronous flag clocking. | | | | LL | | HF1 | Set by ^ CKA, reset by ^ CKB | Asynchronous flag clocking | | | 06. 05 | LH | LL | | Set and reset by ^ CKe. | Synchronous flag clocking by Port B clock. | | | | HL, HH | | | Set and reset by ^ CKA | Synchronous flag clocking by Port A clock | | | 07 | L | | ĀF1 | Set by ^ CKa, reset by ^ CKa | Asynchronous flag clocking. | | | | Н | Ļ | | Set and reset by ^ CK | Synchronous flag clocking | | | 00 | L | | FF1 | Set by ^ CKs, reset by ^ CKs. | Asynchronous flag clocking. | | | 08 | Н | L | | Set and reset by ^ CKA | Synchronous flag clocking. | | | 09 | L | | PFe | Parity check computed over all four bytes of each word | Full-word parity-error indication regardless of WS1-WS0 setting. | | | | н | L | | Parity check computed over half-word or single-byte according to WS1-WS0 setting. | Full-word, half-word, or single-byte parity-error indication according to WS1-WS0 setting. | | | 10 | ٦ | | | Disable Port B parity generation | No overwriting of parity bits. | | | | н | L | | Enable Port B parity generation | Parity bit over eight least-<br>significant bits of each byte is<br>overwritten into the most-<br>significant bit of that byte. | | В | 11 | L | L | PF€ | Port B parity-error flag operates 'flowthrough ' | PFB is subject to translet glitches while data bus is changing | | | | н | | | Port B parity-error flag is latched by CKs. | PFe remains steady until its value should change. | | | 12 | L | L | EF1 | Set by * CKs reset by * CKs | Asynchronous flag clocking | | | | н | | | Set and reset by `CKe. | Synchronous flag clocking | | | | L | L | | Set by ^ CKP, reset by ^ CKA | Asynchronous flag clocking. | | | | Н | | | Set and reset by ^ CKs. | Synchronous flag clocking | | | 15, 14 | LL | | HF2 | Set by ^ CKs. reset by ^ CKs. | Asynchronous flag clocking. | | | | LH | LL | | Set and reset by ' CKA. | Synchronous flag clocking by Port A clock | | | | HL, HH | | | Set and reset by 1 CKs | Synchronous flag clocking by Port B clock | TABLE 5. CONTROL REGISTER FORMAT (Continued) | PORT | COMMAND<br>REGISTER<br>BITS | CODE | VALUE<br>AFTER<br>RESET | FLAGS<br>AFFECTED,<br>IF ANY | DESCRIPTION | NOTES | |------|-----------------------------|------|-------------------------|------------------------------|-------------------------------|-----------------------------| | | 16 | L | | ĀĒ2 | Set by ^ CKB, reset by ^ CKA. | Asynchrouous flag clocking. | | В | ,,, | Н | | ""- | Set and reset by ^ CKs. | Synchrouous flag clocking. | | | 17 | , L | | FF2 | Set by ^ CKs, reset by ^ CKs. | Asynchrouous flag clocking. | | | | | ] | FF2 | Set and reset by ^ CKB. | Synchrouous flag clocking. | TABLE 6. CONTROLLABLE FUNCTIONS | TYPE | DESCRIPTION | CONTROL REGISTER BIT | | | | |----------------------|-------------------------------------------------|----------------------|--------|--|--| | 1170 | DESCRIPTION | PORT A | PORT B | | | | | Even/Odd | O¹ | 01 | | | | Doritu | Policy for 9/18-Bit Word Width Selection | - | 9 | | | | Parity | Generation: Enable/Disable | 1 | 10 | | | | | Flag Behavior: Latched/Flowthrough | 2 | 11 | | | | | EF Synchronous/Asynchronous | 3 | 12 | | | | | AE Synchronous/Asynchronous | 4 | 13 | | | | Flag Synchronization | HF Synchronous-With-Write/Synchronous-With-Read | 5-6 | 14-15 | | | | | AF Synchronous/Asynchronous | 7 | 16 | | | | | FF Synchronous/Asynchronous | 8 | 17 | | | FIGURE 6. QS723611/21 CONTROL REGISTER FORMATS <sup>1.</sup> The QS723611/21 also have this Control-Register function. The same Control-Register bit, bit 00, controls both Port A and Port B functionality. ### PORT B WORD-WIDTH SELECTION # FIGURE 7A. 36-18 FUNNELING THROUGH FIFO #1 # FIGURE 7B. 36-9 FUNNELING THROUGH FIFO #1 - 1 The heavy black borders on the register segments indicate the main data path, suitable for most applications. Alternate paths feature a different ordering of bytes within a word, at Port B. - 2 The funneling process does not change the ordering of bits within a byte. Halfwords (Figure 7A) or bytes (Figure 7B) are transferred in parallel form from Port A to Port B. - 3 The word-width setting may be changed during system operation: however, two clock intervals should be allowed for these signals to settle before again attempting to read data D35-D0. Also, incomplete data words may occur when the word width is changed from shorter to longer at an inappropriate point in the data block passing through the FIFO. # FIGURE 8A. 18-TO-36 DEFUNNELING THROUGH FIFO #2 # FIGURE 8B. 9-TO-36 DEFUNNELING THROUGH FIFO #2 - 1. The heavy black borders on the register segments indicate the only data paths used. The other byte segments of Port B do not participate in the data path during defunneling. - 2. The defunneling process does not change the ordering of bits within a byte. Halfwords (Figure 8A) or bytes (Figure 8B) are transferred in parallel form from Port A to Port B. - 3. The word-width setting may be changed during system operation; however, two clock intervals should be allowed for these signals to settle before again attempting to send data. Also, incomplete data words may occur when the word width is changed from shorter to longer, at an inappropriate point in the data block passing through the FIFO. # **TIMING DIAGRAMS** # FIGURE 9. RESET TIMING - 1. RS overrides all other input signals, except for R/W<sub>A</sub>, EN<sub>A</sub>, and REQ<sub>A</sub>. It operates asynchronously. RS operates whether or not EN<sub>A</sub> and/or EN<sub>B</sub> are asserted. However, at least one rising edge and one falling edge of both CK<sub>A</sub> and CK<sub>B</sub> must occur while RS is being asserted (is LOW), with timing as defined by t<sub>RSS</sub> and t<sub>RSH</sub>. - Otherwise, t<sub>RSS</sub>, t<sub>RSH</sub> need not be met unless the rising edge of CK<sub>A</sub> and/or CK<sub>B</sub> occurs while that clock is enabled. - The parity-check even/odd selection (Control Register bit 00) is initialized to odd byte parity at reset (HIGH). All other Control Register bits are initialized LOW. - 4. The AE and AF flag offsets are initialized to eight locations from the boundary at reset. # FIGURE 10. DATA BYPASS TIMING - 1. t<sub>RSS</sub>, t<sub>RSH</sub> need not be met unless the rising edge of CK<sub>A</sub> or CK<sub>B</sub> occurs while that clock is enabled. - Port A is considered the master port for bypass operation. Thus, CK<sub>A</sub>, R/W<sub>A</sub>, EN<sub>A</sub>, and REQ<sub>A</sub> control the transmission of data between ports at reset. # FIGURE 11. PORT A FIFO READ/WRITE - The Port A Parity Error Flag (PF<sub>A</sub>) reflects the parity status of data present on the data bus, after a delay t<sub>PF</sub>, when operated asynchronously. - The Port A Parity Error Flag (PF<sub>A</sub>) reflects the parity status of data present on the data bus during the previous clock cycle, and meeting the setup time at CK<sub>A</sub>, when operated synchronously. - 3. The status of $\overline{OE}_A$ does not gate read or write operations. - If OE<sub>A</sub> is left LOW during a write operation, then the previous data held in the output latch is written back into FIFO #1. # FIGURE 12. PORT B FIFO READ/WRITE - The Port B Parity Error Flag (PF<sub>B</sub>) reflects the parity status of data present on the data bus, after a delay t<sub>PF</sub>, when operated asynchronously - The Port B Parity Error Flag (PF<sub>B</sub>) reflects the parity status of data present on the data bus during the previous clock cycle, and meeting the setup time at CK<sub>B</sub>, when operated synchronously. - 3 The status of OEB does not gate read or write operations. - 4. If OE<sub>B</sub> is left LOW during a write operation, then the previous data held in the output latch is written back into FIFO #2 # FIGURE 13. PORT A MAILBOX ACCESS - 1. Both edges of $\widehat{\text{MBF}}_2$ are synchronized to the Port A clock, $\text{CK}_A$ . - 2. Both edges of MBF, are synchronized to the Port B clock, CK<sub>B</sub>. - There is a maximum of two CK<sub>B</sub> clock cycles of synchronization latency before MBF<sub>1</sub> is asserted to indicate valid new mailbox data. - 4. The status of mailbox flags does not prevent mailbox read or write operations. # FIGURE 14. PORT B MAILBOX ACCESS - 1. Both edges of MBF<sub>2</sub> are synchronized to the Port A clock, CK<sub>A</sub>. - 2. Both edges of MBF, are synchronized to the Port B clock, CKB. - There is a maximum of two CK<sub>A</sub> clock cycles of synchronization latency before MBF<sub>2</sub> is asserted to indicate valid new mailbox data. - 4. The status of mailbox flags does not prevent mailbox read or write operations. # FIGURE 15. FLAG PROGRAMMING - 1. For valid flag address codes and data formats, see Table 3. - 2. If flag status is altered by flag programming, the updated flags will be valid within a time tage - 3. The Control Register may be loaded or read back as shown here, with A2A, A1A, A0A = HLL. # FIGURE 16. EMPTY FLAG TIMING, WHEN ASYNCHRONOUS - A<sub>2A</sub>, A<sub>1A</sub>, and A<sub>0A</sub> all are held HIGH for FIFO access at Port A. A<sub>0B</sub> is held HIGH for FIFO access at Port B. Parameters without parentheses apply to FIFO #2 operation. Parameters with parentheses apply to FIFO #1 operation. - 3. Assertion of the Empty Flags is controlled by rising clock edges; whereas, deassertion of the Empty Flags is controlled by falling clock edges. # FIGURE 17. EMPTY FLAG TIMING, WHEN SYNCHRONOUS - 1 $A_{2A}$ , $A_{1A}$ , and $A_{0A}$ all are held HIGH for FIFO access at Port A. $A_{0B}$ is held HIGH for FIFO access at Port B. - 2 Parameters without parentheses apply to FIFO #2 operation. Parameters with parentheses apply to FIFO #1 operation. - Assertion of the Empty Flags is controlled by rising clock edges; whereas, internal deassertion of the Empty Flags is controlled by falling clock edges, and their external deassertion is controlled by rising clock edges - 4. 1<sub>SKEW2</sub> is the minimum time between a falling CK<sub>B</sub> (CK<sub>A</sub>) edge and a rising CK<sub>A</sub> (CK<sub>B</sub>) edge for EF to change predictably during the current clock cycle. If the time between the falling edge of CK<sub>B</sub> (CK<sub>A</sub>) and the rising edge of CK<sub>A</sub> (CK<sub>B</sub>) is less than t<sub>SKEW2</sub>, then it is not guaranteed that EF will change state until the next following CK<sub>A</sub> (CK<sub>B</sub>) edge. # FIGURE 18. ALMOST-EMPTY FLAG TIMING, WHEN ASYNCHRONOUS - NOTES: 1. A<sub>2A</sub>, A<sub>1A</sub>, and A<sub>0A</sub> all are held HIGH for FIFO access at Port A. A<sub>0B</sub> is held HIGH for FIFO access at Port B. 2. Parameters without parentheses apply to FIFO #2 operation. Parameters with parentheses apply to FIFO #1 operation. 3. Assertion of the Almost-Empty Flags is controlled by rising clock edges; whereas, deassertion of the Almost-Empty Flags is controlled by falling clock edges. # FIGURE 19. ALMOST-EMPTY FLAG TIMING, WHEN SYNCHRONOUS - 1. $A_{2A}$ , $A_{1A}$ , and $A_{0A}$ all are held HIGH for FIFO access at Port A. $A_{0B}$ is held HIGH for FIFO access at Port B. - Parameters without parentheses apply to FIFO #2 operation. Parameters with parentheses apply to FIFO #1 operation. - Assertion of the Almost-Empty Flags is controlled by rising clock edges; whereas, internal deassertion of the Almost-Empty Flags is controlled by falling clock edges, and their external deassertion is controlled by rising clock edges. - 4. t<sub>SKEW2</sub> is the minimum time between a falling CK<sub>B</sub> (CK<sub>A</sub>) edge and a rising CK<sub>A</sub> (CK<sub>B</sub>) edge for ĀĒ to change predictably during the current clock cycle. If the time between the falling edge of CK<sub>B</sub> (CK<sub>A</sub>) and the rising edge of CK<sub>A</sub> (CK<sub>B</sub>) is less than t<sub>SKEW2</sub>, then it is not guaranteed that ĀĒ will change state until the next following CK<sub>A</sub> (CK<sub>B</sub>) edge. # FIGURE 20. FULL FLAG TIMING, WHEN ASYNCHRONOUS - A<sub>2A</sub>, A<sub>1A</sub>, and A<sub>0A</sub> all are held HIGH for FIFO access at Port A. A<sub>0B</sub> is held HIGH for FIFO access at Port B. - Parameters without parentheses apply to FIFO #1 operation. Parameters with parentheses apply to FIFO #2 operation. - Assertion of the Full Flags is controlled by rising clock edges; whereas, deassertion of the Full Flags is controlled by falling clock edges. - 1. $A_{2A}$ , $A_{1A}$ , and $A_{0A}$ all are held HIGH for FIFO access at Port A. $A_{0B}$ is held HIGH for FIFO access at Port B. - Parameters without parentheses apply to FIFO #1 operation. Parameters with parentheses apply to FIFO #2 operation. - Assertion of the Full Flags is controlled by rising clock edges: whereas, internal deassertion of the Full Flags is controlled by falling clock edges, and their external deassertion is controlled by rising clock edges. - 4. t<sub>SKEW1</sub> is the minimum time between a falling CK<sub>B</sub> (CK<sub>A</sub>) edge and a rising CK<sub>A</sub> (CK<sub>B</sub>) edge for FF to change predictably during the current clock cycle. If the time between the falling edge of CK<sub>B</sub> (CK<sub>A</sub>) and the rising edge of CK<sub>A</sub> (CK<sub>B</sub>) is less than t<sub>SKEW1</sub>, then it is not guaranteed that FF will change state until the next following CK<sub>A</sub> (CK<sub>B</sub>) edge. # FIGURE 22. ALMOST-FULL FLAG TIMING, WHEN ASYNCHRONOUS - A<sub>2A</sub>, A<sub>1A</sub>, and A<sub>0A</sub> all are held HIGH for FIFO access at Port A. A<sub>0B</sub> is held HIGH for FIFO access at Port B. Parameters without parentheses apply to FIFO #1 operation. Parameters with parentheses apply to FIFO #2 operation. - Assertion of the Almost-Full Flags is controlled by rising clock edges; whereas, deassertion of the Almost-Full Flags is controlled by falling clock edges. # FIGURE 23. ALMOST-FULL FLAG TIMING, WHEN SYNCHRONOUS - 1. $A_{2A}$ , $A_{1A}$ , and $A_{0A}$ all are held HIGH for FIFO access at Port A. $A_{0B}$ is held HIGH for FIFO access at Port B. - Parameters without parentheses apply to FIFO #1 operation.Parameters with parentheses apply to FIFO #2 operation. - Assertion of the Almost-Full Flags is controlled by rising clock edges; whereas, internal deassertion of the Almost-Full Flags is controlled by falling clock edges, and their external deassertion is controlled by rising clock edges. - 4. t<sub>SKEW1</sub> is the minimum time between a falling CK<sub>B</sub> (CK<sub>A</sub>) edge and a rising CK<sub>A</sub> (CK<sub>B</sub>) edge for ĀF to change predictably during the current clock cycle. If the time between the falling edge of CK<sub>B</sub> (CK<sub>A</sub>) and the rising edge of CK<sub>A</sub> (CK<sub>B</sub>) is less than t<sub>SKEW1</sub>, then it is not guaranteed that ĀF will change state until the next following CK<sub>A</sub> (CK<sub>B</sub>) edge. # FIGURE 24. HALF-FULL FLAG TIMING, WHEN ASYNCHRONOUS - A<sub>2A</sub>, A<sub>1A</sub>, and A<sub>0A</sub> all are held HIGH for FIFO access at Port A. A<sub>0B</sub> is held HIGH for FIFO access at Port B. Parameters without parentheses apply to FIFO #1 operation. - Parameters with parentheses apply to FIFO #2 operation. 3. Both assertion and deassertion of the Half-Full Flags are controlled entirely by rising clock edges, rather than by falling clock edges. ## FIGURE 25. HALF-FULL FLAG TIMING, WHEN SYNCHRONIZED TO A PORT CLOCK DOING READING - 1. $A_{2A}$ , $A_{1A}$ , and $A_{0A}$ all are held HIGH for FIFO access at Port A. $A_{0B}$ is held HIGH for FIFO access at Port B. - Parameters without parentheses apply to FIFO #2 operation.Parameters with parentheses apply to FIFO #1 operation. - Both assertion and deassertion of the Half-Full Flags are controlled entirely by rising clock edges, rather than by falling clock edges. - 4. t<sub>SKEW2</sub> is the minimum time between a falling CK<sub>B</sub> (CK<sub>A</sub>) edge and a rising CK<sub>A</sub> (CK<sub>B</sub>) edge for HF to change predictably during the current clock cycle. If the time between the falling edge of CK<sub>B</sub> (CK<sub>A</sub>) and the rising edge of CK<sub>A</sub> (CK<sub>B</sub>) is less than t<sub>SKEW2</sub>, then it is not guaranteed that HF will change state until the next following CK<sub>A</sub> (CK<sub>B</sub>) edge. ## FIGURE 26. HALF-FULL FLAG TIMING, WHEN SYNCHRONIZED TO A PORT CLOCK DOING WRITING - 1. $A_{2A}$ , $A_{1A}$ , and $A_{0A}$ all are held HIGH for FIFO access at Port A. $A_{0B}$ is held HIGH for FIFO access at Port B. - Parameters without parentheses apply to FIFO #1 operation.Parameters with parentheses apply to FIFO #2 operation. - Both assertion and deassertion of the Half-Full Flags are controlled entirely by rising clock edges, rather than by falling clock edges. - 4. t<sub>SKEW1</sub> is the minimum time between a falling CK<sub>B</sub> (CK<sub>A</sub>) edge and a rising CK<sub>A</sub> (CK<sub>B</sub>) edge for HF to change predictably during the current clock cycle. If the time between the falling edge of CK<sub>B</sub> (CK<sub>A</sub>) and the rising edge of CK<sub>A</sub> (CK<sub>B</sub>) is less than t<sub>SKEW1</sub>, then it is not guaranteed that HF will change state until the next following CK<sub>A</sub> (CK<sub>B</sub>) edge. #### FIGURE 27. FIFO #2 RETRANSMIT TIMING - 1. t<sub>RSS</sub> and t<sub>RSH</sub> need not be met unless a rising edge of CK<sub>A</sub> or CK<sub>B</sub> occurs while that clock is enabled. - 2. t<sub>RSS</sub> is the time needed to deassert RT<sub>2</sub> before returning to a normal FIFO cycle. - 3. $t_{RSH}$ is the time needed before asserting $\overline{RT}_2$ after a normal FIFO cycle. - 4. Read and write operations to FIFO #2 should be disabled while $\overline{\text{RT}}_2$ is being asserted. ### FIGURE 28. FIFO #1 RETRANSMIT TIMING - 1. t<sub>RSS</sub> and t<sub>RSH</sub> need not be met unless a rising edge of CK<sub>A</sub> or CK<sub>B</sub> occurs while that clock is enabled. - 2. $t_{RSS}$ is the time needed to deassert $\overline{RT}_1$ before returning to a normal FIFO cycle. - 3. $t_{RSH}$ is the time needed before asserting $\overline{RT}_1$ after a normal FIFO cycle. - 4. Read and write operations to FIFO #1 should be disabled while $\overline{RT}_1$ is being asserted. ## FIGURE 29. FIFO #1 WRITE AND READ OPERATION IN NEAR-EMPTY REGION - 1. A<sub>2A</sub>, A<sub>1A</sub>, A<sub>0A</sub>, and A<sub>0B</sub> are all held HIGH for FIFO access. 2. $\overrightarrow{OE}_A$ is held HIGH. - 3. $\overline{\mathsf{OE}}_\mathsf{B}$ is held LOW. - 4. t<sub>FRL</sub> (First Read Latency) The first read following an empty condition may begin no earlier than t<sub>FRL</sub> after the first write to an empty FIFO, to ensure that valid read data is retrieved. ## FIGURE 30. FIFO #2 WRITE AND READ OPERATION IN NEAR-EMPTY REGION #### NOTES: - 1. $\underline{A_{2A}},\,A_{1A},\,A_{0A},$ and $A_{0B}$ are all held HIGH for FIFO access. 2. $\overline{OE}_B$ is held HIGH. - 3. OE, is held LOW. - 4. t<sub>FRL</sub> (First Read Latency) The first read following an empty condition may begin no earlier than t<sub>FRL</sub> after the first write to an empty FIFO, to ensure that valid read data is retrieved. JUNE 1, 1996 #### FIGURE 31. FIFO #1 READ AND WRITE OPERATION IN NEAR-FULL REGION - 1. $A_{2A}$ , $A_{1A}$ , and $A_{0A}$ all are held HIGH for FIFO access at Port A. $A_{0B}$ is held HIGH for FIFO access at Port B. - 2. OEA is held HIGH. - 3. $\widetilde{\mathsf{OE}_\mathsf{B}}$ is held LOW. - 4. t<sub>FWL</sub> (First Write Latency) The first write following a full condition may begin no earlier than t<sub>FWL</sub> after the first read from a full FIFO, to ensure that valid write data is written. ## FIGURE 32. FIFO #2 READ AND WRITE OPERATION IN NEAR-FULL REGION - 1. $A_{2A}$ , $A_{1A}$ , and $A_{0A}$ all are held HIGH for FIFO access at Port A. $A_{0B}$ is held HIGH for FIFO access at Port B. - 2. OE<sub>B</sub> is held HIGH. - 3. $\overrightarrow{OE_A}$ is held LOW. - 4. t<sub>FWL</sub> (First Write Latency) The first write following a full condition may begin no earlier than t<sub>FWL</sub> after the first read from a full FIFO. to ensure that valid write data is written. ## FIGURE 33. PORT B DOUBLE-BYTE FIFO #1 READ ACCESS FOR 36-TO-18 FUNNELING - 1. A<sub>0B</sub> is held HIGH for FIFO access. - 2. OE<sub>B</sub> is held LOW. - 3. WS<sub>0</sub> is held HIGH and WS<sub>1</sub> is held LOW for double-byte access. - Data-access time t<sub>A</sub>, after the rising edge of CK<sub>B</sub>, shown for the first read cycle, applies similarly for all subsequent read cycles. ## FIGURE 34. DOUBLE-BYTE FIFO #2 WRITE ACCESS FOR 18-TO-36 DEFUNNELING - 1. A<sub>0B</sub> is held HIGH for FIFO access. - 2. $\overrightarrow{OE}_B$ is held HIGH. - 3. $WS_0$ is held HIGH and $WS_1$ is held LOW for double-byte access. - Data-setup time t<sub>DS</sub> and data-hold time t<sub>DH</sub>, before and after the rising edge of CK<sub>B</sub>, shown for the first write cycle, apply similarly for all subsequent write cycles. ## FIGURE 35. PORT B SINGLE-BYTE FIFO #1 READ ACCESS FOR 36-TO-9 FUNNELING - 1. A<sub>0B</sub> is held HIGH for FIFO access. - 2. $\overrightarrow{OE}_B$ is held LOW. - 3. WS<sub>0</sub> and WS<sub>1</sub> both are held LOW for single-byte access. - Data-access time t<sub>A</sub>, after the rising edge of CK<sub>B</sub>, shown for the first read cycle, applies similarly for all subsequent read cycles. ## FIGURE 36. PORT B SINGLE-BYTE FIFO #2 WRITE ACCESS FOR 9-TO-36 DEFUNNELING - 1. A<sub>0B</sub> is held HIGH for FIFO access. - 2. $\overrightarrow{OE}_B$ is held HIGH. - 3. WS<sub>0</sub> and WS<sub>1</sub> both are held LOW for single-byte access. - Data-setup time t<sub>DS</sub> and data-hold time t<sub>DH</sub>, before and after the rising edge of CK<sub>B</sub>, shown for the first write cycle, apply similarly for all subsequent write cycles. #### FIGURE 37. WRITE REQUEST/ACKNOWLEDGE HANDSHAKE - 1. For a FIFO access to occur, REQ and EN must be held HIGH for the required setup and hold times. - 2. ACK can be tied directly to EN to directly gate FIFO accesses. - \* Indicates where a write would take place, if ACK were tied to EN. - 3. REQ must be maintained HIGH with R/W stable throughout entire clock cycle for ACK to be generated. - When the REQ/ACK handshake is not used, ACK can be ignored, and REQ may be tied HIGH or used as a second enable. - 5. Parameters without parentheses apply to Port A. Parameters with parentheses apply to Port B. ### FIGURE 38. READ REQUEST/ACKNOWLEDGE HANDSHAKE - 1. For a FIFO access to occur, REQ and EN must be held HIGH for the required setup and hold times. - 2. ACK can be tied directly to EN to directly gate FIFO accesses. - \* Indicates where a read would take place, if ACK were tied to EN. - 3. REQ must be maintained HIGH with R:W stable throughout entire clock cycle for ACK to be generated. - When the REQ/ACK handshake is not used. ACK can be ignored, and REQ may be tied HIGH or used as a second enable. - 5. Parameters without parentheses apply to Port A. Parameters with parentheses apply to Port B. ### FIGURE 39. CHANGING PORT B WORD-WIDTH SELECTION DURING OPERATION NOTE: During retransmit, WS<sub>1</sub> and WS<sub>0</sub> must be stable throughout entire clock cycle. ### **FIGURE 40. PARITY GENERATION** NOTE: During parity mode changes (odd or even). T<sub>PF</sub> may have additional delay from the rising edge of the clock. ### **PACKAGE DIAGRAMS 144-PIN TQFP** # ORDERING INFORMATION Example: