SCES291D - OCTOBER 1999 - REVISED FEBRUARY 2002 - Member of the Texas Instruments Widebus+™ Family - TI-OPC<sup>™</sup> Circuitry Limits Ringing on Unevenly Loaded Backplanes - OEC<sup>™</sup> Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference - Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels - LVTTL Interfaces Are 5-V Tolerant - High-Drive GTLP Outputs (100 mA) - LVTTL Outputs (-24 mA/24 mA) - Variable Edge-Rate Control (ERC) Input Selects GTLP Rise and Fall Times for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads - I<sub>off</sub>, Power-Up 3-State, and BIAS V<sub>CC</sub> Support Live Insertion - Bus Hold on A-Port Data Inputs - Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II ### description The SN74GTLPH3245 is a high-drive, 32-bit bus transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It is partitioned as four 8-bit transceivers. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard LVTTL or TTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC circuitry, and TI-OPC circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The high drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 11 $\Omega$ . GTLP is the Texas Instruments (TI<sup>TM</sup>) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH3245 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL ( $V_{TT} = 1.2 \text{ V}$ and $V_{REF} = 0.8 \text{ V}$ ) or GTLP ( $V_{TT} = 1.5 \text{ V}$ and $V_{REF} = 1 \text{ V}$ ) signal levels. Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. $V_{REF}$ is the B-port differential input reference voltage. This device is fully specified for live-insertion applications using $I_{off}$ , power-up 3-state, and BIAS $V_{CC}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS $V_{CC}$ circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability. This GTLP device features TI-OPC circuitry, which actively limits overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies. High-drive GTLP backplane interface devices feature adjustable edge-rate control ( $\overline{\text{ERC}}$ ). Changing the $\overline{\text{ERC}}$ input voltage between GND and $V_{CC}$ adjusts the B-port output rise and fall times. This allows the designer to optimize system data-transfer rate and signal integrity to the backplane load. Active bus-hold circuitry is provided to hold unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. OEC, TI, TI-OPC, and Widebus+ are trademarks of Texas Instruments. SCES291D - OCTOBER 1999 - REVISED FEBRUARY 2002 ### description (continued) When $V_{CC}$ is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable ( $\overline{OE}$ ) input should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **GKF PACKAGE** (TOP VIEW) 1 2 3 4 5 6 00000 Α 00000 В 00000 С D 00000 Ε 00000 F 00000 00000 G 00000 Н 00000 J Κ 00000 00000 L 00000 М Ν 00000 Р 00000 00000 R Т 00000 00000 U 00000 ٧ 00000 W ## terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|------|-----|------------------|------------------|-----------------------|-------------------| | Α | 1A3 | 1A2 | 1A1 | 1B1 | 1B2 | 1B3 | | В | GND | 1A4 | 1DIR | 1OE | 1B4 | GND | | С | 1A6 | 1A5 | GND | GND | 1B5 | 1B6 | | D | 1A8 | 1A7 | 1V <sub>CC</sub> | 1V <sub>CC</sub> | 1B7 | 1B8 | | E | 1ERC | GND | GND | GND | 1BIAS V <sub>CC</sub> | 1V <sub>REF</sub> | | F | 2A2 | 2A1 | GND | GND | 2B1 | 2B2 | | G | 2A4 | 2A3 | 1V <sub>CC</sub> | 1V <sub>CC</sub> | 2B3 | 2B4 | | н | GND | 2A5 | GND | GND | 2B5 | GND | | J | 2A6 | 2A7 | 2A8 | 2B8 | 2B7 | 2B6 | | K | NC | 3A1 | 2DIR | 2OE | 3B1 | NC | | L | 3A3 | 3A2 | 3DIR | 3OE | 3B2 | 3B3 | | М | GND | 3A4 | GND | GND | 3B4 | GND | | N | 3A6 | 3A5 | 2V <sub>CC</sub> | 2V <sub>CC</sub> | 3B5 | 3B6 | | Р | 3A8 | 3A7 | GND | GND | 3B7 | 3B8 | | R | 2ERC | GND | GND | GND | 2BIAS V <sub>CC</sub> | 2V <sub>REF</sub> | | Т | 4A2 | 4A1 | 2V <sub>CC</sub> | 2V <sub>CC</sub> | 4B1 | 4B2 | | U | 4A4 | 4A3 | GND | GND | 4B3 | 4B4 | | V | GND | 4A5 | 4A8 | 4B8 | 4B5 | GND | | w | 4A6 | 4A7 | 4DIR | 4OE | 4B7 | 4B6 | NC - No internal connection #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|---------------------------|--|--------------------------|---------------------| | –40°C to 85°C | LFBGA – GKF Tape and reel | | SN74GTLPH3245GKFR | GM45 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCES291D - OCTOBER 1999 - REVISED FEBRUARY 2002 ## functional description The SN74GTLPH3245 is a high-drive (100 mA), 32-bit bus transceiver partitioned in four 8-bit segments and is designed for asynchronous communication between data buses. The device transmits data from the A port to the B port or from the B port to the A port, depending on the logic level at the direction-control (DIR) input. $\overline{\text{OE}}$ can be used to disable the device so the buses are effectively isolated. Data polarity is noninverting. For A-to-B data flow, when $\overline{OE}$ is low and DIR is high, the B outputs take on the logic value of the A inputs. When $\overline{OE}$ is high, the outputs are in the high-impedance state. The data flow for B to A is similar to that of A to B, except $\overline{\mathsf{OE}}$ and DIR are low. #### **Function Tables** #### **OUTPUT CONTROL** | INPUTS | | OUTPUT | MODE | |--------|-----|------------------|------------------| | OE | DIR | 001701 | WODE | | Н | Х | Z | Isolation | | L | L | B data to A port | True transparent | | L | Н | A data to B port | True transparent | #### **B-PORT EDGE-RATE CONTROL (ERC)** | INPU | JT ERC | OUTPUT | | |----------------|--------------------|---------------------|--| | LOGIC<br>LEVEL | NOMINAL<br>VOLTAGE | B-PORT<br>EDGE RATE | | | L | GND | Slow | | | Н | Vcc | Fast | | ## logic diagram (positive logic)† $^{\dagger}\,\mbox{1V}_{CC}$ and 1BIAS $\mbox{V}_{CC}$ are associated with these channels. # logic diagram (positive logic) (continued)† $^{\dagger}\, \text{2V}_{CC}$ and 2BIAS $\text{V}_{CC}$ are associated with these channels. SCES291D - OCTOBER 1999 - REVISED FEBRUARY 2002 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> and BIAS V <sub>CC</sub> | –0.5 V to 4.6 V | |-----------------------------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> (see Note 1): A port, ERC, and control inputs | | | B port and V <sub>REF</sub> | –0.5 V to 4.6 V | | Voltage range applied to any output in the high-impedance or power-off state, VO | | | (see Note 1): A port | –0.5 V to 7 V | | B port | –0.5 V to 4.6 V | | Current into any output in the low state, I <sub>O</sub> : A port | 48 mA | | B port | 200 mA | | Current into any A port output in the high state, I <sub>O</sub> (see Note 2) | 48 mA | | Continuous current through each V <sub>CC</sub> or GND | ±100 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3) | 36°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This current flows only when the output is in the high state and $V_O > V_{CC}$ . - 3. The package thermal impedance is calculated in accordance with JESD 51-7. SCES291D - OCTOBER 1999 - REVISED FEBRUARY 2002 ## recommended operating conditions (see Notes 4 through 7) | | | | MIN | NOM | MAX | UNIT | |-------------------------------------------|------------------------------------|-----------------------|------------------------|-----|------------------------|------| | V <sub>CC</sub> ,<br>BIAS V <sub>CC</sub> | Supply voltage | | 3.15 | 3.3 | 3.45 | V | | \/ | Towningtion valtage | GTL | 1.14 | 1.2 | 1.26 | V | | VTT | Termination voltage | GTLP | 1.35 | 1.5 | 1.65 | l v | | \/ | Poforonae voltage | GTL | 0.74 | 0.8 | 0.87 | V | | VREF | Reference voltage | GTLP | 0.87 | 1 | 1.1 | v | | . V. | Input voltage | B port | | | $V_{TT}$ | V | | VI | input voitage | Except B port | | Vcc | 5.5 | v | | | | B port | V <sub>REF</sub> +0.05 | | | V | | VIH | High-level input voltage | ERC | V <sub>CC</sub> -0.6 | VCC | 5.5 | | | | | Except B port and ERC | 2 | | | | | | | B port | | | V <sub>REF</sub> -0.05 | V | | V <sub>IL</sub> | Low-level input voltage | ERC | | GND | 0.6 | | | | | Except B port and ERC | | | 0.8 | | | ΙK | Input clamp current | | | | -18 | mA | | ЮН | High-level output current | A port | | | -24 | mA | | la. | Low level output ourrent | A port | | | 24 | mA | | lOL | Low-level output current | B port | | | 100 | IIIA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | | 10 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | - | 20 | | | μs/V | | TA | Operating free-air temperature | | -40 | | 85 | °C | - NOTES: 4. All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. - 5. Proper connection sequence for use of the B-port I/O precharge feature is GND and BIAS V<sub>CC</sub> = 3.3 V first, I/O second, and V<sub>CC</sub> = 3.3 V last, because the BIAS V<sub>CC</sub> precharge circuitry is disabled when any V<sub>CC</sub> pin is connected. The control and V<sub>REF</sub> inputs can be connected anytime, but normally are connected during the I/O stage. If B-port precharge is not required, any connection sequence is acceptable, but generally, GND is connected first. - 6. V<sub>TT</sub> and R<sub>TT</sub> can be adjusted to accommodate backplane impedances if the dc recommended I<sub>OL</sub> ratings are not exceeded. - V<sub>REF</sub> can be adjusted to optimize noise margins, but normally is two-thirds V<sub>TT</sub>. TI-OPC circuitry is enabled in the A-to-B direction and is activated when V<sub>TT</sub> > 0.7 V above V<sub>REF</sub>. If operated in the A-to-B direction, V<sub>REF</sub> should be set to within 0.6 V of V<sub>TT</sub> to minimize current drain. SCES291D - OCTOBER 1999 - REVISED FEBRUARY 2002 # electrical characteristics over recommended operating free-air temperature range for GTLP (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | |---------------------|---------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------|----------------------|------|------|------| | VIK | | V <sub>CC</sub> = 3.15 V, | I <sub>I</sub> = -18 mA | | | -1.2 | V | | | | V <sub>CC</sub> = 3.15 V to 3.45 V, | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> -0.2 | | | | | Vон | A port | V 245 V | I <sub>OH</sub> = -12 mA | 2.4 | - | | V | | | | V <sub>CC</sub> = 3.15 V | I <sub>OH</sub> = -24 mA | 2 | | | | | | | V <sub>CC</sub> = 3.15 V to 3.45 V, | I <sub>OL</sub> = 100 μA | | | 0.2 | | | | A port | V 245 V | I <sub>OL</sub> = 12 mA | | | 0.4 | | | VoL | | V <sub>CC</sub> = 3.15 V | I <sub>OL</sub> = 24 mA | | | 0.5 | V | | VOL | | | I <sub>OL</sub> = 10 mA | | | 0.2 | V | | | B port | V <sub>CC</sub> = 3.15 V | I <sub>OL</sub> = 64 mA | | | 0.4 | | | | | | I <sub>OL</sub> = 100 mA | | | 0.55 | | | | A-port and control inputs | V <sub>CC</sub> = 3.45 V | VI = 0 or $ACC$ | | | ±10 | μΑ | | II <sup>‡</sup> | | | V <sub>I</sub> = 5.5 V | | | ±20 | | | | B port | | V <sub>I</sub> = 0 to 1.5 V | | | ±10 | | | IBHL§ | A port | V <sub>CC</sub> = 3.15 V, | V <sub>I</sub> = 0.8 V | 75 | | | μΑ | | I <sub>BHH</sub> ¶ | A port | $V_{CC} = 3.15 \text{ V},$ | V <sub>I</sub> = 2 V | <b>-</b> 75 | | | μΑ | | I <sub>BHLO</sub> # | A port | $V_{CC} = 3.45 \text{ V},$ | $V_I = 0$ to $V_{CC}$ | 500 | | | μΑ | | Івнно | A port | V <sub>CC</sub> = 3.45 V, | $V_I = 0$ to $V_{CC}$ | -500 | | | μΑ | | | | V <sub>CC</sub> = 3.45 V, I <sub>O</sub> = 0, | | | | 80 | | | Icc | A or B port | $V_I$ (A-port or control input) = $V_{CC}$ or GND, | Outputs low | | | 80 | mA | | | | V <sub>I</sub> (B port) = V <sub>TT</sub> or GND | Outputs disabled | | | 80 | | | ∇lCC∻ | | $V_{CC}$ = 3.45 V, One A-port or control input at Other A-port or control inputs at $V_{CC}$ or GNE | | | | 1.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3.15 V or 0 | | | 4 | 5 | pF | | C. | A port | V <sub>O</sub> = 3.15 V or 0 | | | 6.5 | 7.5 | p.E | | C <sub>io</sub> | B port | V <sub>O</sub> = 1.5 V or 0 | | | 9.5 | 11 | pF | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. #### hot-insertion specifications for A port over recommended operating free-air temperature range | PARAMETER | | TEST CONDITIONS | | | MAX | UNIT | |------------------|-----------------------------------------|-------------------------------|-------------------------------|--|-----|------| | l <sub>off</sub> | $V_{CC} = 0$ , | BIAS $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 5.5 $V$ | | 10 | μΑ | | lozpu | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | $V_0 = 0.5 \text{ V to 3 V},$ | OE = 0 | | ±30 | μΑ | | lozpd | $V_{CC} = 1.5 \text{ V to } 0,$ | $V_0 = 0.5 \text{ V to 3 V},$ | <del>OE</del> = 0 | | ±30 | μΑ | <sup>‡</sup> For I/O ports, the parameter I<sub>I</sub> includes the off-state output leakage current. <sup>§</sup> The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub>max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub>max. <sup>1</sup> The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub>min. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to V<sub>CC</sub> and then lowering it to V<sub>IH</sub>min. <sup>#</sup> An external driver must source at least IBHLO to switch this node from low to high. An external driver must sink at least IBHHO to switch this node from high to low. <sup>\*</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. SCES291D - OCTOBER 1999 - REVISED FEBRUARY 2002 ## live-insertion specifications for B port over recommended operating free-air temperature range | PARAMETER | TEST CONDITIONS | | | MIN | MAX | UNIT | |-----------------|-----------------------------------------|----------------------------------------------------|------------------------------------------------------------|------|------|------| | loff | $V_{CC} = 0$ , | BIAS $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 1.5 $V$ | | 10 | μΑ | | lozpu | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | BIAS $V_{CC} = 0$ , | $V_0 = 0.5 \text{ V to } 1.5 \text{ V}, \overline{OE} = 0$ | | ±30 | μΑ | | IOZPD | $V_{CC} = 1.5 \text{ V to } 0,$ | BIAS $V_{CC} = 0$ , | $V_0 = 0.5 \text{ V to } 1.5 \text{ V}, \overline{OE} = 0$ | | ±30 | μΑ | | Ico (PIAS )/co) | $V_{CC} = 0 \text{ to } 3.15 \text{ V}$ | PIAC Voc - 2 15 V to 2 45 V | \/o (P port) - 0 to 1 5 \/ | | 5 | mA | | ICC (BIAS VCC) | V <sub>CC</sub> = 3.15 V to 3.45 V | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$ | $V_O$ (B port) = 0 to 1.5 V | | 10 | μΑ | | Vo | $V_{CC} = 0$ , | BIAS $V_{CC} = 3.3 \text{ V}$ , | IO = 0 | 0.95 | 1.05 | V | | lo | $V_{CC} = 0$ , | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$ | V <sub>O</sub> (B port) = 0.6 V | -1 | | μΑ | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $V_{TT}$ = 1.5 V and $V_{REF}$ = 1 V for GTLP (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | EDGE RATET | MIN | түр‡ | MAX | UNIT | |------------------|---------------------|----------------------|------------|-----|------|-----|------| | t <sub>PLH</sub> | А | В | Slow | 3.9 | | 7.2 | ns | | t <sub>PHL</sub> | ^ | В | Slow | 3.1 | | 8.4 | 110 | | <sup>t</sup> PLH | А | В | Fast | 2.6 | | 5.7 | ns | | <sup>t</sup> PHL | ^ | В | rasi | 2.1 | | 5.8 | 115 | | t <sub>en</sub> | ŌĒ | В | Slow | 4.1 | | 7.3 | ns | | <sup>t</sup> dis | OE | В | Slow | 4 | | 9.4 | 115 | | <sup>t</sup> en | ŌĒ | В | Fast | 2.9 | | 5.9 | ns | | <sup>t</sup> dis | OL | Ь | 1 431 | 4 | | 6.9 | 113 | | t <sub>r</sub> | Rise time, B outp | uts (20% to 80%) | Slow | | 3 | | ns | | <u>۳</u> | rtise time, b outp | uts (20 % to 00 %) | Fast | 1.5 | | | 113 | | tf | Fall time, B outpu | ite (80% to 20%) | Slow | | 4 | | ns | | 4 | r all time, b outpo | 113 (00 /8 10 20 /8) | Fast | | 2.5 | | 115 | | <sup>t</sup> PLH | В | А | | 0.5 | | 6.7 | ns | | <sup>t</sup> PHL | В | ۸ | _ | 1.2 | | 4.5 | 115 | | t <sub>en</sub> | ŌĒ | А | _ | 1.1 | | 6.3 | ns | | <sup>t</sup> dis | OE OE | | | 1.7 | • | 5.1 | | <sup>†</sup> Slow (ERC = GND) and Fast (ERC = V<sub>CC</sub>) ‡ All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. #### PARAMETER MEASUREMENT INFORMATION 15 V 15 V NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\approx$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \approx 2$ ns, $t_f \approx 2$ ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms SCES291D - OCTOBER 1999 - REVISED FEBRUARY 2002 **11** Ω **Point** $C_L = 18 pF$ #### DISTRIBUTED-LOAD BACKPLANE SWITCHING CHARACTERISTICS The preceding switching characteristics table shows the switching characteristics of the device into a lumped load (Figure 1). However, the designer's backplane application probably is a distributed load. The physical representation is shown in Figure 2. This backplane, or distributed load, can be approximated closely to a resistor inductance capacitance (RLC) circuit, as shown in Figure 3. This device has been designed for optimum performance in this RLC circuit. The following switching characteristics table shows the switching characteristics of the device into the RLC load, to help the designer better understand the performance of the GTLP device in this typical backplane. See www.ti.com/sc/gtlp for more information. Figure 2. High-Drive Test Backplane Figure 3. High-Drive RLC Network switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $V_{TT}$ = 1.5 V and $V_{REF}$ = 1 V for GTLP (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | EDGE RATE† | түр‡ | UNIT | | |------------------|-----------------------------------|------------------|------------|------|------|--| | t <sub>PLH</sub> | А | В | Slow | 4.9 | ns | | | t <sub>PHL</sub> | A | В | Slow | 4.9 | 110 | | | <sup>t</sup> PLH | А | В | Fast | 3.7 | ns | | | <sup>t</sup> PHL | A | В | rasi | 3.7 | 110 | | | t <sub>en</sub> | ŌĒ | В | Slow | 5.1 | ns | | | <sup>t</sup> dis | OE . | В | Slow | 5.4 | | | | t <sub>en</sub> | ŌĒ | В | Fast | 4.1 | nc | | | <sup>t</sup> dis | OE . | В | Fasi | 4.1 | ns | | | + | Rise time, B outputs (20% to 80%) | | Slow | 2 | nc | | | t <sub>r</sub> | Kise time, b outp | Fast | 1.2 | ns | | | | 4. | Fall time, B outputs (80% to 20%) | | Slow | 2.5 | no | | | tf | Fall time, B outpo | JIS (00% IU 20%) | Fast | 1.8 | ns | | <sup>†</sup> Slow ( $\overline{ERC} = GND$ ) and Fast ( $\overline{ERC} = V_{CC}$ ) <sup>‡</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models. # GKF (R-PBGA-N114) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-205 variation DC. - D. This package is tin-lead (SnPb). Refer to the 114 ZKF package (drawing 4204494) for lead-free. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2004, Texas Instruments Incorporated