## Cascadable 2K x 9 FIFO The CY7C420/CY7C421, CY7C424/CY7C425, and CY7C428/CY7C429 are first-in first-out (FIFO) memories offered in 600-mil wide and 300-mil wide packages. They are, respectively, 512, 1,024, and 2,048 words by 9-bitswide. EachFIFO memory is organized such that the data is read in the same sequential order that it was written. Full and Empty flags are provided to prevent overrun and underrun. Three additional pins are also provided to facilitate unlimited expansion in width, depth, or both. The depth expansion technique steers the control signals from one device to another in parallel, thus eliminating the serial addition of propagation delays, so that throughput is not reduced Data is steered in a similar manner. ## Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer (OCM). Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet. ## **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-35835 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. ## FOR REFERENCE ONLY CY7C424, CY7C425 CY7C428, CY7C429 ## Cascadable 512 x 9 FIFO Cascadable 1K x 9 FIFO Cascadable 2K x 9 FIFO #### **Features** - 512 x 9, 1,024 x 9, 2,048 x 9 FIFO buffer memory - **Dual-port RAM cell** - Asynchronous read/write - High-speed 33.3-MHz read/write independent of depth/width - Low operating power - $-I_{CC}$ (max.) = 142 mA (commercial) - $-I_{CC}$ (max.) = 147 mA (military) - Half Full flag in standalone - **Empty and Full flags** - Retransmit in standalone - Expandable in width and depth - Parallel cascade minimizes bubble-through - 5V ± 10% supply - 300-mil DIP packaging - 300-mil SOJ packaging - TTL compatible - Three-state outputs - Pin compatible and functional equivalent to IDT7201, IDT7202, and #### **Functional Description** CY7C420/CY7C421, CY7C424/ CY7C425, and CY7C428/CY7C429 are first-in first-out (FIFO) memories offered in 600-mil wide and 300-mil wide packages. They are, respectively, 512, 1,024, and 2,048 words by 9-bits wide. Each FIFO memory is organized such that the data is read in the same sequential order that it was written. Full and Empty flags are provided to prevent overrun and underrun. Three additional pins are also provided to facilitate unlimited expansion in width, depth, or both. The depth expansion technique steers the control signals from one device to another in parallel, thus eliminating the serial addition of propagation delays, so that throughput is not reduced. Data is steered in a similar manner. The read and write operations may be asynchronous; each can occur at a rate of 33.3 MHz. The write operation occurs when the write (W) signal is LOW. Read occurs when read (R) goes LOW. The nine data outputs go to the high-impedance state when R is HIGH. A Half Full (HF) output flag is provided that is valid in the standalone and width expansion configurations. In the depth expansion configuration, this pin provides the expansion out (XO) information that is used to tell the next FIFO that it will be activated. In the standalone and width expansion configurations, a LOW on the refransmit (RT) input causes the FIFOs to retransmit the data. Readenable (R) and write enable (W) must both be HIGH during retransmit, and then $\overline{\mathbf{R}}$ is used to access the data. The CY7C420, CY7C421, CY7C424, CY7C425, CY7C428, and CY7C429 are fabricated using an advanced 0.8-micron N-well CMOS technology. Input ESDprotection is greater than 2000V and latch-up is prevented by carefullayout, guard rings, and a substrate bias generator. ### **Selection Guide** | | | 7C420-20<br>7C421-20<br>7C424-20<br>7C425-20<br>7C428-20<br>7C429-20 | 7C420-25<br>7C421-25<br>7C424-25<br>7C425-25<br>7C428-25<br>7C429-25 | 7C420-30<br>7C421-30<br>7C424-30<br>7C425-30<br>7C428-30<br>7C429-30 | 7C420-40<br>7C421-40<br>7C424-40<br>7C425-40<br>7C428-40<br>7C429-40 | 7C420-65<br>7C421-65<br>7C424-65<br>7C425-65<br>7C428-65<br>7C429-65 | |--------------------------|--------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------| | Frequency (MHz) | | 33.3 | 28.5 | 25 | 20 | 12.5 | | Maximum Access Time (ns) | Maximum Access Time (ns) | | 25 | 30 | 40 | 65 | | Maximum Operating | Commercial | 142 | 132 | 125 | 115 | 100 | | Current (mA) | Military/Industrial | | 147 | 140 | 130 | 115 | **Maximum Rating** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ..... - 65°C to +150°C Ambient Temperature with Power Applied ...... - 55°C to +125°C Supply Voltage to Ground Potential ..... - 0.5V to +7.0V DC Voltage Applied to Outputs in High Z State ..... - 0.5V to +7.0V DC Input Voltage ..... - 3.0V to +7.0V Power Dissipation . . . . . . . . . . . . . . . . . . 1.0W Static Discharge Voltage .....>2001V (per MIL-STD-883, Method 3015) #### **Operating Range** | Range | Ambient<br>Temperature <sup>[1]</sup> | $\mathbf{v}_{\mathbf{cc}}$ | |------------|---------------------------------------|----------------------------| | Commercial | 0°C to + 70°C | 5V ± 10% | | Industrial | - 40°C to +85°C | 5V ± 10% | | Military | - 55°C to +125°C | 5V ± 10% | ## Electrical Characteristics Over the Operating Range[2] | | | | | 7C420-20<br>7C421-20<br>7C424-20<br>7C425-20<br>7C428-20<br>7C429-20 | | 7C420-25<br>7C421-25<br>7C424-25<br>7C425-25<br>7C428-25<br>7C429-25 | | 7C420-30<br>7C421-30<br>7C424-30<br>7C425-30<br>7C428-30<br>7C429-30 | | | |------------------|------------------------------------------------|--------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------|----------|----------------------------------------------------------------------|----------|----------------------------------------------------------------------|----------|------| | Parameter | Description | Test Condition | S | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -2$ | 0 mA | 2.4 | | 24 | | 2.4 | | v | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 8.0 r$ | nA. | | 0.4 | | 0.4 | | 0.4 | V | | $V_{IH}$ | Input HIGH Voltage | | Com'l | 2.0 | $V_{CC}$ | 2.0 | $v_{cc}$ | 2.0 | Vcc | v | | | | | Mil/Ind | | | 2.2 | $v_{cc}$ | 2.2 | $V_{CC}$ | 1 | | $V_{IL}$ | Input LOW Voltage | | <del>*************************************</del> | ~3.0 | 0.8 | -3.0 | 0.8 | -3.0 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \leq V_{I} \leq V_{CC}$ | | - 10 | +10 | - 10 | +10 | - 10 | +10 | μA | | I <sub>OZ</sub> | Output Leakage Current | $\overline{R} \ge V_{IH}, GND \le V_O \le$ | $v_{cc}$ | - 10 | +10 | - 10 | +10 | - 10 | +10 | μА | | I <sub>CC</sub> | Operating Current | $V_{CC} = Max.,$ | Com'l[3] | | 142 | | 132 | | 125 | mA | | | | $I_{OUT} = 0 \text{ mA}$ | Mil/Ind <sup>[4]</sup> | | | | 147 | | 140 | | | I <sub>SB1</sub> | Standby Current | All Inputs = $V_{IH}$ Min. | Com'l | | 30 | | 25 | | 25 | mA | | | | | Mil/Ind | | | | 30 | | 30 | | | I <sub>SB2</sub> | Power-Down Current | AllInputs $\geq$ V <sub>CC</sub> $-0.2$ V | Com'i | | 25 | | 20 | | 20 | mA | | | | | Mil/Ind | | | | 25 | | 25 | | | I <sub>OS</sub> | Output Short<br>Circuit Current <sup>[5]</sup> | $V_{CC} = Max., V_{OUT} = G$ | ND | | - 90 | | - 90 | | - 90 | mA | #### Notes: - TA is the "instant on" case temperature. - See the last page of this specification for Group A subgroup testing information. - 3. $I_{CC}$ (commercial) = 100 mA + [(f 12.5) \* 2 mA/MHz]for $f \ge 12.5 \text{ MHz}$ where f = the larger of the write or read operating frequency. - I<sub>CC</sub> (military) = 115 mA + [(f - 12.5) \* 2 mA/MHz] for $f \ge 12.5 \text{ MHz}$ where $\bar{f} =$ the larger of the write or read operating frequency. - For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 30 seconds. ## Electrical Characteristics Over the Operating Range<sup>[2]</sup> (continued) | | | | | 7C420-40<br>7C421-40<br>7C424-40<br>7C425-40<br>7C428-40<br>7C429-40 | | 7C420-65<br>7C421-65<br>7C424-65<br>7C425-65<br>7C428-65<br>7C429-65 | | | |------------------|------------------------------------------------|--------------------------------------------------|------------------------|----------------------------------------------------------------------|-------------|----------------------------------------------------------------------|----------|------| | Parameter | Description | Test Conditions | s | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -2.$ | 0 mA | 24 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 8.0 n$ | nA | | 0.4 | | 0.4 | v | | V <sub>IH</sub> | Input HIGH Voltage | | Com'l | 2.0 | $V_{CC}$ | 2.0 | $V_{CC}$ | V | | | | - | Mil/Ind | 2.2 | $V_{CC}$ | 2.2 | $v_{cc}$ | ] . | | V <sub>IL</sub> | Input LOW Voltage | | | - 3.0 | 0.8 | - 3.0 | 0,8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \leq V_{I} \leq V_{CC}$ | | - 10 | +10 | - 10 | +10 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $\overline{R} \geq V_{IH}$ , $GND \leq V_O \leq$ | V <sub>CC</sub> | - 10 | +10 | - 10 | +10 | μA | | I <sub>CC</sub> | Operating Current | $V_{CC} = Max.,$ | Com'l[3] | | 115 | | 100 | mA | | | | $I_{OUT} = 0 \text{ mÅ}$ | Mil/Ind <sup>[4]</sup> | | 130 | | 115 | 1 | | I <sub>SB1</sub> | Standby Current | All Inputs = $V_{IH}$ Min. | Com'l | | 25 | | 25 | mA | | ÷ | | | Mil | | 30 | | 30 | | | I <sub>SB2</sub> | Power-Down Current | All Inputs $\geq$ V <sub>CC</sub> $-$ 0.2V | Com'l | | 20 | | 20 | mA | | | | | Mil | | 25 | | 25 | 1 | | I <sub>OS</sub> | Output Short<br>Circuit Current <sup>[5]</sup> | $V_{CC} = Max., V_{OUT} = G$ | ND | | <b>- 90</b> | | 90 | mA | ## Capacitance<sup>[6]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 4.5V$ | 10 | рF | ## **AC Test Loads and Waveforms** THÉVENIN EQUIVALENT Equivalent to: OUTPUT • Note: 6. Tested initially and after any design or process changes that may affect these parameters. Switching Characteristics Over the Operating Range [7,8] | | | 7C42<br>7C42<br>7C42<br>7C42 | 0-20<br>1-20<br>4-20<br>5-20<br>8-20<br>9-20 | 7C42<br>7C42<br>7C42<br>7C42 | 0-25<br>1-25<br>4-25<br>5-25<br>8-25<br>9-25 | 7C42<br>7C42<br>7C42<br>7C42 | 0-30<br>1-30<br>4-30<br>5-30<br>8-30<br>9-30 | 7C42<br>7C42<br>7C42<br>7C42 | 0-40<br>1-40<br>4-40<br>5-40<br>8-40<br>9-40 | 7C42<br>7C42<br>7C42<br>7C42 | 0-65<br>1-65<br>4-65<br>5-65<br>8-65<br>9-65 | | |--------------------------------|----------------------------------------------|------------------------------|----------------------------------------------|------------------------------|----------------------------------------------|------------------------------|----------------------------------------------|------------------------------|----------------------------------------------|--------------------------------------------------|----------------------------------------------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>RC</sub> | Read Cycle Time | 30 | | 35 | | 40 | | 50 | | 80 | | ns | | t <sub>A</sub> | Access Time | | 20 | | 25 | | 30 | | 40 | | 65 | ns | | t <sub>RR</sub> | Read Recovery Time | 10 | | 10 | | 10 | | 10 | <u> </u> | 15 | | ns | | tPR | Read Pulse Width | 20 | | 25 | | 30 | | 40 | | 65 | | ns | | t <sub>LZR</sub> [9] | Read LOW to Low Z | 3 | | 3 | | 3 | | 3 | | 3 | <u> </u> | ns | | t <sub>DVR</sub> [9,10] | Data Valid After Read HIGH | 3 | | 3 | L | 3 | | 3 | <u> </u> | 3 | | ns | | t <sub>HZR</sub> [9,10] | Read HIGH to High Z | | 15 | | 18 | | 20 | | 25 | | 30 | ns | | twc | Write Cycle Time | 30 | | 35 | | 40 | | 50 | | 80 | | ns | | t <sub>PW</sub> | Write Pulse Width | 20 | | 25 | | 30 | | 40 | | 65 | | ns | | t <sub>HWZ<sup>[9]</sup></sub> | Write HIGH to Low Z | 10 | | 10 | | 10 | | 10 | | 10 | | ns | | twR | Write Recovery Time | 10 | | 10 | | 10 | | 10 | | 15 | | ns | | t <sub>SD</sub> | Data Set-Up Time | 12 | | 15 | | 18 | | 20 | | 30 | | ns | | $t_{ m HD}$ | Data Hold Time | 0 | | 0 | | 0 | | 0 | | 10 | | ns | | t <sub>MRSC</sub> | MR Cycle Time | 30 | | 35 | | 40 | | 50 | | 80 | | ns | | t <sub>PMR</sub> | MR Pulse Width | 20 | | 25 | | 30 | | 40 | | 65 | | ns | | t <sub>RMR</sub> | MR Recovery Time | 10 | | 10 | | 10 | | 10 | | 15 | | ns | | t <sub>RPW</sub> | Read HIGH to MR HIGH | 20 | | 25 | | 30 | | 40 | | 65 | | ns | | twpw | Write HIGH to MR HIGH | 20 | | 25 | | 30 | | 40 | | 65 | | ns | | t <sub>RTC</sub> | Retransmit Cycle Time | 30 | | 35 | | 40 | | 50 | | 80 | | ns | | t <sub>PRT</sub> | Retransmit Pulse Width | 20 | | 25 | | 30 | | 40 | | 65 | | ns | | t <sub>RTR</sub> | Retransmit Recovery Time | 10 | | 10 | | 10 | | 10 | | 15 | | ns | | t <sub>EFL</sub> | MR to EF LOW | | 30 | | 35 | | 40 | | 50 | | 80 | ns | | t <sub>HFH</sub> | MR to HF HIGH | | 30 | | 35 | | 40 | | 50 | | 80 | ns | | t <sub>FFH</sub> | MR to FF HIGH | | 30 | | 35 | | 40 | | 50 | | 80 | ns | | t <sub>REF</sub> | Read LOW to EF LOW | | 25 | | 25 | | 30 | | 35 | | 60 | ns | | t <sub>RFF</sub> | Read HIGH to FF HIGH | | 25 | | 25 | | 30 | | 35 | <del></del> | 60 | ns | | tweF | Write HIGH to EF HIGH | | 25 | | 25 | | 30 | | 35 | <del></del> | 60 | ns | | twff | Write LOW to FF LOW | | 25 | | 25 | | 30 | | 35 | | 60 | ns | | twHF | Write LOW to HF LOW | | 30 | | 35 | | 40 | | 50 | <del> </del> | 80 | ns | | t <sub>RHF</sub> | Read HIGH to HF HIGH | | 30 | | 35 | | 40 | | 50 | | 80 | ns | | t <sub>RAE</sub> | Effective Read from<br>Write HIGH | | 20 | | 25 | | 30 | | 35 | | 60 | ns | | t <sub>RPE</sub> | Effective Read Pulse Width<br>After EF HIGH | 20 | | 25 | | 30 | | 40 | | 65 | | ns | | t <sub>WAF</sub> | Effective Write from<br>Read HIGH | | 20 | | 25 | | 30 | | 35 | | 60 | ns | | t <sub>WPF</sub> | Effective Write Pulse Width<br>After FF HIGH | 20 | | 25 | | 30 | | 40 | | 65 | | ns | | t <sub>XOL</sub> | Expansion Out LOW<br>Delay from Clock | | 20 | | 25 | | 30 | | 40 | | 65 | ns | | t <sub>XOH</sub> | Expansion Out HIGH<br>Delay from Clock | | 20 | | 25 | | 30 | | 40 | | 65 | ns | ## **Switching Waveforms** #### Asynchronous Read and Write #### Master Reset #### Half-Full Flag #### Notes: - Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pFload capacitance, as in part (a) of AC Test Load and Waveforms, unless otherwise specified. - See the last page of this specification for Group A subgroup testing information. - $t_{HZR}$ transition is measured at $+500\,mV$ from $V_{OL}$ and $-500\,mV$ from $V_{OH}$ . $t_{DVR}$ transition is measured at the 1.5V level. $t_{HWZ}$ and $t_{LZR}$ transition is measured at $\pm100\,mV$ from the steady state. C420-9 - 10. t<sub>HZR</sub> and t<sub>DVR</sub> use capacitance loading as in part (b) of AC Test Load and Waveforms. - 11. W and $R \ge V_{IH}$ around the rising edge of MR. - 12. $t_{MRSC} = t_{PMR} + t_{RMR}$ 5 G420-12 CY7C420, CY7C421, CY7C424 CY7C425, CY7C428, CY7C429 ## Switching Waveforms (continued) ## Last Write to First Read Full Flag ## Last Read to First Write Empty Flag Retransmit[13] Notes: 13. EF, HF and FF may change state during retransmit as a result of the offset of the read and write pointers, but flags will be valid at t<sub>RTC</sub>. 14. $t_{RTC} = t_{PRT} + t_{RTR}$ . Switching Waveforms (continued) Empty Flag and Read Data Flow-Through Mode Full Flag and Write Data Flow-Through Mode FIFOs G CY7C420, CY7C421, CY7C424 CY7C425, CY7C428, CY7C429 Switching Waveforms (continued) ## **Expansion Timing Diagrams** Note: 15. Expansion Out of device 1 ( $\overline{XO}_1$ ) is connected to Expansion In of device 2 ( $\overline{XI}_2$ ). 65E 2589662 0010639 981 CYP CY7C420, CY7C421, CY7C424 CY7C425, CY7C428, CY7C429 #### Architecture The CY7C420/421/424/425/428/429 FIFOs consist of an array of 512/1024/2048 words of 9 bits each (implemented by an array of dual-port RAM cells), a read pointer, a write pointer, control signals (W, R, XI, XO, FL, RT, MR), and Full, Half Full, and Empty flags. #### Dual-Port RAM The dual-port RAM architecture refers to the basic memory cell used in the RAM. The cell itself enables the read and write operations to be independent of each other, which is necessary to achieve truly asynchronous operation of the inputs and outputs. A second benefit is that the time required to increment the read and write pointers is much less than the time that would be required for data propagation through the memory, which would be the case if the memory were implemented using the conventional register array architecture. #### Resetting the FIFO Upon power-up, the FIFO must be reset with a Master Reset ( $\overline{MR}$ ) cycle. This causes the FIFO to enter the empty condition signified by the Empty flag ( $\overline{EF}$ ) being LOW, and both the Half Full ( $\overline{HF}$ ) and Full flags ( $\overline{FF}$ ) being HIGH. Read (R) and write (W) must be HIGH $t_{RPW}/t_{WPW}$ before and $t_{RMR}$ after the rising edge of $\overline{MR}$ for a valid reset cycle. If reading from the FIFO after a reset cycle is attempted, the outputs will all be in the high-impedance state. #### Writing Data to the FIFO The availability of at least one empty location is indicated by a HIGH $\overline{FF}$ . The falling edge of $\overline{W}$ initiates a write cycle. Data appearing at the inputs $(D_0 \cdot D_8)$ $t_{SD}$ before and $t_{HD}$ after the rising edge of $\overline{W}$ will be stored sequentially in the FIFO. The $\overline{EF}$ LOW-to-HIGH transition occurs $t_{WEF}$ after the first LOW-to-HIGH transition of $\overline{W}$ for an empty FIFO. $\overline{HF}$ goes LOW $t_{WHF}$ after the falling edge of $\overline{W}$ following the FIFO actually being Half Full. Therefore, the $\overline{HF}$ is active once the FIFO is filled to half its capacity plus one word. $\overline{HF}$ will remain LOW while less than one half of total memory is available for writing. The LOW-to-HIGH transition of $\overline{HF}$ occurs $t_{RHF}$ after the rising edge of $\overline{R}$ when the FIFO goes from half full +1 to half full. $\overline{HF}$ is available in standalone and width expansion modes. $\overline{FF}$ goes LOW $t_{WFF}$ after the falling edge of $\overline{W}$ , during the cycle in which the last available location is filled. Internal logic prevents overrunning a full FIFO. Writes to a full FIFO are ignored and the write pointer is not incremented. $\overline{FF}$ goes HIGH $t_{RFF}$ after a read from a full FIFO. #### Reading Data from the FIFO The falling edge of $\overline{R}$ initiates a read cycle if the $\overline{EF}$ is not LOW. Data outputs $(Q_0-Q_8)$ are in a high-impedance condition between read operations $(\overline{R}$ HIGH) when the FIFO is empty, or when the FIFO is not the active device in the depth expansion mode. When one word is in the FIFO, the falling edge of $\overline{R}$ initiates a HIGH-to-LOW transition of $\overline{EF}$ . When the FIFO is empty, the outputs are in a high-impedance state. Reads to an empty FIFO are ignored and do not increment the read pointer. From the empty condition, the FIFO can be read $t_{WEF}$ after a valid write. #### Retransmit The retransmit feature is beneficial when transferring packets of data. It enables the receipt of data to be acknowledged by the receiver and retransmitted if necessary. The Retransmit (RT) input is active in the standalone and width expansion modes. The retransmit feature is intended for use when a number of writes equal to or less than the depth of the FIFO have occurred since the last $\overline{MR}$ cycle. A LOW pulse on $\overline{RT}$ resets the internal read pointer to the first physical location of the FIFO. $\overline{R}$ and $\overline{W}$ must both be HIGH while and $t_{RTR}$ after retransmit is LOW. With every read cycle after retransmit, previously accessed data is read and the read pointer is incremented until it is equal to the write pointer. Full, Half Full, and Empty flags are governed by the relative locations of the read and write pointers and are updated during a retransmit cycle. Data written to the FIFO after activation of $\overline{RT}$ are transmitted also. The full depth of the FIFO can be repeatedly transmitted. #### Standalone/Width Expansion Modes Standalone and width expansion modes are set by grounding Expansion In $(\overline{XI})$ and tying First Load $(\overline{FL})$ to $V_{CC}$ . FIFOs can be expanded in width to provide word widths greater than nine in increments of nine. During width expansion mode, all control line inputs are common to all devices, and flag outputs from any device can be monitored. #### Depth Expansion Mode (see Figure 1) Depth expansion mode is entered when, during a $\overline{MR}$ cycle, Expansion Out ( $\overline{KO}$ ) of one device is connected to Expansion In ( $\overline{XI}$ ) of the next device, with $\overline{XO}$ of the last device connected to $\overline{XI}$ of the first device. In the depth expansion mode the First Load ( $\overline{FL}$ ) input, when grounded, indicates that this part is the first to be loaded. All other devices must have this pin HIGH. To enable the correct FIFO, $\overline{XO}$ is pulsed LOW when the last physical location of the previous FIFO is written to and pulsed LOW again when the last physical location is read. Only one FIFO is enabled for read and one for write at any given time. All other devices are in standby. FIFOs can also be expanded simultaneously in depth and width. Consequently, any depth or width FIFO can be created of word widths in increments of 9. When expanding in depth, a composite FF must be created by ORing the FFs together. Likewise, a composite EF is created by ORing the EFs together. HF and RT functions are not available in depth expansion mode. Figure 1. Depth Expansion 65E D **■ 2589662 0010641 53T ■ CYP** CY7C420, CY7C421, CY7C424 CY7C425, CY7C428, CY7C429 Typical DC and AC Characteristics ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Type | Package Type | Operating<br>Range | |---------------|---------------|-----------------|------------------------------|--------------------| | 20 | CY7C420-20DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C420-20PC | P15 | 28-Lead (600-Mil) Molded DIP | | | 25 | CY7C420-25DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C420-25PC | P15 | 28-Lead (600-Mil) Molded DIP | 7 | | | CY7C420-25PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C420-25DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 30 | CY7C420-30DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C420-30PC | P15 | 28-Lead (600-Mil) Molded DIP | | | | CY7C420-30PI | <b>P</b> 15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C420-30DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 40 | CY7C420-40DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C42040PC | P15 | 28-Lead (600-Mil) Molded DIP | | | | CY7C420-40PI | P15 | 28-Lead (600-Mil) Molded DIP | Industry | | | CY7C420-40DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 65 | CY7C420-65DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C420-65PC | P15 | 28-Lead (600-Mil) Molded DIP | | | | CY7C420-65PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C420-65DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | Speed<br>(ns) | Ordering Code | Package<br>Type | Package Type | Operating<br>Range | |---------------|-----------------|-----------------|------------------------------------------|--------------------| | 20 | CY7C421-20DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C421-20JC | J65 | 32-Lead Plastic Leaded Chip Carrier | 1 | | | CY7C421-20PC | P21 | 28-Lead (300-Mil) Molded DIP | ] | | | CY7C421-20VC | V21 | 28-Lead (300-Mil) Molded SOJ | | | 25 | CY7C421-25DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C421-25JC | J65 | 32-Lead Plastic Leaded Chip Carrier | 1 | | | CY7C421-25PC | P21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C421-25VC | V21 | 28-Lead (300-Mil) Molded SOJ | 1 | | | CY7C421-25JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C421-25PI | P21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C421 - 25DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C421-25KMB | K74 | 28-Lead Rectangular Cerpack | ] | | | CY7C421-25LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | 1 | | 30 | CY7C421-30DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C421-30JC | J65 | 32-Lead Plastic Leaded Chip Carrier | 1 | | | CY7C421-30PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C421-30VC | V21 | 28-Lead (300-Mil) Molded SOJ | 1 | | | CY7C421-30JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C421-30PI | <b>P</b> 21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C421-30DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C421-30KMB | K74 | 28-Lead Rectangular Cerpack | 1 | | | CY7C421-30LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | 40 | CY7C421-40DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C421-40JC | J65 | 32-Lead Plastic Leaded Chip Carrier | 1 | | | CY7C421-40PC | P21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C421-40VC | V21 | 28-Lead (300-Mil) Molded SOJ | 1 | | | CY7C421-40JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C421-40PI | P21 | 28-Lead (300-Mil) Molded DIP | ] | | | CY7C421-40DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C421-40KMB | K74 | 28-Lead Rectangular Cerpack | 1 | | | CY7C421-40LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | 1 | | 65 | CY7C421-65DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C421-65JC | J65 | 32-Lead Plastic Leaded Chip Carrier | 1 | | | CY7C421-65PC | P21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C421-65VC | V21 | 28-Lead (300-Mil) Molded SOJ | 1 | | | CY7C421-65JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C421-65PI | <b>P</b> 21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C421-65DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C421-65KMB | K74 | 28-Lead Rectangular Cerpack | | | | CY7C421-65LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | 1 | 65E D 2589662 0010644 249 ECYP CY7C420, CY7C421, CY7C424 CY7C425, CY7C428, CY7C429 | Speed<br>(ns) | Ordering Code | Package<br>Type | Package Type | Operating<br>Range | |---------------|---------------|-----------------|------------------------------|--------------------| | 20 | CY7C424-20DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C424-20PC | P15 | 28-Lead (600-Mil) Molded DIP | | | 25 | CY7C424-25DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C42425PC | P15 | 28-Lead (600-Mil) Molded DIP | | | | CY7C424-25PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C424-25DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 30 | CY7C424-30DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C424-30PC | P15 | 28-Lead (600-Mil) Molded DIP | | | | CY7C424-30PI | <b>P</b> 15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C424-30DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 40 | CY7C424-40DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C424-40PC | P15 | 28-Lead (600-Mil) Molded DIP | _ | | | CY7C424-40PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C424-40DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 65 | CY7C424-65DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C424-65PC | P15 | 28-Lead (600-Mil) Molded DIP | 7 | | | CY7C424-65PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C424-65DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | 65E D ■ 2589662 0010645 185 **■**CYP | Speed<br>(ns) | Ordering Code | Package<br>Type | Package Type | Operating<br>Range | |---------------|----------------|-----------------|------------------------------------------|--------------------| | 20 | CY7C425-20DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C425-20JC | J65 | 32-Lead Plastic Leaded Chip Carrier | 1 | | | CY7C425-20PC | P21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C425-20VC | V21 | 28-Lead (300-Mil) Molded SOJ | ] | | 25 | CY7C425-25DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C425-25JC | J65 | 32-Lead Plastic Leaded Chip Carrier | | | | CY7C425-25PC | <b>P</b> 21 | 28-Lead (300-Mil) Molded DIP | ] | | | CY7C425-25VC | V21 | 28-Lead (300-Mil) Molded SOJ | | | | CY7C425-25JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C425-25PI | P21 | 28-Lead (300-Mil) Molded DIP | ] | | | CY7C425-25DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C425-25KMB | K74 | 28-Lead Rectangular Cerpack | | | | CY7C425-25LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | 30 | CY7C425-30DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C425-30JC | J65 | 32-Lead Plastic Leaded Chip Carrier | 1 | | | CY7C425-30PC | P21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C425-30VC | V21 | 28-Lead (300-Mil) Molded SOJ | 1 | | | CY7C425-30JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C425-30PI | P21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C425-30DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C425-30KMB | K74 | 28-Lead Rectangular Cerpack | | | | CY7C425-30LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | 40 | CY7C425-40DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C425-40JC | J65 | 32-Lead Plastic Leaded Chip Carrier | | | | CY7C425-40PC | P21 | 28-Lead (300-Mil) Molded DIP | 1 | | | CY7C425-40VC | V21 | 28-Lead (300-Mil) Molded SOJ | | | | CY7C425-40JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C425-40PI | P21 | 28-Lead (300-Mil) Molded DIP | l | | | CY7C425-40DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C425-40KMB | K74 | 28-Lead Rectangular Cerpack | | | | CY7C425-40LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | 65 | CY7C425 - 65DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C425-65JC | J65 | 32-Lead Plastic Leaded Chip Carrier | } | | | CY7C425-65PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C425-65VC | V21 | 28-Lead (300-Mil) Molded SOJ | 1 | | | CY7C425-65JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C425-65PI | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C425-65DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C425-65KMB | K74 | 28-Lead Rectangular Cerpack | | | | CY7C425-65LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | Speed<br>(ns) | Ordering Code | Package<br>Type | Package Type | Operating<br>Range | |---------------|---------------|-----------------|------------------------------|--------------------| | 20 | CY7C428-20DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C428-20PC | P15 | 28-Lead (600-Mil) Molded DIP | | | 25 | CY7C428-25DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C428-25PC | P15 | 28-Lead (600-Mil) Molded DIP | | | | CY7C428-25PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C428-25DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 30 | CY7C428-30DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C428-30PC | <b>P</b> 15 | 28-Lead (600-Mil) Molded DIP | $\neg$ | | | CY7C428-30PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C428-30DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 40 | CY7C428-40DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C428-40PC | P15 | 28-Lead (600-Mil) Molded DIP | | | | CY7C428-40PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C428-40DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | | 65 | CY7C428-65DC | D16 | 28-Lead (600-Mil) CerDIP | Commercial | | | CY7C428-65PC | P15 | 28-Lead (600-Mil) Molded DIP | | | | CY7C428-65PI | P15 | 28-Lead (600-Mil) Molded DIP | Industrial | | | CY7C428-65DMB | D16 | 28-Lead (600-Mil) CerDIP | Military | 65E D ≡ 2589662 0010647 T58 ■ CYP | Speed<br>(ns) | Ordering Code | Package<br>Type | Package Type | Operating<br>Range | |---------------|---------------|-----------------|------------------------------------------|--------------------| | 20 | CY7C429-20DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C429-20JC | J65 | 32-Lead Plastic Leaded Chip Carrier | | | | CY7C429-20PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C429-20VC | V21 | 28-Lead (300-Mil) Molded SOJ | | | 25 | CY7C429-25DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | 1 | CY7C429-25JC | J65 | 32-Lead Plastic Leaded Chip Carrier | 1 | | ļ | CY7C429-25PC | P21 | 28-Lead (300-Mil) Molded DIP | | | ŀ | CY7C429-25VC | V21 | 28-Lead (300-Mil) Molded SOJ | | | | CY7C429-25JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C429-25PI | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C429-25DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C429-25KMB | K74 | 28-Lead Rectangular Cerpack | | | L | CY7C429-25LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | 30 | CY7C429-30DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | ] | CY7C429-30JC | J65 | 32-Lead Plastic Leaded Chip Carrier | | | į | CY7C429-30PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C429-30VC | V21 | 28-Lead (300-Mil) Molded SOJ | | | | CY7C429-30JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C429-30PI | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C429-30DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C429-30KMB | K74 | 28-Lead Rectangular Cerpack | | | | CY7C429-30LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | 40 | CY7C429-40DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C429-40JC | J65 | 32-Lead Plastic Leaded Chip Carrier | | | | CY7C429-40PC | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C429-40VC | V21 | 28-Lead (300-Mil) Molded SOJ | | | | CY7C429-40JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C429-40PI | <b>P</b> 21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C429-40DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C429-40KMB | K74 | 28-Lead Rectangular Cerpack | ļ | | | CY7C429-40LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | | 65 | CY7C429-65DC | D22 | 28-Lead (300-Mil) CerDIP | Commercial | | | CY7C429-65JC | J65 | 32-Lead Plastic Leaded Chip Carrier | | | | CY7C429-65PC | P21 | 28-Lead (300-Mil) Molded DIP | | | 1 | CY7C429-65VC | V21 | 28-Lead (300-Mil) Molded SOJ | | | | CY7C429-65JI | J65 | 32-Lead Plastic Leaded Chip Carrier | Industrial | | | CY7C429-65PI | P21 | 28-Lead (300-Mil) Molded DIP | | | | CY7C429-65DMB | D22 | 28-Lead (300-Mil) CerDIP | Military | | | CY7C429-65KMB | K74 | 28-Lead Rectangular Cerpack | | | L | CY7C429-65LMB | L55 | 32-Pin Rectangular Leadless Chip Carrier | | ## MILITARY SPECIFICATIONS **Group A Subgroup Testing** DC Characteristics | Parameters | Subgroups | |----------------------|-----------| | V <sub>OH</sub> | 1, 2, 3 | | V <sub>OL</sub> | 1, 2, 3 | | V <sub>IH</sub> | 1, 2, 3 | | V <sub>IL</sub> Max. | 1, 2, 3 | | $I_{IX}$ | 1, 2, 3 | | I <sub>CC</sub> | 1, 2, 3 | | I <sub>SB1</sub> | 1, 2, 3 | | I <sub>SB2</sub> | 1, 2, 3 | | I <sub>OS</sub> | 1, 2, 3 | ## **Switching Characteristics** | Parameters | Subgroups | |-------------------|-------------------| | t <sub>RC</sub> | 9, 10, 11 | | t <sub>A</sub> | 9, 10, 11 | | t <sub>RR</sub> | 9, 10, 11 | | tpR | 9, 10, 11 | | tLZR | 9, 10, 11 | | t <sub>DVR</sub> | 9, 10, 11 | | t <sub>HZR</sub> | 9, 10, 11 | | twc | 9, 10, 11 | | t <sub>PW</sub> | 9, 10, 11 | | t <sub>HWZ</sub> | 9, 10, 11 | | t <sub>WR</sub> | 9, 10, 11 | | $t_{\mathrm{SD}}$ | 9, 10, 11 | | t <sub>HD</sub> | 9, 10, 11 | | t <sub>MRSC</sub> | 9, 10, 11 | | t <sub>PMR</sub> | 9, 10, 11 | | t <sub>RMR</sub> | 9, 10, 11 | | t <sub>RPW</sub> | 9, 10, 11 | | twpw | 9, 10, 11 | | tRTC | 9, 10, 11 | | t <sub>PRT</sub> | 9, 10, 11 | | t <sub>RTR</sub> | 9, 10, 11 | | $t_{ m EFL}$ | 9, 10, 11 | | t <sub>HFH</sub> | 9, 10, 11 | | t <sub>FFH</sub> | 9, 10, 11 | | t <sub>REF</sub> | 9, 10, 11 | | t <sub>RFF</sub> | 9, 1 <b>0,</b> 11 | | t <sub>WEF</sub> | 9, 10, 11 | | twff | 9, 10, 11 | | t <sub>WHF</sub> | 9, 10, 11 | | t <sub>RHF</sub> | 9, 10, 11 | | t <sub>RAE</sub> | 9, 10, 11 | | $t_{ m RPE}$ | 9, 10, 11 | | t <sub>WAF</sub> | 9, 10, 11 | | twpf | 9, 10, 11 | | t <sub>XOL</sub> | 9, 10, 11 | | t <sub>XOH</sub> | 9, 10, 11 | Document #: 38-00079-I