## 3W HIGH EFFICIENCY MONO CLASS-D AUDIO AMPLIFIER ### DESCRIPTION The MP1740 is a high efficiency Class-D Hbridge audio amplifier. It utilizes a full bridge output structure capable of delivering 3W into $4\Omega$ speaker. The device exhibits the high fidelity of a class AB amplifier with an efficiency of 91%. It also dramatically reduces solution size by integrating the following: - $300m\Omega$ (high side or low side) power MOSFETs (VCC=3.6V) - Startup / Shutdown pop elimination - Short circuit protection - 9 Balls Wafer chip scale package (WLCSP) and requires a few external components. This amplifier also improves GSM power supply rejection, and operates on a single cellular Liion battery. The gain of this amplifier can be controlled easily by a few modification of external configuration while minimizing noise to 37 µVRMS. ### **FEATURES** - 3W Into $4\Omega$ with 5 V Supply @ 10% THD+N - Efficiency up to 90% at 1.7W Pout, 8 ohm load - 2.5V to 5.5V Supply Voltage Operation - THD+N = 0.1% @ 1.8W, 5V, $4\Omega$ - 2mA Quiescent current and 0.5µA shutdown current - Full Bridge Output Drive - Internal 250kHZ Switching frequency - Fully Differential input - Improved CMRR Eliminates Two Input **Coupling Capacitors** - 1ms start-up time Eliminates pop - Integrated Short Circuit Protection - Integrated Thermal Shutdown - 9 Balls Wafer chip scale package (WLCSP) ### **APPLICATIONS** - Wireless or Cellular Handsets - **PDAs** All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. ### TYPICAL APPLICATION ### ORDERING INFORMATION | Part Number* | Package | Top Marking | Free Air Temperature (T <sub>A</sub> ) | |--------------|---------|-------------|----------------------------------------| | MP1740EC | WLCSP | 6F | −20°C to +85°C | ### **PACKAGE REFERENCE** | ABSOLUTE MAXIMUM RATINGS Supply Voltage $V_{CC}$ 0.3V to $V_{CC}$ Input Voltage $V_{IN}$ 0.3V to $V_{CC}$ | 6.5V | |-----------------------------------------------------------------------------------------------------------|-------------------| | Input Voltage $V_{EN}$ | 0.3V | | Continuous Power Dissipation $(T_A = +25^{\circ}C)$ | C) <sup>(2)</sup> | | Junction Temperature T <sub>J</sub> –40°C to +14 | | | Lead Temperature26 | | | Storage Temperature65°C to +15 | | | <b>Recommended Operating Conditions</b> | (3) | | Supply Voltage V <sub>CC</sub> 2.5V to | 5.5V | | Enable Voltage V <sub>EN</sub> 70%V <sub>CC</sub> to | | | Disable Voltage V <sub>EN</sub> 0V to 15% | ώVcc | | Common Mode Input Voltage V <sub>IC</sub> | | | 0.5V to VCC- | 7.8V | | Operating Junct. Temp (T <sub>J</sub> )20°C to +12 | 25°C | | Thermal Resistance (4) | $oldsymbol{ heta}$ JA | $\boldsymbol{\theta}$ JC | | |------------------------|-----------------------|--------------------------|---| | WLCSP | 114 | 12°C/\ | N | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J(MAX)</sub>, the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by PD<sub>(MAX)</sub>=(T<sub>J(MAX)</sub>-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 3) VCC Include AVCC and PVCC, VIN include INP and INN - 4) Measured on JESD51-7, 4-layer PCB ### **ELECTRICAL CHARACTERISTICS** $T_A = +25$ °C, unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | |--------------------------------|-----------------|---------------------------------------------------------------------|------|-----|------|----------|--| | Output Offset Voltage | Vos | VI=0V, Av=2V/V, VCC=2.5V to 5.5V | | 1 | 25 | mV | | | Power Supply Rejection Ratio | PSRR | VCC=2.5V to 5.5V | | -70 | -45 | dB | | | Common Mode Rejection<br>Ratio | CMRR | VCC=2.5V to 5.5V,<br>VIC=1/2VCC to 0.5V,<br>VIC=1/2VCC to VCC -0.8V | | -70 | | dB | | | High-level Input Current | Іін | VCC=5.5V,<br>VI=5.5V,RI=150kΩ | | 20 | 30 | μΑ | | | Low-level Input Current | Iı∟ | VCC=5.5V,<br>VI=0V,RI=150kΩ | | 20 | 30 | μA | | | | | VCC=5.5V, no load, switching | | 2.7 | 5.8 | | | | Quiescent Current | ΙQ | VCC=3.6V, no load, switching | | 2 | 4.6 | mA | | | | | VCC=2.5V, no load, switching | | 1.6 | 3.6 | | | | Shut down Current | I <sub>ds</sub> | VEN=0, VCC=2.5V to 5.5V | | 0.5 | 2 | μΑ | | | VEN Enable L-H | | VCC=2.5V to 5.5V | 1.6 | | | V | | | VEN Enable H-L | | VCC=2.5V to 5.5V | | | 0.4 | V | | | UVLO_H | | VCC from Low to High | | 2.4 | 2.48 | <b>V</b> | | | UVLO_L | | VCC from High to Low | 1.95 | 2.1 | | V | | | | | VCC=5.5V | | 250 | | | | | Static On-state Resistance | Rds_on | VCC=3.6V | | 300 | | mΩ | | | | | VCC=2.5V | | 360 | | | | | Output impedance in disable | Ro | VEN<0.8V | | 2 | | kΩ | | | Switching frequency | Fsw | VCC=2.5V to 5.5V | 200 | 250 | 300 | kHz | | | GAIN (VO/VI) | | R <sub>I</sub> =15 kΩ, no load | 19 | 20 | 21 | V/V | | | RPD | | Resistance from EN to GND | | 300 | | kΩ | | ### **OPERATION CHARACTERISTICS** VCC=AVCC=PVCC=EN, AGND = PGND = 0V, signal frequency fs=1kHz, R<sub>i</sub>=150 $\Omega$ , Gain=2 V/V, C<sub>i</sub>=2.2uF, T<sub>A</sub> = +25°C, unless otherwise noted. | Parameter | Symbol | Conditions | | Min | Тур | Max | Unit | |----------------------------------|------------------|------------------------------------------------------------------------------------|-----------------|-----|-------|-----|---------------------| | | | THD+N=1%, | VCC=5.5V | | 2.82 | | | | | | f <sub>S</sub> =1kHz, | VCC=5V | | 2.32 | | | | | | $R_L=4\Omega$ | VCC=3.6V | | 1.16 | | | | | | KL=422 | VCC=2.5V | | 0.54 | | | | | | THD+N=10%,<br>$f_S=1kHz$ ,<br>$R_L=4\Omega$ | VCC=5.5V | | 3.62 | | | | | | | VCC=5V | | 3.0 | | | | | | | VCC=3.6V | | 1.51 | | | | Output Dower | D | KL=422 | VCC=2.5V | | 0.70 | | W | | Output Power | Роит | TUD: N. 40/ | VCC=5.5V | | 1.65 | | | | | | THD+N=1%, | VCC=5V | | 1.36 | | | | | | fs=1kHz, | VCC=3.6V | | 0.71 | | | | | | $R_L=8\Omega$ | VCC=2.5V | | 0.33 | | | | | | TUD: N. 400/ | VCC=5.5V | | 2.12 | | | | | | THD+N=10%, | VCC=5V | | 1.74 | | | | | | fs=1kHz, | VCC=3.6V | | 0.91 | | | | | | $R_L=8\Omega$ | VCC=2.5V | | 0.42 | | | | | THD+N | $P_{OUT}=2W$ , $f_S=1kHz$ , $R_L=4Ω$ | VCC=5V | | 0.19% | | | | | | $P_{OUT}=1W, f_S=1kHz, R_L=4\Omega$ | VCC=3.6V | | 0.14% | | | | Total Distorsion Plus | | $P_{OUT}=0.4W$ , $f_S=1kHz$ , $R_L=4\Omega$ | VCC=2.5V | | 0.11% | | | | Noise | | $P_{OUT}=1W, f_S=1kHz, R_L=8\Omega$ | VCC=5V | | 0.11% | | | | | | $P_{OUT}$ =0.5W, $f_{S}$ =1kHz, $R_{L}$ =8 $\Omega$ | VCC=3.6V | | 0.12% | | | | | | $P_{OUT}=0.2W, f_{S}=1kHz, R_{L}=8\Omega$ | VCC=2.5V | | 0.13% | | | | Supply Ripple<br>Rejection Ratio | K <sub>SVR</sub> | $f_{RIPPLE}=217Hz$ , $V_{RIPPLE}=400mVpp$ , input AC-ground with $C_{i}=0.22\mu F$ | VCC=5V | | -62 | | dB | | Signal to Noise Ratio | SNR | $P_{OUT}=1W,$ $R_L=8\Omega$ | | | 97.7 | | dB | | Output Noise | Vn | VCC=5V, f=20 to 20kHz, input AC- | No<br>weighting | | 53 | | - μV <sub>RMS</sub> | | | | ground with C₁=0.22μF | A-weighting | | 37 | | | | Common Mode Rejection Ratio | CMRR | VIC-RIPPLE=1 VPP,<br>f <sub>RIPPLE</sub> =217Hz | VCC=5V | | -65 | | dB | | Start-up Time From Disable | Ts | | | | 1 | | ms | ### **PIN FUNCTIONS** | Ball<br>WLCSP | Name | Input/Ouput<br>/Power<br>(I/O/P) | Description | |---------------|------|----------------------------------|-------------------------------------------------| | A1 | INP | I | Positive differential input | | A2 | AGND | Р | Analog Ground | | A3 | VON | 0 | Negative BTL output | | B1 | AVCC | Р | Analog Power Supply | | B2 | PVCC | Р | Power Supply | | В3 | PGND | Р | Power Ground | | C1 | INN | | Negative differential input | | C2 | EN | | Enable Input. (drive high to enable the MP1740) | | C3 | VOP | 0 | Positive BTL output | ### TYPICAL PERFORMANCE CHARACTERISTICS #### **TEST SET-UP FOR GRAPHS** #### Notes: - 5) C<sub>I</sub> was Shorted for any Common-Mode input voltage measurement - 6) A 33µH inductor was placed in series with the load resistor to emulate a small speaker for efficiency measurements. - 7) The 40 kHz low-pass filter is required even if the analyzer has a low-pass filter. - 8) For PSRR test, Please remove the great 10uF decoupling capacitor and just keep the small decoupling capacitors for recovery switching currents. ### TYPICAL PERFORMANCE CHARACTERISTICS VCC=AVCC=PVCC=EN, AGND = PGND = 0V, signal frequency fs=1kHz, $R_i$ =150kohm, Gain=2 V/V, $C_i$ =2.2uF, $T_A$ = +25°C, unless otherwise noted. © 2018 MPS. All Rights Reserved ### TYPICAL PERFORMANCE CHARACTERISTICS (continued) VCC=AVCC=PVCC=EN, AGND = PGND = 0V, signal frequency fs=1kHz, $R_i$ =150kohm, Gain=2 V/V, $C_i$ =2.2uF, $T_A$ = +25°C, unless otherwise noted. # Output Power vs. Supply Voltage **CMRR vs. Frequency** V<sub>CC</sub>=5V, R<sub>L</sub>=4Ω, VIC-ripple=400mVpp ### **FUNCTION BLOCK DIAGRAM** Figure 1—Functional Block Diagram ### **APPLICATION INFORMATION** ### **COMPONENT SELECTION** The MP1740 uses a minimum number of external components to complete a fully bridged Class D audio amplifier. Use the following sections to customize the amplifier for your particular application. ### 1. Setting the Voltage Gain The voltage gain sets the output voltage swing for a given input voltage swing and is set by the input resistors (R<sub>I</sub>) as the following equation: $$GAIN=2 \times \frac{150k\Omega}{R_{l}} \quad (1)$$ The maximum output voltage swing is limited by the power supply. To achieve the maximum output power of the MP1740 amplifier, set the amplifier gain such that the maximum peak-to-peak input signal results in at least the maximum peak-to-peak output voltage swing. Lower gain allows the MP1740 to operate at its best, because a higher voltage at the input for the same output power making the inputs less susceptible to noise. So setting voltage gain to 2V/V may achieve optimal performance. ### 2. Input Coupling Capacitors (C<sub>I</sub>) The MP1740 is a mono BTL Class-D amplifier with differential inputs and outputs. This device can still be used with a single-ended input; but for some noisy environment (such as a wireless handset) the MP1740 should be used with differential inputs to ensure maximum noise rejection. The fully differential amplifier allows the inputs to be biased at voltage other than mid-supply. The input coupling capacitors are not required if the design uses a differential source that is biased from 0.5 V to VCC - 0.8 V (as shown in Recommended Operating Conditions). If the is not biased signal within recommended common-mode input range or if using a single-ended source, the input coupling capacitors are used to pass only the AC audio signal to the input of the amplifier as a high pass filter. The input capacitors create a high-pass filter with the input resistor. Choose an input coupling capacitor such that the corner frequency $f_{\mathbb{C}}$ is less than the desired pass-band frequency. The formula for the corner frequency is: $$f_{c} = \frac{1}{2\pi R_{i}C_{i}}$$ (2) Speakers in wireless handsets usually can't respond well to low frequencies, so for this application the corner frequency can be set to block the low frequencies. The input coupling capacitance is calculated as: $$C_1 = \frac{1}{2\pi R_1 f_C}$$ (3) If the corner frequency is within the audible band, the capacitors should have a tolerance of ±10% or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below. ### 3. Power Supply Decoupling Capacitor (C<sub>s</sub>) The class-D audio amplifier requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. To carry the higher frequency transient current, spikes, or digital hash on the line, a good low ESR ceramic capacitor is necessary. Place a 1µF decoupling capacitor as close as possible to the device VCC lead. It is very important for the efficiency of the class-D amplifier, because any resistance or inductance in the trace between the capacitor and the device may cause a loss. A 10µF or greater capacitor placed near the audio power amplifier would also help for filtering lower-frequency noise. #### 4. Input Resistors (R<sub>I</sub>) In fully differential amplifiers, please use the matching input resistors. Matching is very important for the balance of the output on the reference voltage (more important than overall tolerance). The higher matching, the batter CMRR and PSRR performance. Therefore, it is recommended to use 1% precision resistors or better to keep the performance optimized. Place the input resistors as close to the MP1740 as possible to limit noise injection on the high-impedance nodes. ### TYPICAL APPLICATION CIRCUIT Figure 2—MP1740 Application Schematic with Differential Input (input DC-biased voltage is within the recommended common-mode voltage range) Figure 3—MP1740 Application Schematic with Differential Input (input DC-biased voltage is out of the recommended common-mode voltage range) Figure 4—MP1740 Application Schematic with Single-Ended Input ### **PACKAGE INFORMATION** ### **WLCSP** **BOTTOM VIEW** NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) BALL COPLANARITY SHALL BE 0.05 MILLIMETER MAX. - 3) JEDEC REFERENCE IS MO-211, VARIATION DD. - 4) DRAWING IS NOT TO SCALE. ### **RECOMMENDED LAND PATTERN** **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.