# F9423 FIFO Buffer Memory Microprocessor Product #### Description The Fairchild F9423 is an expandable fall-through-type high-speed first-in, first-out (FIFO) buffer memory that is optimized for high-speed disk or tape controller and communication buffer applications. It is organized as 64 words by 4 bits and may be expanded to any number of words or any number of bits in multiples of four. Data may be entered or extracted asynchronously in serial or parallel, allowing economical implementation of buffer memories. The F9423 has 3-state outputs that provide added versatility, and is fully compatible with all TTL families. - Serial or Parallel Input - Serial or Parallel Output - Expandable Without Additional Logic - 3-State Outputs - Fully Compatible With All TTL Families - Slim 24-Pin Package # **Device Organization** As shown in figure 1, the F9423 consists of three sections: - An input register with parallel and serial data inputs, as well as control inputs and outputs for input handshaking and expansion. - A 4-bit-wide, 62-word-deep fall-through stack with selfcontained control logic. - An output register with parallel and serial data outputs, as well as control inputs and outputs for output handshaking and expansion. These three sections operate asynchronously and are virtually independent of one another. # Signal Functions The F9423 FIFO signal functions are described in table 1 # Signal Functions # **Connection Diagram** # F9423 Table 1 Signal Functions | Mnemonic | Pin No. | Name | Description | |-----------------|---------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Control Inputs | | | | | PL | 2 | Parallel Load | Input signal that, when high, enables ${\rm D_0}$ – ${\rm D_3};$ not edge-triggered. Ones catching. | | CPSI | 8 | Serial Input Clock | Edge-triggered input signal that activates on the falling edge. | | ĪĒS | 9 | Serial Input Enable | Input signal that, when low, enables serial and parallel input. | | TTS | 10 | Transfer-to-Stack | Input signal that, when low, initiates fall-through. | | MR | 11 | Master Reset | Active-low input signal. | | OES | 15 | Serial Output<br>Enable | Input signal that, when low, enables serial and parallel output. | | TOP | 13 | Transfer Out<br>Parallel | Input signal that, when high, enables a word to be transferred from the stack to the output register; not edge-triggered. (The TOS signal must be low for the transfer to occur.) | | TOS | 14 | Transfer Out Serial | Input signal that, when low, enables a word to be transferred from the stack to the output register; not edge-triggered. (The TOP signal must be high for the transfer to occur.) | | CPSO | 16 | Serial Output Clock | Edge-triggered input signal that activates on the falling edge. | | ĒŌ | 17 | Output Enable | Active-low input signal that allows data to be output. | | Data Inputs | | | | | $D_0 - D_3$ | 3 - 6 | Parallel Data | Parallel data inputs | | D <sub>S</sub> | 7 | Serial Data | Serial data inputs | | Data Outputs | | | | | $Q_0-Q_3$ | 18 - 21 | Parallel Data | Parallel data outputs | | $Q_{S}$ | 22 | Serial Data | Serial data output | | Register Status | | | | | ĪRF | 1 | Input Register Full | Output signal that, when low, indicates that the input register is full. | | ORE | 23 | Output Register<br>Empty | Output signal that, when high, indicates that the output register contains valid data. | | Power | | | | | V <sub>CC</sub> | 24 | Power Supply | Nominal +5 V | | GND | 12 | Ground | Common power and signal return | Figure 1 F9423 Block Diagram # **Functional Description** #### Input Register The input register can receive data in either bit-serial or 4-bit parallel form. It stores this data until it is sent to the fall-through stack, and also generates the necessary status and control signals. This 5-bit register (see figure 2) is initialized by setting flip-flop F3 and resetting the other flip-flops. The Q-output of the last flip-flop (FC) is output as the Input Register Full (IRF) signal. After initialization, this output is high. #### Parallel Entry A high on the parallel load (PL) input loads the $D_0$ – $D_3$ inputs into the $F_0$ – $F_3$ flip-flops and sets the FC flip-flop. This forces the IRF output low, indicating that the input register is full. During parallel entry, the serial input clock (CPSI) input must be low. # Serial Entry Data on the serial data $(D_S)$ input is serially entered into the shift register $(F_3,\,F_2,\,F_1,\,F_0,\,FC)$ on each high-to-low transition of the $\overline{CPSI}$ input when the Serial Input Enable $(\overline{LS})$ signal is low. During serial entry, the PL input should be low. After the fourth clock transition, the four data bits are located in flip-flops $F_0$ – $F_3$ . The FC flip-flop is set, forcing the IRF output low and internally inhibiting $\overline{\text{CPSI}}$ pulses from effecting the register. Figure 3 illustrates the final positions in an F9423 resulting from a 256-bit serial bit train ( $B_0$ is the first bit, $B_{255}$ the last). Figure 2 Input Register Conceptual Logic Diagram # Fall-Through Stack The outputs of flip-flops $F_0 - F_3$ feed the stack. A low level on the transfer-to-stack ( $\overline{ITS}$ ) input initiates a fall-through action; if the top location of the stack is empty, data is loaded into the stack and the input register is reinitialized. (Note that this initialization is delayed until PL is low.) Thus, automatic FIFO action is achieved by connecting the $\overline{IRF}$ output to the $\overline{ITS}$ input. An RS-type flip-flop (the initialization flip-flop) in the control section records the fact that data has been transferred to the stack. This prevents multiple entry of the same word into the stack even though IRF and TTS may still be low; the initialization flip-flop is not cleared until PL goes low. Once in the stack, data falls through automatically, pausing only when it is necessary to wait for an empty next location. In the F9423, the master reset ( $\overline{\text{MR}}$ ) input only initializes the stack control section and does not clear the data. ### **Output Register** The output register (see figure 4) receives 4-bit data words from the bottom stack location, stores it, and outputs data on a 3-state, 4-bit parallel data bus or on a 3-state serial data bus. The output section generates and receives the necessary status and control signals. Figure 3 Final Bit Positions Resulting from 256-Bit Serial Train Figure 4 Output Register Conceptual Logic Diagram #### Parallel Extraction When the FIFO is empty after a low pulse is applied to the $\overline{\text{MR}}$ input, the output register empty ( $\overline{\text{ORE}}$ ) output is low. After data has been entered into the FIFO and has fallen through to the bottom stack location, it is transferred into the output register, if the transfer out parallel ( $\overline{\text{TOP}}$ ) input is high. As a result of the data transfer, $\overline{\text{ORE}}$ goes high, indicating valid data on the data outputs (provided that the 3-state buffer is enabled). The TOP input can then be used to clock out the next word. When TOP goes low, $\overline{\text{ORE}}$ also goes low, indicating that the output data has been extracted; however, the data itself remains on the output bus until a high level on TOP permits the transfer of the next word (if available) into the output register. <u>During parallel data extraction</u>, the serial output clock (CPSO) line should be low. The transfer out serial (TOS) line should be grounded for single-slice operation or connected to the appropriate ORE line for expanded operation (refer to the "Expansion" section). The TOP signal is not edge-triggered. Therefore, if TOP goes high before data is available from the stack but data becomes available before TOP again goes low, that data is transferred into the output register. However, internal control circuitry prevents the same data from being transferred twice. If TOP goes high and returns to low before data is available from the stack, ORE remains low, indicating that there is no valid data at the outputs. Figure 5 190-Word x 4-Bit Vertical Expansion Scheme #### Serial Extraction When the FIFO is empty after a low is applied to the MR input, the ORE output is low. After data has been entered into the FIFO and has fallen through to the bottom stack location, it is transferred into the output register, if the TOS input is low and TOP is high. As a result of the data transfer, ORE goes high, indicating that valid data is in the register. The 3-state serial data output $(Q_S)$ is automatically enabled and puts the first data bit on the output bus. Data is serially shifted out on the high-to-low transition of $\overline{\text{CPSO}}$ . To prevent false shifting, $\overline{\text{CPSO}}$ should be low when the new word is being loaded into the output register. The fourth transition empties the shift register, forces $\overline{\text{ORE}}$ low, and disables the serial output, $Q_S$ . For serial operation, the $\overline{\text{ORE}}$ output may be tied to the $\overline{\text{TOS}}$ input, requesting a new word from the stack as soon as the previous one has been shifted out. #### Expansion # Vertical Expansion The F9423 may be vertically expanded, without external components, to store more words. The interconnections necessary to form a 190-word by 4-bit FIFO are shown in figure 5. Using the same technique, any FIFO of 63n+1 words by 4 bits can be configured, where n is the number of devices. Note that expansion does not sacrifice any of the F9423 flexibility for serial/parallel input and output. #### Horizontal Expansion The F9423 can be horizontally expanded, without external logic, to store long words (in multiples of 4 bits). The interconnections necessary to form a 64-word by 12-bit FIFO are shown in figure 6. Using the same technique, any FIFO of 64 words by 4n bits can be constructed, where n is the number of devices. The right-most (most significant) device is connected to the TTS inputs of all devices. Similarly, the ORE output of the most significant device is connected to the TOS inputs of all devices. As in the vertical expansion scheme, horizontal expansion does not sacrifice any of the F9423 flexibility for serial/parallel input and output. It should be noted that the horizontal expansion scheme shown in figure 6 exacts a penalty in speed. Figure 6 64-Word × 12-Bit Horizontal Expansion Scheme #### Horizontal and Vertical Expansion The F9423 can be expanded in both the horizontal and vertical directions without any external components and without sacrificing any of its FIFO flexibility for serial/parallel input and output. The interconnections necessary to form a 127-word by 16-bit FIFO are shown in figure 7. Using the same technique, any FIFO of 63m + 1 words by 4n bits can be configured, where m is the number of devices in a column and n is the number of devices in a row. Figures 8 and 9 illustrate the timing diagrams for serial data entry and extraction for the FIFO shown in figure 7. Figure 10 illustrates the final positions of bits in an expanded F9423 FIFO resulting from a 2032-bit serial bit train. #### Interlocking Circuitry Most conventional FIFO designs provide status signals analogous to IRF and ORE. However, when these devices are operated in arrays, variations in unit-to-unit operating speed require external gating to ensure that all devices have completed an operation. The F9423 incorporates simple but effective "master/slave" interlocking circuitry to eliminate the need for external gating. In the F9423 array of figure 7, devices 1 and 5 are the row masters; the other devices are slaves to the master in their rows. No slave in a given row initializes its input register until it has received a low on its IES input from a row master or a slave of higher priority. Similarly, the ORE outputs of slaves do not go high until their inputs have gone high. This interlocking scheme ensures that new input data may be accepted by the array when the IRF output of the final slave in that row goes high and that output data for the array may be extracted when the ORE output of the final slave in the output row goes high. The row master is established by connecting its $\overline{\text{IES}}$ input to ground, while a slave receives its $\overline{\text{IES}}$ input from the $\overline{\text{IRF}}$ output of the next-higher priority device. When an array of F9423 FIFOs is initialized with a low on the $\overline{\text{MR}}$ inputs of all devices, the $\overline{\text{IRF}}$ outputs of all devices are high. Thus, only the row master receives a low on the $\overline{\text{IES}}$ input during initialization. Figure 7 127-Word × 16-Bit FIFO Array Figure 9 Serial Data Extraction for 127 × 16 Array Figure 10 Final Position of 2032-Bit Serial Input Figure 11 Interlocking Circuitry Conceptual Logic Diagram Figure 11 is a conceptual logic diagram of the internal circuitry that determines master/slave operation. When MR and IES are low, the master latch is set. When TTS goes low, the initialization flip-flop is set. If the master latch is high, the input register is immediately initialized and the initialization flip-flop reset. If the master latch is reset, the input register is not initialized until IES goes low. In array operaton, activating TTS initiates a ripple input register initialization from the row master to the last slave. A similar operation takes place for the output register. Either a $\overline{\text{TOS}}$ or TOP input initiates a load-from-stack operation and sets the $\overline{\text{ORE}}$ request flip-flop. If the master latch is set, the last output register flip-flop is set and the $\overline{\text{ORE}}$ line goes high. If the master latch is reset, the $\overline{\text{ORE}}$ output is low until a serial output enable $\overline{\text{(OES)}}$ input is received. # **Timing Characteristics** Table 2 describes, and figures 12 through 19 illustrate, the F9423 timing characteristics. Table 2 Timing Characteristics | | | Limits | | | | | |----------------------------------------------------|---------------------------------------------------------------------|--------|----------|----------|----------|-----------------------------------------------------------------------------------------------| | Symbol | Characteristic <sup>1</sup> | Min | Тур | Max | Units | Comments | | t <sub>PHL</sub> | Propagation Delay, Negative-<br>Going CP to IRF Output | | 30 | 40 | ns | Stack not full, PL low (see figures 12 and 13). | | t <sub>PLH</sub> | Propagation Delay, Negative-<br>Going TTS to IRF | | 68 | 90 | ns | | | t <sub>PLH</sub> | Propagation Delay, Negative-<br>Going CPSO to Q <sub>S</sub> Output | | 46<br>30 | 55<br>40 | ns<br>ns | OES low, TOP high (see figures 14 and 15). | | t <sub>PHL</sub> t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay, Positive-Going TOP to $Q_0$ - $Q_3$ Outputs | | 80 | 95 | ns | EO, CPSO low (see figure 16). | | t <sub>PHL</sub> | Propagation Delay, Negative-<br>Going CPSO to ORE | | 29 | 50 | ns | OES low, TOP high (see figures 14 and 15). | | t <sub>PHL</sub> | Propagation Delay, Negative-<br>Going TOP to ORE | | 39 | 60 | ns | Parallel output, EO, CPSO low (see figure 16). | | t <sub>PLH</sub> | Propagation Delay, Positive-<br>Going TOP to ORE | | 79 | 95 | ns | | | t <sub>DFT</sub> | Fall-Through Time | | 3.6 | 4.3 | μS | TTS connected to IRF; TOS connected to ORE; IES, OES, EO, CPSO low, TOP high (see figure 17). | | t <sub>PLH</sub> | Propagation Delay, Negative-<br>Going TOS to Positive-Going ORE | | 72 | 85 | ns | Data in stack, TOP high (see figures 14 and 15). | # F9423 Table 2 Timing Characteristics (Continued) | - | | Limits | | | | | | |--------------------------------------|-----------------------------------------------------------------|--------|-----|-----|-------|------------------------------------------------------------------------|--| | Symbol | Characteristics <sup>1</sup> | Min | Тур | Max | Units | Comments | | | t <sub>PHL</sub> | Propagation Delay, Positive-<br>Going PL to Negative-Going IRF | | 39 | 50 | ns | Stack not full (see figures 18 and 19). | | | t <sub>PLH</sub> | Propagation Delay, Negative-<br>Going PL to Positive-Going IRF | | 41 | 55 | ns | | | | t <sub>PLH</sub> | Propagation Delay, Positive-<br>Going OES to ORE | | 38 | 45 | ns | | | | t <sub>PLH</sub> | Propagation Delay, Positive-<br>Going IES to Positive-Going IRF | | 32 | 45 | ns | See figure 19. | | | t <sub>PZL</sub><br>t <sub>PZH</sub> | Propagation Delay, $\overline{\text{OE}}$ to $Q_0$ - $Q_3$ | | 14 | 18 | ns | Propagation delay out of the high-<br>impedance state. | | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Propagation delay, $\overline{\text{OE}}$ to $Q_0$ - $Q_3$ | | 16 | 20 | ns | Propagation delay into the high-<br>impedance state. | | | t <sub>PZL</sub><br>t <sub>PZH</sub> | Propagation Delay, Negative-<br>Going OES to Q <sub>S</sub> | | 14 | 20 | ns | Propagation delay out of the high-<br>impedance state. | | | t <sub>PLZ</sub><br>t <sub>PHZ</sub> | Propagation Delay, Negative-<br>Going OES to Q <sub>S</sub> | | 16 | 22 | ns | Propagation delay into the high-<br>impedance state. | | | t <sub>AP</sub> | Parallel Appearance Time, ORE to Q <sub>0</sub> -Q <sub>3</sub> | | 4 | 6 | ns | Time elapsed between ORE going high and valid data appearing at | | | t <sub>AS</sub> | Serial Appearance Time, ORE | | 5 | 18 | ns | output. Negative number indicates data available before ORE goes high. | | $<sup>^{</sup>i}$ V<sub>CC</sub> = 5.0 V ±5%; C<sub>L</sub> = 15 pF; T<sub>A</sub> = 0 °C to +75 °C Figure 12 Serial Input, Unexpanded or Master Operation Conditions: Stack Not Full; IES, PL Low Figure 13 Serial Input, Expanded Slave Operation Conditions: Stack Not Full; IES High When Initiated; PL Low Figure 14 Serial Output, Unexpanded or Master Operation Conditions: Data in Stack; TOP High, IES Low When Initiated; OES Low Figure 15 Serial Output, Slave Operation Conditions: Data In Stack; TOP High; IES High When Initiated 6 Figure 16 Parallel Output, 4-Bit Word or Master in Parallel in Expansion Conditions: IES Low When Initiated; EO, CPSO Low; Data Available In Stack Figure 17 Fall-Through Time Conditions: TTS Connected to IRF; TOS Connected to ORE; IES, OES, CPSO Low; TOP High Figure 18 Parallel Load Mode, 4-Bit Word (Unexpanded) or Master in Parallel Expansion NOTES: 1 If stack is full, IRF stays low. <sup>2</sup>TTS normally connected to IRF. Conditions: Stack Not Full; IES Low When Initialized Figure 19 Parallel Load, Slave Mode Conditions: Stack Not Full; Device Initialized With IES High; Initialization Requires That a Master Reset Occur After Power Is Applied # **Timing Set-Up Requirements** Table 3 describes the F9423 timing set-up requirements. Table 3 Timing Set-Up Requirements | | | Limits | | | | | | |------------------|-------------------------------------------------------|--------|------|-----|-------|----------------------------------------------------------------------------------|--| | Symbol | Characteristics <sup>1</sup> | Min | Тур | Max | Units | Comments | | | t <sub>PWH</sub> | CPSI Pulse Width (High) | 18 | 15 | | ns | Stack not full; PL low (see figures | | | t <sub>PWL</sub> | CPSI Pulse Width (Low) | 22 | 15 | | ns | 12 and 13). | | | t <sub>PWH</sub> | PL Pulse Width (High) | 11 | 10 | | ns | Stack not full (see figures 18 and 19). | | | t <sub>PWL</sub> | TTS Pulse Width (Low) Serial or Parallel Mode | 40 | 26 | | ns | Stack not full; (see figures 12, 13, 18, 19). | | | t <sub>PWL</sub> | MR Pulse Width (Low) | 35 | 22 | | ns | See figure 17. | | | t <sub>PWH</sub> | TOP Pulse Width (High) | 52 | 35 | | ns | CPSO low; data available in | | | t <sub>PWL</sub> | TOP Pulse Width (Low) | 32 | 24 | | ns | stack (see figure 16). | | | t <sub>PWH</sub> | CPSO Pulse Width (High) | 18 | 11 | | ns | TOP high; data in stack. | | | t <sub>PWL</sub> | CPSO Pulse Width (Low) | 25 | 17 | | ns | See figures 14 and 15. | | | t <sub>s</sub> | Set-Up Time, D <sub>S</sub> to Negative CPSI | 10 | 6 | | ns | PL low (see figures 12 and 13). | | | t <sub>h</sub> | Hold Time, D <sub>S</sub> to CPSI | 6 | 4 | | ns | PL low (see figures 12 and 13). | | | t <sub>s</sub> | Set-Up Time, TTS to IRF Serial or Parallel Mode | 1 | - 17 | | ns | See figures 12, 13, 18, 19. | | | t <sub>s</sub> | Set-Up Time, Negative-Going ORE to Negative-Going TOS | 0 | - 26 | | ns | TOP high (see figures 14 and 15). | | | t <sub>rec</sub> | Recovery Time, MR to Any Input | 30 | 24 | | ns | See figure 17. | | | t <sub>s</sub> | Set-Up Time, Negative-Going IES to CPSI | 18 | 15 | | ns | See figure 13. | | | t <sub>s</sub> | Set-Up Time, Negative-Going TTS to CPSI | 110 | 83 | | ns | See figure 13. | | | t <sub>s</sub> | Set-Up Time, Parallel Inputs to PL | 0 | - 12 | | ns | Length of time parallel inputs<br>must be applied prior to rising<br>edge of PL. | | | t <sub>h</sub> | Hold Time, Parallel Inputs to PL | 20 | 10 | | ns | Length of time parallel inputs remain applied after falling edge of PL. | | $V_{CC} = 5.0 \text{ V; } C_{L} = 15 \text{ pF; } T_{A} = 25 ^{\circ}\text{C}$ # DC Characteristics Table 4 describes the F9423 dc characteristics. Table 4 DC Characteristics | | | | Limits <sup>2</sup> | | | | |------------------|--------------------------------------------------------------------------|--------------------|---------------------|-------|-------|-----------------------------------------------------| | Symbol | Characteristic <sup>1</sup> | Min | Тур | Max | Units | Test Conditions <sup>3</sup> | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | ٧ | Guaranteed input high voltage | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | ٧ | Guaranteed input low voltage | | V <sub>CD</sub> | Input Clamp Diode Voltage | | - 0.9 | - 1.5 | ٧ | $V_{CC} = Min; I_{IN} = -18 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage, ORE, IRF | 2.4 | 3.4 | | ٧ | $V_{CC} = Min; I_{OH} = -400 \mu A$ | | V <sub>OH</sub> | Output High Voltage, Q <sub>0</sub> -Q <sub>3</sub> , Q <sub>S</sub> | 2.4 | 3.1 | | ٧ | $V_{CC} = Min; I_{OH} = -5.7 \text{ mA}$ | | V <sub>OL</sub> | Output Low Voltage, ORE, IRF | | 0.35 | 0.5 | ٧ | V <sub>CC</sub> = Min; I <sub>OL</sub> = 8.0 mA | | V <sub>OL</sub> | Output Low Voltage, Q <sub>0</sub> -Q <sub>3</sub> , Q <sub>S</sub> | | 0.35 | 0.5 | ٧ | V <sub>CC</sub> = Min; I <sub>OL</sub> = 16 mA | | I <sub>OZH</sub> | Output Off High Current, Q <sub>0</sub> -Q <sub>3</sub> , Q <sub>S</sub> | | | 100 | μΑ | $V_{CC} = Max; V_{OUT} = 2.4 V;$<br>$V_{E} = 2.0 V$ | | l <sub>ozL</sub> | Output Off Low Current, Q <sub>0</sub> -Q <sub>3</sub> , Q <sub>s</sub> | | | - 100 | μА | $V_{CC} = Max; V_{OUT} = 0.5 V;$<br>$V_{E} = 2.0 V$ | | 1 | | | 1.0 | 40 | μА | $V_{CC} = Max; V_{IN} = 2.7 V$ | | lн | Input High Current | | | 1.0 | mA | $V_{CC} = Max; V_{IN} = 5.5 V$ | | | Input Low Current, Except OES, MR | | | - 0.4 | mA | | | IIL | Input Low Current, OES, MR | | | - 0.8 | mA | $V_{CC} = Max; V_{IN} = 0.4 V$ | | 'AC 1 | Output Short ORE, | RF – 15 | | - 100 | mA | $V_{CC} = Max; V_{OUT} = 0 V$ | | | Circuit Current Q <sub>0</sub> -Q <sub>3</sub> , | Q <sub>S</sub> -30 | | - 130 | mA | 100 | | l <sub>cc</sub> | Supply Current | | 140 | 180 | mA | V <sub>CC</sub> = Max; inputs open | <sup>1.</sup> Typical limits are at V<sub>CC</sub> = 5.0 V ±5%, T<sub>A</sub> = 0 °C to +75°C, and Max loading. The temperature ranges are guaranteed with transverse air flow exceeding 400 linear feet per minute. Typical thermal resistance values of the package at maximum temperature are: $<sup>\</sup>theta_{JA}$ (junction-to-ambient) at 400 fpm air flow = 50 °C/W, ceramic DIP; 65 ° C/W, plastic DIP. $<sup>\</sup>theta_{\rm JA}$ (junction-to-ambient) in still air = 90 °C/W, ceramic DIP; 110 °C/W, plastic DIP. $<sup>\</sup>theta_{\rm JC}$ (junction-to-case) = 25 °C/W, ceramic DIP; 25 °C/W, plastic DIP. <sup>2.</sup> The specified limits represent the worst-case values for the characteristic. Since these values normally occur at the temperature and supply voltage extremes, additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges. <sup>3.</sup> Conditions for testing not shown in the table are chosen to guarantee operation under worst-case conditions. <sup>4.</sup> Duration of short circuit should not exceed 1 second; not more than one output should be shorted at a time. # **Absolute Maximum Ratings** These are stress ratings only, and functional operation at these ratings, or under any conditions above those indicated in this document, is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect device reliability, and exposure to stresses greater than those listed may cause permanent damage to the device. | Storage Temperature | -65°C, +150°C | |---------------------------------------------|--------------------| | Temperature (Ambient) Under Bias | -55°C, +125°C | | V <sub>CC</sub> Pin Potential to Ground Pin | -0.5 V, $+6.0 V$ | | *Input Voltage (DC) | -0.5V, $+5.5V$ | | *Input Current (DC) | - 12 mA, + 5.0 mA | | **Voltage Applied to Outputs | -0.5V, $+5.5V$ | | (Output High) | | | Output Current (Output Low) | + 20 mA | <sup>\*</sup>Either input voltage or input current limit is sufficient to protect the input. # **Guaranteed Operating Ranges** | Don't Number | Sup | ply Voltage ( | V <sub>cc</sub> ) | | |--------------|--------|---------------|-------------------|---------------------------------------| | Part Number | Min | Тур | Max | Ambient Temperature (T <sub>A</sub> ) | | F9423XC | 4.75 V | 5.0 V | 5.25 V | 0°C to +75°C | X = package type (D for ceramic DIP, P for plastic DIP) <sup>\*\*</sup>Output current limit required.