#### **FEATURES** - 50nsec Propagation Delay to Outputs - Dual High Current Totem Pole Outputs - Wide Bandwidth Error Amplifier - Fully-Latched Logic with Double Pulse Suppression - Latching PWM for Cycle-By-Cycle Current Limiting - Soft-Start Control with Latched Overcurrent Reset - Input Undervoltage Lockout with Hysteresis - Low Start-Up Current (500µA Typ) - Internally Trimmed Reference with Undervoltage Lockout - 90% Maximum Duty Cycle (Externally Adjustable) - **■** Precision Trimmed Oscillator - Voltage or Current Mode Operation to 1.0MHz - **■** Functionally Similar to the UC3825 #### **GENERAL DESCRIPTION** The TC33025 is a high speed, fixed frequency, double—ended pulse width modulator controller optimized for high frequency operation. They are specifically designed for Off-Line and DC-to-DC converter applications offering the designer a cost effective solution with minimal external components. This integrated circuit features an oscillator, a temperature compensated reference, a wide bandwidth error amplifier, a high speed current sensing comparator, steering flip—flop, and dual high current totem pole outputs ideally suited for driving power MOSFETs. Also included are protective features consisting of input and reference undervoltage lockouts each with hysteresis, cycle-by-cycle current limiting, and a latch for single pulse metering. The flexibility of this device allows it to be easily configured for either current mode or voltage mode control. #### **FUNCTIONAL BLOCK DIAGRAM** #### ORDERING INFORMATION | Part | | Temperature | |------------|-------------|----------------| | Number | Package | Range | | TC33025VPE | 16-Pin PDIP | -40°C to +80°C | | TC33025VOE | 16-Pin SOIC | –40°C to +80°C | #### **PIN CONFIGURATIONS** ### TC33025 ### **ABSOLUTE MAXIMUM RATINGS\*** | Power Supply Voltage V <sub>CC</sub> = 30V | |---------------------------------------------------------------------| | Output Driver Supply Voltage | | Output Current, Source or Sink (Note 1) | | DC $I_{OUT} = 0.5A$ | | Pulsed (0.5μsec)I <sub>OUT</sub> = 2.0A | | Current Sense, Soft–Start Ramp and | | Error Amp Inputs $V_{IN} = -0.3$ to 7.0V | | Error Amp Output and Soft–Start Sink Currentl <sub>OUT</sub> = 10mA | | Storage Temperature Range65°C to +150°C | | Clock and R <sub>T</sub> Output Current I <sub>COUT</sub> = 5.0mA | | Power Dissipation and Thermal Characteristics | | 16-Pin SOIC | | Maximum Power Dissipation | | @ T <sub>A</sub> = +25°C P <sub>D</sub> = 862mW | | Thermal Resistance, Junction–to–Air $\theta_{JA}$ = 145°C/W | 16-Pin PDIP Maximum Power Dissipation TC33025 ...... $T_A = -40 \text{ to } +105^{\circ}\text{C}$ Storage Temperature Range ...... $T_{STG} = -55 \text{ to } +150 ^{\circ}\text{C}$ \*Static sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above thise listed under Absolute Maximum Power Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operation section of the specifications is not implied. Exposure to absolute maximum ratings conditions for extended periods of time may affect device reliability. **ELECTRICAL CHARACTERISTICS:** $V_{CC} = 15V$ , $R_T = 3.65k\Omega$ , $C_T = 1.0nF$ , for typical values $T_A = +25^{\circ}C$ , for min/max values. $T_A$ is the operating ambient temperature range that applies [Note 2], unless otherwise noted. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------|------|-----|------|-------| | Reference | Section | | ' | | | | | V <sub>REF</sub> | Reference Output Voltage | I <sub>OUT</sub> = 1.0mA, T <sub>J</sub> = +25°C | 5.05 | 5.1 | 5.15 | V | | REG <sub>LINE</sub> | Line Regulation | V <sub>CC</sub> = 10V to 30V | _ | 2.0 | 15 | mV | | REG <sub>LOAD</sub> | Load Regulation | I <sub>OUT</sub> = 1.0mA to 10mA | _ | 2.0 | 15 | mV | | T <sub>S</sub> | Temperature Stability | | _ | 0.2 | _ | mV/°C | | $\overline{V_{REF}}$ | Total Output Variation Over Line, Load, and Temperature | | 4.95 | _ | 5.25 | V | | $V_N$ | Output Noise Voltage | $f = 10Hz$ to $10kHz$ , $T_J = +25$ °C | _ | 50 | _ | μV | | S | Long Term Stability | $T_A = +125$ °C for 1000 Hours | _ | 5.0 | _ | mV | | ISC | Output Short Circuit Current | | -30 | -65 | -100 | mA | | Oscillator | Section | | | | | _ | | fosc | Frequency Line (V <sub>CC</sub> = 10V to 30V) and | $T_J = +25^{\circ}C$ | 380 | 400 | 420 | kHz | | | Temperature ( $T_A = T_{LOW}$ to $T_{HIG}$ | :H) | 370 | 400 | 430 | kHz | | $\Delta f_{OSC}/\Delta V$ | Frequency Change with Voltage | $V_{CC} = 10V$ to $30V$ | _ | 0.2 | 1.0 | % | | $\Delta f_{OSC}/\Delta T$ | Frequency Change with Temperature T <sub>A</sub> = T <sub>LOW</sub> to T <sub>HIGH</sub> | | _ | 2.0 | _ | % | | V <sub>P</sub> | Sawtooth Peak Voltage | | 2.6 | 2.8 | 3.0 | V | | $V_V$ | Sawtooth Valley Voltage | | 0.7 | 1.0 | 1.25 | V | | $V_{OH}$ | Clock Output Voltage High State | | 3.9 | 4.5 | _ | V | | $V_{OL}$ | Low State | | _ | 2.3 | 2.9 | V | Notes: 1. Maximum package power dissipation limits must be observed. $T_{LOW} = -40$ °C for TC33025 $T_{HIGH} = +105$ °C for TC33025 <sup>2.</sup> Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. **ELECTRICAL CHARACTERISTICS:** $V_{CC} = 15V$ , $R_T = 3.65k\Omega$ , $C_T = 1.0nF$ , for typical values $T_A = +25^{\circ}C$ , for min/max values. $T_A$ is the operating ambient temperature range that applies [Note 2], unless otherwise noted. | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|----------|-----------|-----------|--------| | Error Amp | lifier Section | | | <u>.</u> | | | | $\overline{V_{IO}}$ | Input Offset Voltage | | _ | _ | 15 | mV | | I <sub>IB</sub> | Input Bias Current | | _ | 0.6 | 3.0 | μА | | I <sub>IO</sub> | Input Offset Current | | _ | 0.1 | 1.0 | μΑ | | A <sub>VOL</sub> | Open-Loop Voltage Gain | $V_{O} = 1.0V \text{ to } 4.0V$ | 60 | 95 | _ | dB | | GBW | Gain Bandwidth Product | T <sub>J</sub> = +25°C | 4.0 | 8.3 | _ | MHz | | CMRR | Common Mode Rejection Ratio | $V_{CM} = 1.5V \text{ to } 5.5V$ | 75 | 95 | _ | dB | | PSRR | Power Supply Rejection Ratio | V <sub>CC</sub> = 10V to 30V | 85 | 110 | _ | dB | | ISOURCE | Output Current, Source | V <sub>O</sub> = 4.0V | 0.5 | 3.0 | _ | mA | | I <sub>SINK</sub> | Output Current, Sink | $V_O = 1.0V$ | 1.0 | 3.6 | _ | | | V <sub>OH</sub> | Output Voltage Swing, High State | $I_O = -0.5$ mA | 4.5 | 4.75 | 5.0 | V | | V <sub>OL</sub> | Output Voltage Swing, Low State | $I_O = 1.0 \text{mA}$ | 0 | 0.4 | 1.0 | | | SR | Slew Rate | | 6.0 | 12 | _ | V/µsec | | PWM Com | parator Section | | | | | | | I <sub>IB</sub> | Ramp Input Bias Current | | _ | -0.5 | -5.0 | μΑ | | DC <sub>MAX</sub> | Duty Cycle, Maximum | | 80 | 90 | _ | % | | DC <sub>MIN</sub> | Duty Cycle, Minimum | | _ | _ | 0 | | | $V_{TH}$ | Zero Duty Cycle Threshold | Voltage Pin 3(4) (Pin 7(9) = 0V) | 1.1 | 1.25 | 1.4 | V | | t <sub>PLH</sub> (in/out) | Propagation Delay | Ramp Input to Output, T <sub>J</sub> = +25°C | _ | 60 | 100 | nsec | | Soft-Start | Section | | 1 | | | | | I <sub>CHG</sub> | Charge Current | V Soft-Start = 0.5V | 3.0 | 9.0 | 20 | μΑ | | I <sub>DISCHG</sub> | Discharge Current | V Soft-Start = 1.5V | 1.0 | 4.0 | _ | mA | | | ense Section | | | | | | | I <sub>IB</sub> | Input Bias Current | Pin 9 (12) = 0V to 4.0V | _ | _ | 15 | μΑ | | $\overline{V_{TH}}$ | Current Limit Comparator Threshold | | 0.9 | 1.0 | 1.10 | V | | $\overline{V_{TH}}$ | Shutdown Comparator Threshold | | 1.25 | 1.40 | 1.55 | | | t <sub>PLH</sub> (in/out) | Propagation Delay | Current Limit/Shutdown | | | | | | (,) | , 5 | to Output, $T_J = +25^{\circ}C$ | _ | 50 | 80 | nsec | | Output Se | ction | | | | | | | $V_{OL}$ | Output Voltage Low State | I <sub>SINK</sub> = 20mA | _ | 0.25 | 0.4 | V | | | | I <sub>SINK</sub> = 200mA | _ | 1.2 | 2.2 | | | $V_{OH}$ | Output Voltage High State | I <sub>SOURCE</sub> = 20mA | 13<br>12 | 13.5 | _ | | | V <sub>OL (UVLO)</sub> | Output Voltage with UVLO Activated | I <sub>SOURCE</sub> = 200mA | - | 0.25 | 1.0 | V | | | Output Leakage Current | $V_C = 0.0V$ , $I_{SINK} = 0.5111A$ | _ | 100 | 500 | | | IL | Output Voltage Rise Time | $C_{L} = 1.0 \text{nF}, T_{J} = +25 ^{\circ}\text{C}$ | _ | 30 | 60 | μΑ | | t <sub>R</sub> | Output Voltage Fall Time | $C_L = 1.0 \text{nF}, T_J = +25 ^{\circ}\text{C}$ $C_L = 1.0 \text{nF}, T_J = +25 ^{\circ}\text{C}$ | _ | | | nsec | | t <sub>F</sub> | age Lockout Section | CL = 1.0HF, 1J = +25 C | _ | 30 | 60 | nsec | | | | V Ingrapping | 0.0 | 9.2 | 0.6 | V | | V <sub>TH (ON)</sub> | Start-Up Threshold | V <sub>CC</sub> Increasing | 8.8 | | 9.6 | | | V <sub>H</sub> | UVLO Hysteresis Voltage | V <sub>CC</sub> Decreasing After Turn–On | 0.4 | 0.8 | 1.2 | V | | Total Devi | | | | | | | | I <sub>CC</sub> | Power Supply Current Start-Up | V 9.0V | | 0.5 | 1.2 | m ^ | | | Start-Up<br>Operating | $V_{CC} = 8.0V$ | _ | 0.5<br>25 | 1.2<br>35 | mA | | Notoci 1 | Maximum package newer dissipation limits | | | | | | Notes: 1. Maximum package power dissipation limits must be observed. $T_{LOW} = -40^{\circ}\text{C} \text{ for TC33025}$ $T_{HIGH} = +105^{\circ}\text{C for TC33025}$ <sup>2.</sup> Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. ## TC33025 | Pin No.<br>DIP/SOIC | Symbol | Description | | |---------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | Error Amp<br>Inverting Input | This pin is usually used for feedback from the output of the power supply. | | | 2 | Error Amp<br>Noninverting<br>Input | This pin is used to provide a reference in which an error signal can be produced on the output of the error amp. Usually this is connected to $V_{REF}$ , however an external reference can also be used. | | | 3 | Error Amp Output | This pin is provided for compensating the error amp for poles and zeros encountered in power supply system, mostly the output LC filter. | | | 4 | Clock | This is a bidirectional pin used for synchronization. | | | 5 | R <sub>T</sub> | The value of R <sub>T</sub> sets the charge current through timing Capacitor, C <sub>T</sub> . | | | 6 | C <sub>T</sub> | In conjunction with $R_T$ , the timing Capacitor sets the switching frequency. Because this part is a push–pull output, each output runs at one–half the frequency set at this pin. | | | 7 | Ramp Input | For voltage mode operation this pin is connected to C <sub>T</sub> . For current mode operation this is connected through a filter to the current sensing element. | | | 8 | Soft-Start | A capacitor at this pin sets the Soft–Start time. | | | 9 | Current<br>Limit/Shutdown | This pin has two functions. First, it provides cycle-by-cycle current limiting. Second, if the current is excessive, this pin will reinitiate a Soft-Start cycle. | | | 10 | Ground | This pin is the ground for the control circuitry. | | | 11 | Output A | This is a high current totem pole output. | | | 12 | Power Ground | This is a separate power ground return that is connected back to the power source. It is used to reduce the effects of switching transient noise on the control circuitry. | | | 13 | Vc | This is a separate power source connection for the outputs that is connected back to the power source input. With a separate power source connection, it can reduce the effects of switching transient noiseon the control circuitry. | | | 14 | Output B | This is a high current totem pole output. | | | 15 | V <sub>CC</sub> | This pin is the positive supply of the control IC. | | | 16 | $V_{REF}$ | This is a 5.1V reference. It is usually connected to the noninverting input of the error amplifier. | | Figure 1. Representative Block Diagram Figure 2. Current Limit Operating Waveforms 5 #### **OPERATING DESCRIPTION** The TC33025 is a high speed, fixed frequency, double—ended pulse width modulator controller optimized for high frequency operation. They are specifically designed for Off–Line and DC–to–DC converter applications offering the designer a cost effective solution with minimal external components. A representative block diagram is shown in Figure 1. #### Oscillator The oscillator frequency is programmed by the values selected for the timing components $R_T$ and $C_T$ . The $R_T$ pin is set to a temperature compensated 3.0V. By selecting the value of $R_T$ , the charge current is set through a current mirror for the timing capacitor $C_T$ . This charge current runs continuously through $C_T$ . The discharge current is ratioed to be 10 times the charge current, which yields the maximum duty cycle of 90%. $C_T$ is charged to 2.8V and discharged to 1.0V. During the discharge of $C_T$ , the oscillator generates an internal blanking pulse that resets the PWM Latch, inhibits the outputs, and toggles the steering flip–flop. The threshold voltages on the oscillator comparator is trimmed to guarantee an oscillator accuracy of 5.0% at $25^{\circ}C$ . Additional dead time can be added by externally increasing the charge current to $C_T$ as shown in Figure 6. This changes the charge to discharge ratio of $C_T$ which is set internally to $I_{CHARGE}/10\ I_{CHARGE}$ . The new charge to discharge ratio will be: % Deadtime = $$\frac{I_{ADDITIONAL} + I_{CHARGE}}{10 (I_{CHARGE})}$$ A bidirectional clock pin is provided for synchronization or for master/slave operation. As a master, the clock pin provides a positive output pulse during the discharge of $C_T$ . As a slave, the clock pin is an input that resets the PWM latch and blanks the drive output, but does not discharge $C_T$ . Therefore, the oscillator is not synchronized by driving the clock pin alone. Figures 13 and 14 provide suggested synchronization. ## **Error Amplifier** A fully compensated Error Amplifier is provided. It features a typical DC voltage gain of 95dB and a gain bandwidth product of 8.3MHz with 75 degrees of phase margin (Figure 24). Typical application circuits will have the noninverting input tied to the reference. The inverting input will typically be connected to a feedback voltage generated from the output of the switching power supply. Both inputs have a Common Mode Voltage ( $V_{\rm CM}$ ) input range of 1.5V to 5.5V. The Error Amplifier Output is provided for external loop compensation. #### Soft-Start Latch Soft–Start is accomplished in conjunction with an external capacitor. The soft start capacitor is charged by an internal $9.0\mu A$ current source. This capacitor clamps the output of the error amplifier to less than its normal output voltage, thus limiting the duty cycle. The time it takes for a capacitor to reach full charge is given by: $$t \approx (4.5 \cdot 10^5) C_{SOFT-START}$$ A Soft–Start latch is incorporated to prevent erratic operation of this circuitry. Two conditions can cause the Soft–Start circuit to latch so that the Soft–Start capacitor stays discharged. The first condition is activation of an undervoltage lockout of either $V_{CC}$ or $V_{REF}$ . The second condition is when current sense input exceeds 1.4V. Since this latch is "set dominant", it cannot be reset until either of these signals is removed, and the voltage at $C_{SOFT-START}$ is less than 0.5V. ## **PWM Comparator and Latch** A PWM circuit typically compares an error voltage with a ramp signal. The outcome of this comparison determines the state of the output. In voltage mode operation the ramp signal is the voltage ramp of the timing capacitor. In current mode operation the ramp signal is the voltage ramp induced in a current sensing element. The ramp input of the PWM comparator is pinned out so that the user can decide which mode of operation best suits the application requirements. The ramp input has a 1.25V offset such that whenever the voltage at this pin exceeds the Error Amplifier Output voltage minus 1.25V, the PWM comparator will cause the PWM latch to set, disabling the outputs. Once the PWM latch is set, only a blanking pulse by the oscillator can reset it, thus initiating the next cycle. A toggle flip flop connected to the output of the PWM latch controls which output is active. The flip flop is pulsed by an OR gate that gets its inputs from the oscillator clock and the output of the PWM latch. A pulse from either one will cause the flip flop to enable the other output. ## **Current Limiting and Shutdown** A pin is provided to perform current limiting and shutdown operations. Two comparators are connected to the input of this pin. When the voltage at this pin exceeds 1.0V, one of the comparators is activated. The output of this comparator sets the PWM latch, which disables the output. In this way cycle—by—cycle current limiting is accomplished. If a current limit resistor is used in series with the power devices, the value of the resistor is found by: $$R_{SENSE} = \frac{1.0V}{I_{PK (switch)}}$$ If the voltage at this pin exceeds 1.4V, the second comparator is activated. This comparator sets a latch which, in turn, causes the Soft–Start capacitor to be discharged. In this way a "hiccup" mode of recovery is possible in the case of output short circuits. If a current limit resistor is used in series with the output devices, the peak current at which the controller will enter a "hiccup" mode is given by: $$I_{SHUTDOWN} = \frac{1.4V}{R_{SENSE}}$$ #### **Undervoltage Lockout** There are two undervoltage lockout circuits within the IC. The first senses $V_{CC}$ and the second $V_{REF}$ . During power–up, $V_{CC}$ must exceed 9.2V and $V_{REF}$ must exceed 4.2V before the outputs can be enabled and the Soft–Start latch released. If $V_{CC}$ falls below 8.4V or $V_{REF}$ falls below 3.6V, the outputs are disabled and the Soft–Start latch is activated. When the UVLO is active, the part is in a low current standby mode allowing the IC to have an off–line bootstrap start–up circuit. Typical start–up current is 500 $\mu$ A. #### Reference A 5.1V bandgap reference is pinned out and is trimmed to an initial accuracy of $\pm 1.0\%$ at 25°C. This reference has short circuit protection and can source in excess of 10 mA for powering additional control system circuitry. #### **Design Considerations** Do not attempt to construct the converter on wirewrap or plug-in prototype boards. With high frequency, high power, switching power supplies it is imperative to have separate current loops for the signal paths and for the power paths. The printed circuit layout should contain a ground plane with low current signal and high current switch and output grounds returning on separate paths back to the input filter capacitor. All bypass capacitors and snubbers should be connected as close as possible to the specific part in question. The PC board lead lengths must be less than 0.5 inches for effective bypassing or snubbing. #### Instabilities In current mode control, an instability can be encountered at any given duty cycle. The instability is caused by the current feedback loop. It has been shown that the instability is caused by a double pole at half the switching frequency. If an external ramp $(S_E)$ is added to the on–time ramp $(S_N)$ of the current–sense waveform, stability can be achieved (see Figure 3). One must be careful not to add too much ramp compensation. If too much is added, the system will start to perform like a voltage mode regulator. All benefits of current mode control will be lost. Figures 11 and 12 show examples of two different ways in which external ramp compensation can be implemented. Figure 3. Ramp Compensation A simple equation can be used to calculate the amount of external ramp necessary to add that will achieve stability in the current loop. For the following equations, the calculated values for the application circuit in Figure 19 are also shown. $$S_{E} = \frac{V_{OUT}}{L} \left( \frac{N_{S}}{N_{P}} \right) (R_{S}) A_{I}$$ where: $V_{OUT} = DC$ output voltage $N_P$ , $N_S$ = number of power transformer primary or secondary turns $A_1$ = gain of the current sense network (see Figures 8, 9 and 10) L = output inductor R<sub>S</sub> = current sense resistance For the application circuit: 7 $$S_{E} = \frac{5}{1.8\mu} \left( \frac{4}{16} \right) (0.3)(0.55)$$ $$= 0.115 \text{V/}\mu\text{sec}$$ ### TC33025 Figure 4. Voltage Mode Operation Figure 6. Dead Time Addition The addition of an RC filter will eliminate instability caused by the leading edge spike on the current waveform. This sense signal can also be used at the ramp input pin for current mode control. For ramp compensation it is necessary to know the gain of the current feedback loop. If a transformer is used, the gain can be calculated by: $$A_{I} = \frac{RSENSE}{turns\ ratio}$$ Figure 8. Resistive Current Sensing Figure 5. Current Mode Operation The sync pulse fed into the clock pin must be at least 3.9V. RT and CT need to be set 10% slower than the sync frequency. This circuit is also used in voltage mode operation for master/slave operation. The clock signal would be coming from the master which is set at the desired operating frequency, while the slave is set 10% slower. Figure 7. External Clock Synchronization The addition of an RC filter will eliminate instability caused by the leading edge spike on the current waveform. This sense signal can also be used at the ramp input pin for current mode control. For ramp compensation it is necessary to know the gain of the current feedback loop. The gain can be calculated by: $$A_{I} = \frac{RW}{turns\ ratio}$$ Figure 9. Primary Side Current Sensing Figure 10. Primary or Secondary Side Current Sensing Figure 11. Slope Compensation (Noise Sensitive) When only one output is used, this method of slope compensation can be used and it is relatively noise immune. Resistor $R_M$ and capacitor $C_M$ provide the added slope necessary. By choosing $R_M$ and $C_M$ with a larger time constant than the switching frequency, you can assumethat its charge is linear. First choose $C_M$ , then $R_M$ can be adjusted to achieve the required slope. The diode provides a reset pulse at the ramp input at the end of every cycle. The charge current $I_M$ can be calculated by $I_M = C_M S_E$ . Then $R_M$ can be calculated by $R_M = V_{CC}/I_M$ . Figure 12. Slope Compensation (Noise Immune) Figure 13. Current Mode Master/Slave Operation Over Short Distances ## TC33025 Figure 14. Buffered Maximum Clamp Level Figure 15. Bipolar Transistor Drive Figure 16. Isolated MOSFET Drive Figure 17. Direct Transformer Drive Figure 18. MOSFET Parasitic Oscillations Figure 19. Application Circuit Figure 20. PC Board With Components 12 Figure 21. PC Board Without Components #### TYPICAL CHARACTERISTICS #### TYPICAL CHARACTERISTICS Figure 30. Reference Line Regulation V<sub>REF</sub> LINE REGULATION 10V — 24V 2.0msec /DIV #### TYPICAL CHARACTERISTICS Figure 36. Drive Output Rise and Fall Time OUTPUT RISE & FALL TIME 1.0nF LOAD 50nsec/DIV Figure 38. Supply Voltage versus Supply Current V<sub>CC</sub>, SUPPLY VOLTAGE (V) Figure 37. Drive Output Rise and Fall Time OUTPUT RISE & FALL TIME 10nF LOAD 50nsec/DIV #### TAPE AND REEL DIAGRAM #### **PACKAGE DIMENSIONS** ## **Sales Offices** **TelCom Semiconductor, Inc.** 1300 Terra Bella Avenue P.O. Box 7267 Mountain View, CA 94039-7267 TEL: 650-968-9241 FAX: 650-967-1590 E-Mail: liter@telcom-semi.com TelCom Semiconductor, GmbH Lochhamer Strasse 13 D-82152 Martinsried Germany TEL: (011) 49 89 895 6500 FAX: (011) 49 89 895 6502 2 **TelCom Semiconductor H.K. Ltd.** 10 Sam Chuk Street, Ground Floor San Po Kong, Kowloon Hong Kong TEL: (011) 852-2350-7380 FAX: (011) 852-2354-9957