# Double Row Buffer DRB #### **FEATURES** - ☐ Compatible with SMC CRT 5037, CRT 9007, and other CRT Controllers - 28 Pin Dual-In-Line Package - ☐ +5 Volt Only Power Supply - ☐ TTL Compatible # **GENERAL DESCRIPTION** The CRT 9212 Double Row Buffer (DRB) provides a low cost solution to memory contention between the system processor and the CRT controller in video display systems. ☐ Stackable for "Invisible Attributes" or Character Widths of Greater than 8 Bits The CRT 9212 DRB is a RAM-based buffer which provides two rows of buffering. It appears to the system as two octal shift registers of dynamically variable length (2-135 bytes) plus steering logic. The CRT 9212 permits the loading of one data row while the previous data row is being displayed. The loading of data may take place during any of the scan line times of the data row. This relaxed time-constraint allows the processor to perform additional processing on the data or service other high priority interrupt conditions (such as a Floppy Disk DMA request) which may occur during a single video scan line. The result is enhanced processor throughput and flicker-free display of data. # **DESCRIPTION OF PIN FUNCTIONS** | PIN NO. | NAME | SYMBOL | FUNCTION | | | | |-------------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 3-0, 28,<br>16-13 | Data inputs | DIN0-DIN7 | DIN0-DIN7 are the data inputs from the system memory. | | | | | 12-9, 7-4 | Data outputs | DOUT0-<br>DOUT7 | DOUT0-DOUT7 are the data outputs from the CRT 9212 internal data output latch. Valid information will appear on DOUT0-DOUT7 two RCLK periods after the rising edge of REN. This introduces two pipeline delays when supplying dato the character generator. | | | | | 17 | Read Clock | RCLK | RCLK increments the current "read" address register, clocks data through the "read" buffer and moves data through the internal pipeline at the trailing edge. | | | | | 18 | Toggle Signal | TÓG | TOG alternates the function of each buffer between read and write. TOG normally occurs at every data row boundary. Switching of the buffers occurs whe both TOG and CLRCNT are low. | | | | | 19 | Clear Counter | CLRCNT | Clear Counter clears the current "read" address counter at the next RCLK positive edge. CLRCNT is normally asserted low at the beginning of each horizontal retrace interval. CLRCNT clears the current "write" address counter when the TOG is active. | | | | | 20 | Read Enable | REN | REN enables the loading of data from the selected "read" buffer into the output latch. Data is loaded when Read Clock is active. | | | | | 21 | Write Overflow | WOF | WOF high indicates that data is being written into the last memory position (position 135). When WOF is high, further writing into the selected "write" buffer is disabled. WOF may be connected to the WEN1 or WEN2 inputs of a second CRT 9212 for cascaded operation where data row lengths of greater than 135 characters are desired. See figure 4. | | | | | 22 | Read Overflow | ROF | The Read Overflow output is high when data is being read from the last memory position (position 135). ROF high disables further reading from the selected "read" buffer ROF may be connected to the REN input of a second CRT 9212 for cascaded operation where data row lengths of greater than 135 characters are desired. DOUTO-7 will switch into a high impedance state at the second positive transition of RCLK after ROF goes high. See figure 4. | | | | | 24, 25 | Write Enable | WEN1,<br>WEN 2 | WEN allows input data to be written into the selected "write" buffer during WCLK active. Both WEN1 and WEN2 must be high to enable writing. WEN1 has an internal pullup resistor allowing it to assume a high if pin 24 is left open. | | | | | 26 | Output Enable | ŌĒ | When the OE input is low, the data outputs DOUT0-DOUT7 are enabled. When OE is high, DOUT0-DOUT7 present a high impedance state. OE has an internal pulldown resistor allowing it to assume a low if pin 26 is left open. | | | | | 27 | Write Clock | WCLK | WCLK clocks input data into the selected "write" buffer and increments the current "write" address register when WEN1 and WEN2 are high. | | | | | 8 | Power Supply | V <sub>cc</sub> | + 5 Volt supply | | | | | 23 | Ground | GND | Ground | | | | #### OPERATION Figure 1 illustrates the internal architecture of the CRT 9212. It contains 135 bytes of RAM in each of its two buffers. In normal operation, data is written into the input latch on the positive-going edge of Write Clock (WCLK). When both Write Enable (WEN1, WEN 2) signals go high, the next WCLK causes data from the input latch to be written into the selected buffer (1 or 2) and the associated address counter to be incremented by one. Loading of the selected RAM buffer continues until WEN goes inactive dr until the buffer has been fully loaded. At the next data row boundary, the Toggle Signal (TOG) will go low. When Clear Counter (CLRCNT) goes low, the next Read Clock (RCLK) will begin to reset both buffer address counters to zero, switching the buffer just loaded from a "write buffer" to a "read buffer", permitting the next row of data to be written into the other buffer. Data from the current "read" buffer is read out of the buffer and to the output latch whenever Read Enable (REN) is high during a Read Clock (RCLK). Each read-out from the buffer RAM causes the "read" address counter to be incremented. REN is normally high during the entire visible line time of each scan line of the data row. CLRCNT resets the present "read" address counter. The negative edge of CLRCNT is detected by the CRT 9212 and the internal "read" address counter is cleared independent of the CLRCNT pulse width. The CLRCNT input may be tied to the REN input for proper operation. Figures 2 and 3 illustrate the functional timing for reading and writing the CRT 9212. It is possible to cascade two or more CRT 9212's to allow for data storage greater than 135 bytes by employing the read overflow (ROF) and write overflow (WOF) outputs. Figure 4 illustrates two CRT 9212's cascaded together. The CRT 9212 is compatible with the CRT 9007 video processor and controller (VPAC™) and the CRT 8002 video display attributes controller (VDAC™). A typical video configuration employing the three parts is illustrated in figure 5. #### **MAXIMUM GUARANTEED RATINGS\*** | Water Contract Contra | **** . 7000 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Operating Temperature Range | 0°C to + 70°C | | Operating Temperature Transport | _ 55°C to ± 150°C | | Storage Temperature Range | = 33 0 10 1 130 0 | | Lead Temperature (soldering, 10 sec.) | + 325°C | | Lead Temperature (Soldening, To Sec.) | 1/0.0 | | Positive Voltage on any Pin, with respect to ground | ,,,,,, + 8.UV | | , bout to totage of any tall the great and t | - U 3// | | Negative Voltage on any Pin, with respect to ground | 0.5 | <sup>\*</sup>Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. # **ELECTRICAL CHARACTERISTICS** ( $T_A = 0$ °C to 70°C, $V_{CC} = +5V \pm 5\%$ ) | PARAMETER | MIN | TYP | MAX | UNITS | COMMENTS | |---------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|------------------------|----------------------|-------------------------------------| | DC CHARACTERISTICS INPUT VOLTAGE LEVELS Low Level V <sub>IL</sub> High Level V <sub>IH1</sub> High Level V <sub>IH2</sub> | 2.0<br>4.2 | | 0.8 | V<br>V<br>V | excluding RCLK; WCLK | | OUTPUT VOLTAGE LEVELS<br>Low Level V <sub>OL</sub><br>High Level V <sub>OH</sub> | 2.4 | | 0.4 | V<br>V | | | INPUT LEAKAGE CURRENT High Leakage I <sub>LH1</sub> Low Leakage I <sub>LL1</sub> High Leakage I <sub>LH2</sub> Low Leakage I <sub>LL2</sub> | | | 10<br>10<br>400<br>400 | μΑ<br>μΑ<br>μΑ<br>μΑ | excluding OE excluding WEN1 WEN1 OE | | INPUT CAPACITANCE CINI CINE | | 10<br>15 | | pF<br>pF | excluding RCLK, WCLK<br>RCLK, WCLK | | POWER SUPPLY CURRENT | | 100 | | mA | | # AC CHARACTERISTICS | t <sub>crw</sub> | 300 | | | ns | Write clock period | |-----------------------------------------|-----|-------------------|-----|------|----------------------------------------------------| | torn | 300 | | | ns | Read clock period | | t <sub>ckн</sub> | 247 | | DC | ns | · | | t <sub>ckl</sub> | 33 | | } | l ns | | | t <sub>CKB</sub> | | | 10 | l ns | measured from 10% to 90% points | | t <sub>ckf</sub> | | | 10 | ns | measured from 90% to 10% points | | tos | 50 | | | l ns | referenced to WCLK | | t <sub>DH</sub> | 0 | | | ns | referenced to WCLK | | t <sub>EN12</sub> | Ö | | | ns | 1 | | | 100 | | İ | ns | | | t <sub>en2</sub> 2<br>t <sub>enH2</sub> | 0 | | i | ns | | | | | | 175 | ns | $C_L = 50 pF$ ; referenced from $\overline{RCLK}$ | | t <sub>ov</sub> | | | 175 | ns | of oob, tololologation to | | DOFF | | | 175 | ns | | | t <sub>DON</sub> | | | 175 | I . | C = 20 pE | | tor3 | 400 | | 1/5 | ns | $C_L = 30 pF$ | | t <sub>cs</sub> | 100 | | | ns | | | t <sub>on</sub> | 0 | | | ns | | | t <sub>wr⁴</sub> | | 1t <sub>cyw</sub> | i | 1 | | <sup>1 -</sup> Reference points for all AC parameters are 2.4V high and 0.4V low. 2 - For REN, referenced from RCLK; for WEN1 or WEN2 referenced to WCLK. <sup>3 -</sup> For ROF, referenced from RCLK; for WOF referenced from WCLK. <sup>4 -</sup> At least 1 WCLK rising edge must occur between CLRCNT or TOG (whichever occurs last) and WEN (= WEN1-WEN2).