# Low Distortion, Precision, Wide Bandwidth Op Amp AD9618 #### **FEATURES** Usable Closed-Loop Gain Range: +5/-1 to $\pm 100$ Low Distortion: -63 dBc (2nd) at 20 MHz Small Signal Bandwidth: 160 MHz ( $A_V = +10$ ) Large Signal Bandwidth: 150 MHz at 5 V p-p Settling Time: 10 ns to 0.1%; 14 ns to 0.02% Overdrive and Output Short Circuit Protected Fast Overdrive Recovery DC Nonlinearity 5 ppm APRLICATIONS Driving Flash Converters D/A Current to Voltage Converters IF, Raday Processors Baseband and Video Communications Photodioge, CCD Preamps #### GENERAL DESCRIPTION The AD9618 is a current feedback amplifier which utilizes a proprietary architecture to produce superior distortion and dc precision. It achieves this along with fast settling, very fast slew rate, wide bandwidth (both small signal and large signal), and exceptional signal fidelity. The device achieves -63 dBc 2nd harmonic distortion at 20 MHz while maintaining 160 MHz small signal and 150 MHz large signal bandwidths. These attributes position the AD9618 as an ideal choice for driving flash ADCs and buffering the latest generation of DACs. Optimized for applications requiring gain between +5/-1 to $\pm 40$ , the AD9618 is unity gain stable without external compensation. Additional benefits of the AD9618B and T grades include input offset voltage of 500 $\mu V$ and temperature coefficient (TC) of 3 $\mu V/^{\circ}C$ . These accuracy performance levels make the AD9618 an excellent choice for driving emerging high resolution (12–16 bits), high speed analog to digital converters and flash converters. The AD9618 offers outstanding performance in high fidelity, wide bandwidth applications in instrumentation ranging from network and spectrum analyzers to oscilloscopes, and in military systems such as radar, SIGINT, and ESM systems. The superior slew rate, low overshoot, and fast settling of the AD9618 allow the device to be used in pulse applications such as communications receivers and high speed ATE. Most monolithic op amps suffer in these precision pulse applications due to slew rate limiting. #### PIN CONFIGURATION NOTE: FOR BEST SETTLING TIME AND DISTORTION PERFORMANCE, USE OPTIONAL SUPPLY CONNECTIONS. PERFORMANCE INDICATED IN SPECIFICATIONS IS BASED ON SUPPLY CONNECTIONS TO THESE PINS. The AD9618J operates over the range of 0 to +70°C and is available in either an 8-pin plastic mini-DIP or an 8 lead plastic small outline package (SOIC). The AD9618A and B versions are rated over the industrial temperature range of -40°C to +85°C. The AD9618B and T versions are rated over the military temperature range of -55°C to +125°C; and are available processed to MIL-STD-883B. #### REV. A ## AD9618—SPECIFICATIONS | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | Storage Temperature AD9618JN/JR65°C to +4 AD9618AQ/BQ/SQ/TQ65°C to +4 Junction Temperature <sup>3</sup> AD9618JN/JR AD9618AQ/BQ/SQ/TQ Lead Soldering Temperature (10 Seconds) | |------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| # **DC ELECTRICAL CHARACTERISTICS** (unless otherwise noted, $A_V=+10; \pm V_S=\pm 5 \text{ V}; R_F=1000 \Omega;$ $R_{LOAD}=100 \Omega)$ | | | | Test | AD | 9618J | N/JR | AD | 9618A | Q/SQ | AD9 | 9618B0 | Q/TQ | | |------------------------------------------|---------------------------------|---------------------|------------|--------------|-----------------|-----------|--------------|------------------|------|--------------|------------|------|----------------| | Parameter | Conditions | Temp | Level | Min | Тур | Max | Min | Тур | Max | Min | Typ | Max | Units | | Input Offset Voltage <sup>4, 5</sup> | | +25°C | I | -1.1 | +0.5 | +2.2 | -1.1 | +0.5 | +2.2 | 0.0 | +0.5 | +1.1 | mV | | Input Offset Valtage TC5/ | | Full | IV | -4 | +3 | +25 | -4 | +3 | +25 | -4 | +3 | +25 | μV/°C | | Input Bias Current <sup>5</sup> | | | | | | | | | | | | | | | Inverting | | +25°C | I | | 0 | +45 | -45 | 0 | +45 | -20 | | +20 | μA | | Noninverting / | | \+25℃ | I | -25 | +5 | +35 | -25 | +5 | +35 | -13 | +5 | +18 | μΑ | | Input Bias Current TO | $\land$ | | | | | | | | | | | | | | Noninverting ( | | Fyll | ₩ | ₹50 | , | $^{+125}$ | | | +125 | -50 | | +125 | nA/°C | | Inverting | | F/ull / | IV \ | - <b>½</b> 0 | <del>/</del> 40 | /+130 | -50 | +40 | +130 | -50 | +40 | +130 | nA/°C | | Input Resistance | $Y \setminus \bigcup J$ | $\square$ | | | / / | / | / | | _ | | | | | | Noninverting | | <del> </del> 25¶C | V | / | <i>[</i> 75 | | / | <sup>7</sup> 5~ | _ ` | <i></i> | 75 | | kΩ | | Input Capacitance | | | | /// | ' . J | | | L | | | | _ | _ | | Noninverting | | +25°C | $ \nabla $ | Y I | 1.7 | | I / | 1.5 | _ | l | 71.5 | _/ / | <del>p</del> F | | Common Mode Input Range <sup>6</sup> | $T = T_{max}$ | ← ` | H | $\pm 1/0$ | | | <b>#</b> 1.0 | | | $\pm 1.9$ | 1 ± 1/2 | ~ / | \v | | _ | $T = T_{min}$ to $+25^{\circ}C$ | ← | II | ± 1.4 | ±1.5 | _ | <u> </u> | $\pm 1.5$ | | ±1. <b>/</b> | ±J.5 | / | Y | | Common Mode Rejection Ratio <sup>7</sup> | $T = T_{\text{max}}$ | ← | II | 44 | 48 | $\sim$ | 44 . | <del>-48</del> _ | _ | 44 | 4 <b>X</b> | / | GER . | | | $T = +25^{\circ}C$ | <b>←</b> | II | 48 | 52 | | 48 | -52 | _ / | 48/ | 72 | - / | /dB | | | $T = T_{\min}$ | <b>←</b> | II | 50 | 54 | | 50 | 54 | 7 | 50 | P4 | - / | dB | | Power Supply Rejection Ratio | $\Delta V_S = \pm 5\%$ | Full | II | 50 | 60 | | 50 | 60 | | 50 | 160 | / | dB | | Open Loop Gain | | | | | | | | | | | 2 | _ | | | $T_{O}$ | At dc | +25°C | V | | 3 | | | 3 | | | 3 | | Mn | | Nonlinearity | At dc | +25°C | V | | ٠ | | | | | | 5 | | ppm | | Output Voltage Range | | +25°C | II | ±3.3 | ±3.7 | | ±3.5 | 3 ±3.7 | , | ±3.3 | ±3.7 | | V | | Output Impedance | At dc | +25°C | V | | 0.08 | | | 0.08 | | | 0.08 | | Ω | | Output Current (50 $\Omega$ Load) | $T = +25$ °C to $T_{max}$ | ← | II | 60 | | | 60 | | | 60 | | | mA | | | $T = T_{min}$ | <b>←</b> | II | 50 | | | 50 | | | 50 | | | mA | # AC ELECTRICAL CHARACTERISTICS (unless otherwise noted, $A_V=+10;~\pm V_S=\pm 5~V;~R_F=1~k\Omega;~R_{LOAD}=100~\Omega)$ | | | | Test | AD | 9618J | N/JR | AD | 9618A | Q/SQ | AD | 9618B | Q/TQ | | |----------------------------------------|-------------------------------------|----------|-------|-----|-------|------|-----|-------|------|-----|-------|------|------------------| | Parameter | Conditions | Temp | Level | Min | Тур | Max | Min | Typ | Max | Min | Typ | Max | Units | | FREQUENCY DOMAIN | | | | | | | | | | | | | | | Bandwidth (-3 dB) | | | | | | | | | | | | | | | Small Signal | $V_{OUT} \le 2 \text{ V p-p}$ | Full | II | 130 | 160 | | 130 | 160 | | 130 | 160 | | MHz | | Large Signal | $V_{OUT} \le 5 \text{ V p-p}$ | Full | IV | | 150 | | 120 | 150 | | 120 | 150 | | MHz | | Bandwidth Variation vs. A <sub>V</sub> | $A_{\rm V} = -1 \text{ to } \pm 40$ | +25°C | V | | 35 | | | 35 | | | 35 | | MHz | | Amplitude of Peaking (<50 MHz) | $T = T_{min}$ to $+25^{\circ}C$ | ← | II | | 0 | | | 0 | 0.4 | | 0 | 0.4 | dB | | | $T = T_{max}$ | ← | II | | 0 | | | 0 | 0.7 | | 0 | 0.7 | dB | | Amplitude of Peaking (>50 MHz) | $T = T_{min}$ to $+25^{\circ}C$ | <b>←</b> | II | | 0 | | | 0 | 0.6 | | 0 | 0.6 | dB | | | $T = T_{max}$ | ← | II | | 0 | | | 0 | 1.2 | Ì | 0 | 1.2 | dB | | Amplitude of Roll-Off (<75 MHz) | | Full | II | | 0.5 | | | 0.5 | 1.2 | | 0.5 | 1.2 | dB | | Phase Nonlinearity | dc to 75 MHz | +25°C | V | | 0.5 | | | 0.5 | | | 0.5 | | Degree | | 2nd Harmonic Distortion | 2 V p-p; 4.3 MHz | Full | IV | | -83 | -75 | | -83 | -75 | | -83 | -75 | dBc | | | 2 V p-p; 20 MHz | Full | IV | | -63 | -55 | | -63 | -55 | | -63 | -55 | dBc | | | 2 V p-p; 60 MHz | Full | II | | -51 | -43 | | -51 | -43 | | -51 | -43 | dBc | | 3rd Harmonic Distortion | 2 V p-p; 4.3 MHz | Full | IV | | -85 | -77 | | -85 | -77 | | -85 | -77 | dBc | | | 2 V p-p; 20 MHz | Full | IV | | -70 | -62 | | -70 | -62 | | -70 | -62 | dBc | | | 2 V p-p; 60 MHz | Full | II | | -62 | -54 | | -62 | -54 | | -62 | -54 | dBc | | Input Noise Voltage | 10 MHz | +25°C | V | | 1.2 | | | 1.2 | | | 1.2 | | $nV/\sqrt{(Hz)}$ | | Inverting Input Noise Current | 10 MHz | +25°C | V | | 24 | | | 24 | | | 24 | | $pA/\sqrt{Hz}$ | +125°C +150°C . 150°C . 175°C +300°C | Parameter | Conditions | Temp | Test<br>Level | AD9618JN/JR<br>Min Typ Max | | | Q/SQ<br>Max | | | Q/TQ<br>Max | Units | |--------------------------------|-------------------------------|------------|---------------|----------------------------|----------|-------------|----------------|------|------|-------------|--------| | Average Equivalent Integrated | 0.1 to 200 MHz | +25°C | v | 38 | | 38 | | | 38 | | μV, rm | | Input Noise Voltage | 0.1 to 200 MHz | +23 C | v | 30 | | <del></del> | | | 20 | | μν, ιπ | | TIME DOMAIN | | | | | | | | | | | | | Slew Rate | $V_{OUT} = 4 \text{ V Step}$ | Full | IV | 1800 | 1400 | 1800 | | 1400 | 1800 | | V/µs | | Rise/Fall Time | | | | | | | | | | | | | $V_{OUT} = 2 \text{ V Step}$ | | Full | IV | 2.2 | | 2.2 | 2.6 | | 2.2 | 2.6 | ns | | $V_{OUT} = 5 \text{ V Step}$ | $T = +25^{\circ}C$ to | ← | IV | 2.3 | | 2.3 | 2.8 | | 2.3 | 2.8 | ns | | | $T = T_{min}$ | ← | IV | 2.3 | | 2.3 | 3.1 | | 2.3 | 3.1 | ns | | Overshoot | $V_{OUT} = 2 \text{ V Step}$ | Full | IV | 2 | | 2 | 10 | | 2 | 10 | % | | Settling Time | | | | | | | | | | | | | To 0.1% | $V_{OUT} = 2 \text{ V Step}$ | Full | IV | 9 | | 9 | 15 | | 9 | 15 | ns | | To 0.02% | $V_{OUT} = 2 \text{ V Step}$ | Full | IV | 14 | | 14 | 23 | | 14 | 23 | ns | | To 0.1% | $V_{OUT} = 4 \text{ V Step}$ | Full | IV | 10 | | 10 | 16 | | 10 | 16 | ns | | <u>To 0</u> .02% | $V_{OUT} = 4 \text{ V Step}$ | Full | IV | 16 | | 16 | 24 | | 16 | 24 | ns | | 2×Overdrive Recovery to | | | | | | | | | | | | | ±2 mV of Final Value | $V_{IN} = 0.6 \text{ V Step}$ | +25°C | V | 50 | | 50 | | | 50 | | ns | | Propagation Delay | | +25°C | V | 2 | | 2 | | | 2 | | ns | | Differential Gain <sup>8</sup> | | Full | V | 0.01 | | 0.01 | | | 0.01 | | % | | Differential Phase | $II/\bigcirc$ | Full | V | 0.02 | | 0.02 | | | 0.02 | | Degree | | | 1 | | $\leftarrow$ | | | | | | | | | | POWER SUPPLY REQUIREME | NIS/ | $/$ $\sim$ | | _ | | | | | | | | | Quiescent Current | | 6 | 7 / | 17, ,, | | 21 | 43 | | 21 | 12 | | | $+I_s$ | | Full | 1 1 | 31 43 | <b>/</b> | 31 | 43 | | 31 | 43 | mA | | $-I_{S}$ | | Full | 1 | $\int \int 31 43$ | / _ ] | <del></del> | $\frac{43}{2}$ | | 31 | 43 | mA | Absolute maximum ratings are limiting values to be applied adividually and beyond which the serviceability of the circuit may be impaired. Func operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability #### **EXPLANATION OF TEST LEVELS** #### Test Level - 100% production tested. - II 100% production tested at +25°C and sample tested at specified temperatures. AC testing of J grade devices done on sample basis. - III Sample tested only. - IV Parameter is guaranteed by design and characterization - V Parameter is a typical value only. - VI All devices are 100% production tested at +25°C. 100% production tested at temperature extremes for extended temperature devices; sample tested at temperature extremes for commercial/industrial devices. #### **ORDERING GUIDE** | Model | Temperature<br>Range | Package<br>Description | Package<br>Option | | | |----------|-------------------------------------|------------------------|-------------------|--|--| | AD9618JN | 0 to +70°C | Plastic DIP | N-8 | | | | AD9618JR | 0 to +70°C | SOIC | R-8 | | | | AD9618AQ | −40°C to +85°C | Cerdip | Q-8 | | | | AD9618BQ | $-40^{\circ}$ C to $+85^{\circ}$ C | Cerdip | Q-8 | | | | AD9618SQ | $-55^{\circ}$ C to $+125^{\circ}$ C | Cerdip | Q-8 | | | | AD9618TQ | −55°C to +125°C | Cerdip | Q-8 | | | #### **DIE CONNECTIONS** DIE SIZE = $53 \times 67 \times 15$ mils <sup>&</sup>lt;sup>2</sup>Output is short circuit protected to ground, but not to supplies. Continuous short circuit to ground may affect device reliability. <sup>3</sup>Typical thermal impedances (part soldered onto board): Mini-DIP: $\theta_{\rm JA}=140^{\circ}{\rm C/W}; \ \theta_{\rm JC}=30^{\circ}{\rm C/W}.$ Side Brazed/Cerdip: $\theta_{\rm JA}=110^{\circ}{\rm C/W}; \ \theta_{\rm JC}=20^{\circ}{\rm C/W}.$ SOIC Package: $\theta_{\rm JA}=150^{\circ}{\rm C/W}; \ \theta_{\rm JC}=30^{\circ}{\rm C/W}.$ <sup>&</sup>lt;sup>4</sup>Measured with respect to the inverting input. <sup>&</sup>lt;sup>5</sup>Typical is defined as the mean of the distribution. <sup>&</sup>lt;sup>6</sup>Measured in voltage follower configuration. $<sup>^{7}</sup>$ Measured with $V_{IN} = \pm 0.25 \text{ V}.$ $<sup>^8</sup>$ Frequency = 4.3 MHz; $R_L = 150 \Omega$ ; $A_V = +10$ . Specifications subject to change without notice. ### AD9618 #### THEORY OF OPERATION The AD9618 has been designed to combine the key attributes of traditional "low frequency" precision amplifiers with exceptional high frequency characteristics that are independent of closed-loop gain. Previous "high frequency" closed-loop amplifiers have low open loop gain relative to precision amplifiers. This results in relatively poor dc nonlinearity and precision, as well as excessive high frequency distortion due to open loop gain roll-off. Operational amplifiers use two basic types of feedback correction, each with advantages and disadvantages. Voltage feedback topologies exhibit an essentially constant gain bandwidth product. This forces the closed-loop bandwidth to vary inversely with closed-loop gain. Moreover, this type design typically slew rate limits in a way that causes the large signal bandwidth to be much lower than its small signal characteristics. A newer approach is to use current feedback to realize better dynamic performance. This architecture provides two key attributes over voltage feedback configurations: (1) avoids slew rate limiting and therefore large signal bandwidth can approach small signal performance; and (2) low bandwidth variation versus gain settings, due to the inherently low open loop inverting input resistance (Rs). The AD9618 uses a new current feedback topology that overcomes these limitations and combines the positive attributes of both current feedback and voltage feedback designs. These devices achieve excellent high frequency dynamics (slew, RW and distortion) along with excellent low frequency linearity and good dc precision. #### DC GAIN CHARACTERISTICS A simplified equivalent schematic is shown below. When operating the device in the inverting mode, the input signal error current $(I_E)$ is amplified by the open loop transimpedance gain $(T_{\rm O}).$ The output signal generated is equal to $T_{\rm O}\times I_E.$ Negative feedback is applied through $R_F$ such that the device operates at a gain (G) equal to $-R_F/R_I.$ Noninverting operation is similar, with the input signal applied to the high impedance buffer (noninverting) input. As before, an output (buffer) error current $(I_E)$ is generated at the low impedance inverting input. The signal generated at the output is fed back to the inverting input such that the external gain is $(1+R_F/R_I)$ . The feedback mechanics are identical to the voltage feedback topology when exact equations are used. The major difference lies in the front end architecture. A voltage feedback amplifier has symmetrical high resistance (buffered) inputs. A current feedback amplifier has a high noninverting -4- resistance (buffered) input and a low inverting (buffer output) input resistance. The feedback mechanics can be easily developed using current feedback and transresistance open loop gain T(s) to describe the I/O relationship. (See typical specification chart.) DC closed-loop gain for the AD9618 can be calculated using the following equations: $$G = \frac{V_O}{V_I} \approx \frac{-R_F/R_I}{1 + 1/LG}$$ inverting (1) $$G = \frac{V_O}{V_N} \approx \frac{1 + R_F/R_I}{1 + 1/LG}$$ noninverting (2) where: $$\frac{1}{LG} \approx \frac{R_S(R_F + R_S || R_I)}{T(s)(R_S || R_I)}$$ (3) Because the noninverting input buffer is not ideal, input resistance $R_S$ (at dc) is gain dependent and is typically higher for noninverting operation than for inverting operation. $R_S$ will approach the same value $(\approx 9~\Omega)$ for both at input frequencies above 50 MHz. Below the open loop corner frequency, the non-neverting $R_S$ can be approximated as: DC Nonlinearity vs. V<sub>OUT</sub> The AD9618 approaches this condition. With $T_{\rm O}=3\times10^6~\Omega$ and $R_{\rm S}=32~\Omega$ (dc), a gain error of 0.04% typically results for G=-1 and 0.11% for G=-100. Moreover, the architecture linearizes the open loop gain over its operating voltage range and temperature resulting in >16 bits of linearity. ### AD9618 #### **AC GAIN CHARACTERISTICS** Closed-loop bandwidth at high frequencies is determined primarily by the roll-off of T(s). But circuit layout is critical to minimize external parasitics which can degrade performance by causing premature peaking and/or reduced bandwidth. The inverting and noninverting dynamic characteristics are similar. When driving the noninverting input, the inverting input capacitance $(C_I)$ will cause the noninverting closed-loop bandwidth to be higher than the inverting bandwidth for gains less than five (5). In the remaining cases, inverting and noninverting responses are nearly identical. For best overall dynamic performance, the value of the feedback resistor ( $R_{\rm F}$ ) should be 1000 $\Omega$ . Although bandwidth reduces as closed-loop gain increases, the change is relatively small due to low equivalent series input impedance, $Z_{\rm S}$ . (See typical performance charts.) The simplified equations governing the device's dynamic performance are shown below. where: $$\tau = R_F \times C_C = 1.0 \text{ ns } (R_F = 1 \text{ k}\Omega)$$ Slew Rate $$\approx \frac{\Delta V_O}{R_F K C_C} \times e^{-\tau/R_F K C_C}$$ (7) where: $K = 1 + \frac{R_S}{R_I}$ #### Increasing Bandwidth at Low Gains By reducing $R_{\rm F},$ wider bandwidth and faster pulse response can be attained beyond the specified values, although increased overshoot, settling time, and possible ac peaking may result. As a rule of thumb, overshoot and bandwidth will increase by 1% and 8%, respectively, for a 5% reduction in $R_{\rm F}$ at gains of $\pm 10.$ Equations 6 and 7 are simplified and do not accurately model the second order (open loop) frequency response term which is the primary contributor to overshoot, peaking, and nonlinear bandwidth expansion. (See Open Loop Bode Plots.) The user should exercise caution when selecting $R_{\rm F}$ values much lower than 1000 $\Omega$ . Note that a feedback resistor must be used in all situations. #### Increasing Bandwidth at High Gains Closed-loop bandwidth can be extended at high closed-loop gain by reducing $R_{\rm F}$ . Bandwidth reduction is a result of the feedback current being split between $R_{\rm S}$ and $R_{\rm I}$ . As the gain increases (for a given $R_{\rm F}$ ), more feedback current is shunted through $R_{\rm I}$ , which reduces closed-loop bandwidth (see Equation 6). To maintain specified BW, the following equations can be used to approximate $R_{\rm F}$ and $R_{\rm I}$ for any gain from =+5/-1 to $\pm 40$ . $$R_F = 1100 \pm 8 G$$ (8) (+ for inverting and – for noninverting) $$R_I \approx \frac{1100 - 10 G}{G - 1}$$ (noninverting) (9) $$R_I \approx \frac{1100 + 10 G}{G}$$ (inverting) G = Closed-Loop Gain. #### **Bandwidth Reduction** The closed-loop bandwidth can be reduced by increasing $R_{\rm F}$ . Equations 6 and 7 can be used to determine the closed-loop bandwidth for any value $R_{\rm F}$ . Do not connect a feedback capacitor across $R_{\rm F}$ , as this will degrade dynamic performance and possibly induce oscillation. #### DC Precision and Noise Output offset voltage results from both input bias currents and input offset voltage. These input errors are multiplied by the noise gain term $(1+R_{\rm F}/R_{\rm I})$ and algebraically summed at the output as shown below. $$V_{C} = V_{IO} \times \left(1 + \frac{R_{F}}{R_{I}}\right) \pm IBn \times R_{N} \times \left(1 + \frac{R_{F}}{R_{I}}\right) \pm IBi \times R_{F}$$ (11) Since the inputs are asymmetrical, IBi and IBn do not correlate. Canceling their output effects by making $R_{N} = R_{F} R_{I}$ will not reduce output offset errors, as it would for voltage feedback amparents of the second seco Output Offset Voltage plifiers. Typically, IBn is 5 $\mu$ A and $V_{\rm IO}$ is +0.5 mV (1 sigma = 0.3 mV), which means that the dc output error can be reduced by making $R_{\rm N}\approx 100~\Omega$ . Note that the offset drift will not change significantly because the IBn TC is relatively small. (See specification table.) ### AD9618 The effective noise at the output of the amplifier can be determined by taking the root sum of the squares of Equation 11 and applying the spectral noise values found in the typical graph section. This applies to noise from the op amp only. Note that both the noise figure and equivalent input offset voltage improve as the closed-loop gain is increased (by keeping $R_{\mathrm{F}}$ fixed and reducing $R_I$ with $R_N = 0 \Omega$ ). Input/Output Capacitance Comparisons A small series resistor can be used at the output of the amplifier and outside of the feedback loop to facilitate driving larger capacitive loads or for obtaining faster settling time. For capacitive loads above 10 pF, R<sub>SERIES</sub> should be considered. Recommended R<sub>SERIES</sub> vs. CL #### APPLYING THE AD9618 The superior frequency and time domain specifications of the AD9618 make it an obvious choice for driving flash converters and buffering the outputs of high speed DACs. Its outstanding distortion and noise performance make it well suited as a driver for analog-to-digital converters (ADCs) with resolutions as high as 16 bits. #### LAYOUT CONSIDERATIONS As with all high performance amplifiers, printed circuit layout is critical in obtaining optimum results with the AD9618. The ground plane in the area of the amplifier should cover as much of the component side of the board as possible. Each power supply trace should be decoupled close to the package with at least a 3.3 µF tantalum and a low inductance, 0.1 µF ceramic capacitor. Typical circuits for inverting and noninverting applications are Closed-loop gain for noninverting configurations is determined (12) erting (13) by the value of $R_1$ according to the equation: shown in Figures 1 and 2. $G = 1 + \frac{R_F}{R_I}$ All lead lengths for input, output, and the feedback resistor should be kept as short as possible. All gain setting resistors should be chosen for low values of parasitic capacitance and inductance, i.e., microwave resistors and/or carbon resistors. Stripline techniques should be used for lead lengths in excess of one inch. Sockets should be avoided if possible because of their stray inductance and capacitance. If sockets are necessary, individual pin sockets such as AMP p/n 6-330808-3 should be used. These contribute far less stray reactance than molded socket as- An evaluation board is available from Analog Devices for a nominal charge. #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm).