# HV9963

# **Closed-Loop LED Driver with Enhanced PWM Dimming**

#### **Features**

- · Switch-mode Controller for Single-switch Drivers:
  - Buck
  - Boost
  - Buck-boost
  - SEPIC
- · High Output Current Accuracy
- High PWM Dimming Ratio (>5000:1)
- · Internal 40V Linear Regulator
- Internal ±2% Voltage Reference
- Constant Frequency Operation with Sync Capability
- · Programmable Soft Start
- · 10V Gate Drivers
- Hiccup Mode Protection for both LED String Short-Circuit and Open-Circuit conditions

#### **Applications**

- · RGB or White LED Backlighting
- · Battery-Powered LED Lamps
- · Other DC/DC LED Drivers

#### **General Description**

The HV9963 is a Current-mode control LED driver IC designed to control single-switch PWM converters (buck, boost, buck-boost, or SEPIC) in a Constant Frequency mode. The controller uses a Peak Current-mode control scheme (with programmable slope compensation) and includes an internal transconductance amplifier to accurately control the output current over all line and load conditions. Multiple HV9963s can be synchronized with each other or with an external clock using a SYNC pin. The IC also provides a disconnect switch GATE drive output, which can disconnect the LEDs using an external disconnect FET in case of a Fault condition and help achieve high PWM dimming ratio. The 10V external FET drivers allow the use of standard level FETs. The low-voltage  $5.0V~AV_{DD}$  is used to power the internal control logic circuitry and also acts as a reference voltage to set the output LED current level.

The HV9963 includes an enhanced PWM dimming logic that enables very high PWM dimming ratios.

The HV9963 also provides a TTL-compatible, low-frequency PWM dimming input that can accept an external control signal with a duty ratio of 0% to100% and a frequency of up to a few tens of kilohertz.

#### Package Type



### **Functional Block Diagram**



## **Typical Application Circuit**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings†**

| V <sub>IN</sub> to GND                                | –0.5V to +45V  |
|-------------------------------------------------------|----------------|
| PV <sub>DD</sub> to GND                               | –0.3V to +13V  |
| GATE and FLT to GND                                   |                |
| AV <sub>DD</sub> to GND                               | –0.3V to +6V   |
| IREF to GND                                           | 0.3V to +3.5V  |
| All Other Pins to GND                                 |                |
| Continuous Power Dissipation (T <sub>A</sub> = +25°C) | 1000 mW        |
| Junction Temperature Range                            | 40°C to +150°C |
| Storage Temperature Range                             |                |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

**Electrical Specifications**:  $T_A$  = 25°C,  $V_{IN}$  = 24V,  $C_{PVDD}$  = 1  $\mu$ F,  $C_{AVDD}$  = 1  $\mu$ F,  $C_{GATE}$  = 2 nF,  $C_{FLT}$  = 330 pF unless otherwise specified.

| Parameters                                               | Sym.                   | Min. | Тур. | Max. | Units | Conditions                                                                     |
|----------------------------------------------------------|------------------------|------|------|------|-------|--------------------------------------------------------------------------------|
| INPUT                                                    |                        |      |      |      |       |                                                                                |
| Input DC Supply Voltage Range                            | V <sub>INDC</sub>      | 8    | 1    | 40   | V     | DC input voltage                                                               |
| Shutdown Mode Supply Current                             | I <sub>INSD</sub>      | _    |      | 2    | mA    | PWMD = GND                                                                     |
| INTERNAL REGULATOR FOR GAT                               | E DRIVERS              |      |      |      |       |                                                                                |
| PV <sub>DD</sub> Internally Regulated Voltage            | PV <sub>DD</sub>       | 9.5  | 10   | 10.5 | V     | $V_{IN}$ = 12V to 40V,<br>$R_T$ = 44.2 k $\Omega$ ,<br>PWMD = AV <sub>DD</sub> |
| PV <sub>DD</sub> Undervoltage Lockout<br>Upper Threshold | UVLO <sub>RISE</sub>   | 6.55 | l    | 7.2  | V     | PV <sub>DD</sub> rising (Note 1)                                               |
| PV <sub>DD</sub> Undervoltage Lockout<br>Hysteresis      | UVLO <sub>HYST</sub>   | _    | 500  |      | mV    | PV <sub>DD</sub> falling                                                       |
| Minimum PV <sub>DD</sub> Voltage                         | PV <sub>DD,MIN</sub>   | 8    | ı    |      | V     | $V_{IN}$ = 9V, $R_T$ = 44.2 k $\Omega$ ,<br>PWMD = $AV_{DD}$ (Note 1)          |
| INTERNAL LOW-VOLTAGE REGUL                               | ATOR                   |      |      |      |       |                                                                                |
|                                                          |                        | 4.9  | 5    | 5.1  | V     | V <sub>IN</sub> = 8V to 40V                                                    |
| AV <sub>DD</sub> Internally Regulated Voltage            | AV <sub>DD</sub>       | 4.85 | l    | 5.1  | V     | V <sub>IN</sub> = 8V to 40V,<br>0°C < T <sub>A</sub> < +85°C                   |
|                                                          |                        | 4.82 | ı    | 5.1  | V     | V <sub>IN</sub> = 8V to 40V,<br>-40°C < T <sub>A</sub> < +125°C                |
| AV <sub>DD</sub> Undervoltage Lockout Upper<br>Threshold | UVLO <sub>RISE,A</sub> | 4.6  |      | 4.7  | V     | AV <sub>DD</sub> rising (Note 2)                                               |
| AV <sub>DD</sub> Undervoltage Hysteresis                 | UVLO <sub>HYST,A</sub> | _    | 600  |      | mV    | AV <sub>DD</sub> falling (Note 2)                                              |
| External Current Draw                                    | I <sub>AVDD,EXT</sub>  | 0    |      | 500  | μA    |                                                                                |
| PWM DIMMING                                              |                        |      |      |      |       |                                                                                |
| PWMD Input Low Voltage                                   | V <sub>PWMD(LO)</sub>  | _    |      | 0.8  | V     | (Note 1)                                                                       |

Note 1: The specifications which apply over the full operating ambient temperature range at -40°C < T<sub>A</sub> < +125°C are guaranteed by design and characterization.

2: For design guidance only.

### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Specifications**:  $T_A$  = 25°C,  $V_{IN}$  = 24V,  $C_{PVDD}$  = 1  $\mu$ F,  $C_{AVDD}$  = 1  $\mu$ F,  $C_{GATE}$  = 2 nF,  $C_{FLT}$  = 330 pF unless otherwise specified.

| Parameters                                   | Sym.                    | Min. | Тур.   | Max.                  | Units | Conditions                                                                                              |
|----------------------------------------------|-------------------------|------|--------|-----------------------|-------|---------------------------------------------------------------------------------------------------------|
| PWMD Input High Voltage                      | V <sub>PWMD(HI)</sub>   | 2    | _      | _                     | V     | (Note 1)                                                                                                |
| PWMD Pull-Down Resistance                    | R <sub>PWMD</sub>       | 50   | 100    | 150                   | kΩ    | V <sub>PWMD</sub> = 3.3V                                                                                |
| GATE DRIVER                                  |                         |      |        |                       | •     |                                                                                                         |
| Gate Short-Circuit Current, Sourcing         | I <sub>SOURCE</sub>     | 0.2  |        | _                     | Α     | V <sub>GATE</sub> = 0V                                                                                  |
| Gate Sinking Current                         | I <sub>SINK</sub>       | 0.4  | _      | _                     | Α     | V <sub>GATE</sub> = 10V                                                                                 |
| Gate Output Rise Time                        | t <sub>RISE</sub>       | _    |        | 60                    | ns    |                                                                                                         |
| Gate Output Fall Time                        | t <sub>FALL</sub>       | _    |        | 60                    | ns    |                                                                                                         |
| OVERVOLTAGE PROTECTION                       |                         |      |        |                       |       |                                                                                                         |
| Overvoltage Rising Trip Point                | V <sub>OVP,RISING</sub> | 1.2  | 1.25   | 1.4                   | V     | OVP rising (Note 1)                                                                                     |
| Overvoltage Hysteresis                       | V <sub>OVP,HYST</sub>   | _    | 0.125  | _                     | V     | OVP falling                                                                                             |
| HICCUP TIMER                                 |                         |      |        |                       |       |                                                                                                         |
| Charging Current                             | I <sub>HCP+</sub>       | 8.8  | 11     | 20                    | μA    | HCP = GND                                                                                               |
| Voltage Swing for Hiccup Timer               | $\Delta V_{HCP}$        | _    | 2      | _                     | V     |                                                                                                         |
| Discharging Current                          | I <sub>HCP-</sub>       | 10   |        | _                     | mA    | V <sub>HCP</sub> = 5V                                                                                   |
| SOFT START                                   |                         |      |        |                       |       |                                                                                                         |
| Charging Current                             | I <sub>SS+</sub>        | 8.8  | 11     | 20                    | μA    | SS = GND                                                                                                |
| Discharging Current                          | I <sub>SS-</sub>        | 1    |        | _                     | mA    | V <sub>SS</sub> = 5V                                                                                    |
| SLOPE COMPENSATION                           |                         |      |        |                       |       |                                                                                                         |
| ON Resistance of Discharge FET at CS Pin     | R <sub>DIS,CS</sub>     | 100  | 300    | 600                   | Ω     | (Note 1)                                                                                                |
| Current Sourced Out of CS Pin                | I <sub>SC</sub>         | 1.8  | 2      | 4                     | μA    | $R_T = 237 \text{ k}\Omega$                                                                             |
| CURRENT SENSE                                |                         |      |        |                       |       |                                                                                                         |
| Leading Edge Blanking                        | t <sub>BLANK,CS</sub>   | 100  |        | 300                   | ns    | (Note 1)                                                                                                |
| Delay to Output of Comparator                | t <sub>DELAY1</sub>     | _    | _      | 200                   | ns    | COMP = A <sub>VDD</sub> , 50 mV<br>overdrive at CS                                                      |
| Internal Resistor Divider Ratio (COMP to CS) | $R_{DIV}$               | _    | 0.0833 | _                     | _     | (Note 2)                                                                                                |
| Comparator Offset Voltage                    | V <sub>OFFSET</sub>     | -20  |        | +20                   | mV    |                                                                                                         |
| INTERNAL TRANSCONDUCTANCE                    | OPAMP                   |      |        |                       |       |                                                                                                         |
| Gain Bandwidth Product                       | GBW                     | _    | 1      | _                     | MHz   | 150 pF capacitance at COMP pin (Note 2)                                                                 |
| Open-Loop DC Gain                            | A <sub>V</sub>          | 65   |        | _                     | dB    | Output open                                                                                             |
| Input Common Mode Range                      | $V_{CM}$                | -0.3 | _      | 3                     | V     | (Note 2)                                                                                                |
| Output Voltage Range                         | V <sub>O</sub>          | 0.7  | _      | AV <sub>DD</sub> -0.7 | V     | (Note 2)                                                                                                |
| Transconductance                             | 9 <sub>m</sub>          | 1600 | 2000   | 2400                  | μA/V  |                                                                                                         |
| Input Offset Voltage                         | V <sub>OS(IN)</sub>     | -3   | _      | +3                    | mV    | V <sub>IREF</sub> = 200 mV ( <b>Note 1</b> )                                                            |
| COMP Sink Current                            | I <sub>COMP,SINK</sub>  | -0.2 | _      | _                     | mA    | V <sub>FDBK</sub> = AV <sub>DD</sub> , V <sub>IREF</sub> = 0V, V <sub>COMP</sub> = 0V ( <b>Note 2</b> ) |

Note 1: The specifications which apply over the full operating ambient temperature range at  $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$  are guaranteed by design and characterization.

<sup>2:</sup> For design guidance only.

### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Specifications**:  $T_A$  = 25°C,  $V_{IN}$  = 24V,  $C_{PVDD}$  = 1  $\mu$ F,  $C_{AVDD}$  = 1  $\mu$ F,  $C_{GATE}$  = 2 nF,  $C_{FLT}$  = 330 pF unless otherwise specified.

| <u> </u>                                                    |                         |      |      |      |       |                                                                                                                                                                         |  |  |  |  |
|-------------------------------------------------------------|-------------------------|------|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Parameters                                                  | Sym.                    | Min. | Тур. | Max. | Units | Conditions                                                                                                                                                              |  |  |  |  |
| COMP Source Current                                         | I <sub>COMP,SRC</sub>   | 0.2  | _    | _    | mA    | $V_{FDBK}$ = 0V, $V_{IREF}$ = 3V, $V_{COMP}$ = AV <sub>DD</sub> -0.7V (Note 2)                                                                                          |  |  |  |  |
| Input Bias Current                                          | I <sub>BIAS</sub>       | _    | 0.5  | 1    | nA    | (Note 2)                                                                                                                                                                |  |  |  |  |
| Discharging Current                                         | I <sub>COMP,DIS</sub>   | 1    | _    | _    | mA    | V <sub>COMP</sub> = 5V                                                                                                                                                  |  |  |  |  |
| OSCILLATOR                                                  |                         |      |      |      |       |                                                                                                                                                                         |  |  |  |  |
| Ossillator Fraguency                                        | f <sub>OSC1</sub>       | 88   | 100  | 112  | kHz   | $R_T = 237 \text{ k}\Omega \text{ (Note 1)}$                                                                                                                            |  |  |  |  |
| Oscillator Frequency                                        | f <sub>OSC2</sub>       | 460  | 520  | 580  | kHz   | $R_T = 44.2 \text{ k}\Omega \text{ (Note 1)}$                                                                                                                           |  |  |  |  |
| Oscillator Frequency Range                                  | f <sub>OSC</sub>        | _    | _    | 600  | kHz   | (Note 2)                                                                                                                                                                |  |  |  |  |
| Maximum Duty Cycle                                          | $D_{MAX}$               | 87   | _    | 94   | %     | (Note 1)                                                                                                                                                                |  |  |  |  |
| Sync Input High                                             | V <sub>SYNCH</sub>      | 2    |      | 1    | V     |                                                                                                                                                                         |  |  |  |  |
| Sync Input Low                                              | $V_{SYNCL}$             |      |      | 0.8  | V     |                                                                                                                                                                         |  |  |  |  |
| Sync Output Current                                         | I <sub>OUTSYNC</sub>    |      | 25   | 1    | μA    |                                                                                                                                                                         |  |  |  |  |
| Sync Input Current                                          | I <sub>INSYNC</sub>     | 0    | _    | 200  | μA    |                                                                                                                                                                         |  |  |  |  |
| OUTPUT LED STRING SHORT-CIRC                                | UIT                     |      |      |      |       |                                                                                                                                                                         |  |  |  |  |
| Gain for Short-Circuit Comparator                           | G <sub>SC</sub>         | 1.8  | 2    | 2.4  | _     |                                                                                                                                                                         |  |  |  |  |
| Voltage at IREF Pin to Disable the Short-Circuit Comparator | V <sub>DISABLE</sub>    | 1.19 | 1.25 | 1.31 | V     | $\begin{aligned} & \text{PWMD = AV}_{\text{DD}}, \\ & \text{V}_{\text{FDBK}} = 3.2\text{V}, \\ & \text{FLT is HIGH}. \end{aligned}$                                     |  |  |  |  |
| Minimum Output Voltage of the Gain Stage                    | V <sub>OMIN</sub>       | 0.14 | 0.20 | 0.30 | ٧     | IREF = GND (Note 1)                                                                                                                                                     |  |  |  |  |
| Propagation Time for Short-Circuit Detection                | t <sub>PD,OFF</sub>     | _    | _    | 250  | ns    | PWMD = AV <sub>DD</sub> ,<br>V <sub>IREF</sub> = 400 mV,<br>V <sub>FDBK</sub> step from 0 mV to<br>900 mV, FLT goes from<br>high to low, No capaci-<br>tance at FLT pin |  |  |  |  |
| Fault Output Rise Time                                      | t <sub>FAULT,RISE</sub> |      |      | 500  | ns    |                                                                                                                                                                         |  |  |  |  |
| Fault Output Fall Time                                      | t <sub>FAULT,FALL</sub> |      | _    | 300  | ns    |                                                                                                                                                                         |  |  |  |  |
| Blanking Time                                               | t <sub>BLANK,SC</sub>   | 400  | _    | 800  | ns    | (Note 1)                                                                                                                                                                |  |  |  |  |

**Note 1:** The specifications which apply over the full operating ambient temperature range at  $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$  are guaranteed by design and characterization.

2: For design guidance only.

#### **TEMPERATURE SPECIFICATIONS**

| Parameters                    | Sym.                   | Min. | Тур. | Max. | Units | Conditions |  |  |
|-------------------------------|------------------------|------|------|------|-------|------------|--|--|
| TEMPERATURE RANGES            |                        |      |      |      |       |            |  |  |
| Operating Ambient Temperature | T <sub>A</sub>         | -40  | _    | +125 | °C    |            |  |  |
| Maximum Junction Temperature  | T <sub>J(ABSMAX)</sub> | _    | _    | +150 | °C    |            |  |  |
| Storage Temperature           | Ts                     | -65  | _    | +150 | °C    |            |  |  |
| PACKAGE THERMAL RESISTANCE    |                        |      |      |      |       |            |  |  |
| 16-lead SOIC                  | $\theta_{\sf JA}$      | _    | 83   | _    | °C/W  |            |  |  |

#### 2.0 PIN DESCRIPTION

Table 2-1 shows the pin description details of HV9963. Refer to **Package Type** for the location of pins.

TABLE 2-1: PIN DESCRIPTION TABLE

| Pin Number | Pin Name                                     | Description                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1          | and PV <sub>DD</sub> pins should be shorted. |                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| 2          | PV <sub>DD</sub>                             | This pin is a regulated 10V supply for the two gate drivers, FLT and GATE. It must be bypassed with a low ESR capacitor to GND (at least 1 µF).                                                                                                                                                                    |  |  |  |  |  |  |
| 3          | GATE                                         | This is the GATE driver output for the switching FET.                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 4          | GND                                          | This is the ground return for the entire low-power analog internal circuitry as well as gate drivers. This pin must be connected to the return path from the input.                                                                                                                                                |  |  |  |  |  |  |
| 5          | CS                                           | This pin is used to sense the source current of the external power FET. It includes a built-in 100 ns (minimum) blanking time.                                                                                                                                                                                     |  |  |  |  |  |  |
| 6          | HCP                                          | This pin provides the hiccup timer in case of a fault. A capacitor at this pin programs the hiccup time.                                                                                                                                                                                                           |  |  |  |  |  |  |
| 7          | RT                                           | This pin sets the frequency of the power circuit. A resistor between RT and GND will program the circuit in Constant Frequency mode. The switching frequency is synchronized to the PWMD input. The oscillator will turn on once PWMD goes high.                                                                   |  |  |  |  |  |  |
| 8          | SYNC                                         | This I/O pin may be connected to the SYNC pin of other HV9963 circuits and will cause the oscillators to lock to the highest frequency oscillator.                                                                                                                                                                 |  |  |  |  |  |  |
| 9          | SS                                           | This pin is used to provide soft start upon turn-on of the IC. A capacitor at this pin programs the soft start time.                                                                                                                                                                                               |  |  |  |  |  |  |
| 10         | $AV_DD$                                      | This is a power supply pin for all internal control circuits. This voltage is also used as reference voltage both internally and externally. It must be bypassed with a low ESR capacitor to GND (at least $0.1~\mu F$ ).                                                                                          |  |  |  |  |  |  |
| 11         | FLT                                          | This pin is used to drive an external disconnect FET which disconnects the load from the circuit during a Fault condition or during PWM dimming to achieve a very high dimming ratio.                                                                                                                              |  |  |  |  |  |  |
| 12         | OVP                                          | This pin provides the overvoltage protection for the converter. When the voltage at this pin exceeds 1.25V, the GATE output of the HV9963 is turned off and FLT goes low. The hiccup timer starts when the voltage at the pin goes below 1.125V. Upon completion of the hiccup timing, the IC attempts to restart. |  |  |  |  |  |  |
| 13         | PWMD                                         | When this pin is pulled to GND (or left open), switching of the HV9963 is disabled. When an external TTL high level is applied to it, switching will resume.                                                                                                                                                       |  |  |  |  |  |  |
| 14         | COMP                                         | Stable closed-loop control can be accomplished by connecting a compensation network between COMP and GND.                                                                                                                                                                                                          |  |  |  |  |  |  |
| 15         | IREF                                         | The voltage at this pin sets the output current level. The output current reference voltage can be set using a resistor divider from the AV <sub>DD</sub> pin. Connecting a voltage greater than 1.25V at this pin will disable the short-circuit comparator.                                                      |  |  |  |  |  |  |
| 16         | FDBK                                         | This pin provides output current feedback voltage to the HV9963 using a current sense resistor.                                                                                                                                                                                                                    |  |  |  |  |  |  |

#### 3.0 DETAILED DESCRIPTION

#### 3.1 Power Topology

The HV9963 is a Switch-mode LED driver designed to control a buck, boost, or SEPIC converter in a Constant Frequency mode. The IC includes internal linear regulators, which enable it to operate at input voltages from 9V to 40V. The IC includes features typically required for LED drivers like open LED protection, output LED string short-circuit protection, linear and PWM dimming, and accurate LED current control. It also includes logic to enable enhanced PWM dimming, which allows dimming ratios in excess of 5000:1.

# 3.2 Power Supply to the IC ( $V_{IN}$ , $PV_{DD}$ , and $AV_{DD}$ )

The HV9963 can be powered directly from its  $V_{IN}$  pin that takes a voltage of up to 40V. There are two linear regulators within the HV9963—a 10V linear regulator (PV<sub>DD</sub>), which is used for the two FET drivers, and a 5V linear regulator (AV<sub>DD</sub>), which supplies power to the rest of the control logic. The IC also has a built-in undervoltage lockout which shuts off the IC if the voltage at either  $V_{DD}$  pin falls below its UVLO lower threshold. Both  $V_{DD}$  pins must be bypassed by a low-ESR capacitor ( $\geq$ 0.1  $\mu$ F) for proper operation.

The input current drawn from the external power supply or  $V_{\text{IN}}$  pin is the sum of the 1.5 mA (maximum) current drawn by the all the internal circuitry and the current drawn by the GATE drivers, which in turn depends on the switching frequencies and the GATE charges of the external FETs. See Equation 3-1:

#### **EQUATION 3-1:**

$$I_{IN} = 1.5 mA + (Q_{g1} \bullet f_S) + (Q_{g2} \bullet f_{PWMD})$$

In the above equation,  $f_S$  is the switching frequency of the converter.  $f_{PWMD}$  is the frequency of the applied PWM dimming signal.  $Q_{g1}$  is the gate charge of the external boost FET, and  $Q_{g2}$  is the gate charge of the disconnect FET. (Both gate charges can be obtained from the FET data sheets.)

The AV<sub>DD</sub> pin can also be used as a reference voltage to set the LED current using a resistor divider to the IREF pin.

#### 3.3 Oscillator (RT)

The switching frequency of the converter is set by an on-chip oscillator with a resistor connected between RT pin and GND pin. The resistor value can be determined as calculated in Equation 3-2:

#### **EQUATION 3-2:**

$$R_T \approx \left(\frac{1}{43pF \bullet f_S}\right) - 322\Omega$$

The oscillator is also timed to the PWM dimming signal to improve the PWM dimming performance. The oscillator is turned off when PWMD is low. It is enabled when PWMD goes high.

#### 3.4 Synchronization (SYNC)

The SYNC pin is an input/output (I/O) port to a fault-tolerant peer-to-peer and/or master clock synchronization circuit. For synchronization, the SYNC pins of multiple HV9963-based converters can be connected together and may also be attached to the open drain output or the buffered output of a master clock. When connected in this manner, the oscillators will lock to the device with the highest operating frequency. When synchronizing multiple ICs, it is recommended that the same timing resistor value (corresponding the switching frequency) be used in all the HV9963 circuits.

On rare occasions, given the length of the connecting lines for the SYNC pins, a resistor between SYNC and GND may be required to damp any ringing due to parasitic capacitance. It is recommended that the resistor chosen be greater than 300 k $\Omega$ .

When synchronized in this manner, a permanent High or Low condition on the SYNC pin will result in a loss of synchronization, but the HV9963-based converters will continue to operate at their individually set operating frequencies. Since loss of synchronization will not result in total system failure, the SYNC pin is considered fault tolerant.

#### 3.5 Current Sense (CS)

The current sense input is used to sense the source current of the switching FET. The CS input of the HV9963 includes a built-in 100 ns (minimum) blanking time to prevent spurious turn-off due to the initial current spike when the FET turns on.

The IC includes an internal resistor divider network, which steps down the voltage at the COMP pins by a factor of 12 (11R:1R). This voltage is used as the reference for the current sense comparator. Since the maximum voltage of the COMP pin is AV<sub>DD</sub>-0.7V, this voltage determines the maximum reference current for the current sense comparator and thus the maximum inductor current.

The switch current sense resistor  $R_{CS}$  should be chosen so that the input inductor current is limited to below the saturation current level of the input inductor. For Discontinuous Conduction mode, no slope compensation is necessary. In this case, the switch current sense resistor is computed as shown in Equation 3-3:

#### **EQUATION 3-3:**

$$R_{CS} = \frac{AV_{DD} - 0.7V}{12 \bullet I_{SAT}}$$

Where  $\mathbf{I}_{\text{SAT}}$  is the maximum desired peak inductor current

For Continuous Conduction mode converters operating in the Constant Frequency mode, slope compensation becomes necessary to ensure the stability of the Peak Current mode controller if the operating duty cycle is greater than 50%. This factor must also be accounted for when determining the  $R_{CS}.$  See Section 3.6 "Slope Compensation".

#### 3.6 Slope Compensation

Choosing a slope compensation that is one-half of the down slope of the inductor current ensures that the converter will be stable for all duty cycles.

Slope compensation in the HV9963 can be programmed by one external capacitor  $C_{SC}$  between the CS pin and resistor  $R_{CS}$ . (See Figure 3-1.) A current proportional to the switching frequency is sourced out of the CS pin. (See Equation 3-4.)



FIGURE 3-1: Slope Compensation Circuit.

#### **EQUATION 3-4:**

$$I_{SC} = 2\mu A \bullet \frac{f_S}{100kHz}$$

This current flows into the capacitor  $C_{SC}$  and produces a ramp voltage across it. The voltage at the CS pin is then the sum of the voltage across the capacitor and the voltage across the current sense resistor, with the voltage across the capacitor providing the required slope compensation. When the GATE turns low, an internal pull-down FET discharges the capacitor.

Assuming a down slope current slew rate of DS (A/µs) for the inductor current, the current sense resistor can be computed as illustrated in Equation 3-5:

#### **EQUATION 3-5:**

$$R_{CS} = \frac{AV_{DD} - 0.7V}{12} \bullet \frac{1}{\underbrace{DS \bullet 10^{6} \bullet 0.93}_{2 \bullet f_{S}} + I_{SAT}}$$

The slope compensation capacitor is chosen to provide the necessary amount of slope compensation required to maintain stability. Refer to Equation 3-6.

#### **EQUATION 3-6:**

$$C_{SC} = \frac{I_{SC}}{\frac{DS}{2} \bullet 10^6 \bullet R_{CS}}$$

Note that sometimes excessive stray inductance in the current sense path may cause the slope compensation circuit to mistrigger. This section describes the cause of the problem and the solution.

Figure 3-2 shows the detailed slope compensation circuit with a parasitic inductance  $L_P$  between the ground of the boost converter power stage and the ground of the HV9963. Also shown is the drain capacitance of the boost FET Q1, which is the total capacitance at the drain node.



**FIGURE 3-2:** Slope Compensation Circuit with Parasitics.

When FET Q1 is switched off, the internal discharge FET Q2 is turned on, and the capacitor  $C_{SC}$  is discharged. Also,  $C_{DRAIN}$  is charged to the output voltage  $V_O$ . When the FET Q1 is turned on, the drain node of the FET is pulled to ground (Q2 is turned off just before Q1 is turned on). This causes the drain capacitance to discharge through the FET Q1, resulting in a current spike as shown in Figure 3-3. This current spike causes a voltage to develop across the parasitic inductance. As long as the current is increasing through the inductance, the voltage developed across the parasitic inductance is successfully blocked by the body diode of Q2. However, during the falling edge of the current spike, the voltage across the parasitic inductance causes the body diode to become forward biased. This conduction path through the body diode of

Q2 causes pre-charge of  $C_{SC}$ . The pre-charge voltage can be fairly high since the current's rate of fall is very large.



FIGURE 3-3: Waveforms during Turn-on.

For example, a typical current spike usually lasts about 100 ns. Assuming a 3A peak current (this is the typical value of the saturation current of the FET that can be much higher) and equal distribution between the rise and fall times, a 10 nH parasitic inductance causes a pre-charge voltage, which is calculated in Equation 3-7.

#### **EQUATION 3-7:**

$$V_{PRE-CHARGE} = 10nH \bullet \frac{3A}{50ns}$$
$$= 600mV$$

As seen in the equation above, a very conservative estimate of the pre-charge voltage is already larger than the Steady state peak current sense voltage and will cause the converter to falsely trip.

To prevent this, a resistor (typically  $500\Omega$  to  $800\Omega$ ) can be added in series with the capacitor  $C_{SC}$  as shown in Figure 3-4. This resistor limits the charging current from the parasitic inductance into the capacitor. However, the resistor will also slow down the discharge of the capacitor during the FET Q1 off-time, so the switching frequency and the slope compensation capacitor will limit the maximum external resistance. Refer to Equation 3-8.



**FIGURE 3-4:** Modified Slope Compensation Circuit.

#### **EQUATION 3-8:**

$$R_{EXT,\,MAX} = \left(\frac{1}{3}\right) \bullet \left(\frac{0.07}{f_S}\right) \bullet \left(\frac{1}{C_{SC}}\right) - 600\Omega$$

#### 3.7 FLT Output

The FLT pin is used to drive a disconnect FET when HV9963 is configured as boost and SEPIC converters. In the case of boost converters, when there is a short-circuit fault at the output LED string, there is a direct path from the input source to ground which can cause high currents to flow. The disconnect switch is used to interrupt this path and prevent damage to the converter.

The disconnect switch also helps to disconnect the output filter capacitors for the boost and SEPIC converters from the LED load during PWM dimming. The switch also enables a very high PWM dimming ratio.

# 3.8 Control of the LED Current (IREF, FDBK, and COMP)

The LED current in the HV9963 is controlled in a closed-loop manner. The current reference which sets the LED current at the IREF pin is set using a resistor divider from the AVDD pin. It can also be set externally with a low-voltage source. This reference voltage is compared to the voltage from the LED current sense resistor  $R_{\rm S}$  at the FDBK pin by a transconductance amplifier.

The LED current at full brightness is set with Equation 3-9.

#### **EQUATION 3-9:**

$$I_O = \frac{V_{IREF}}{R_S}$$

HV9963 includes a 1 MHz transconductance operational amplifier with tristate output, which is used to close the feedback loops and provide accurate current control. The compensation network is connected to the COMP pin.

The output of the op-amp is buffered and connected to the current sense comparator using a 11R:1R resistor divider.

The output of the op-amp is also controlled by the signal applied to the PWMD pin. When PWMD is high, the output of the op-amp is connected to the COMP pin. When PWMD is low, the output is left open. This enables the integrating capacitor to hold the charge and the COMP pin voltage unchanged when the PWMD signal has turned off the gate drive. When the

PWMD is changed from low back to high again, the voltage on the integrating capacitor will force the converter into a Steady state almost instantaneously.

**Note:** The absolute maximum voltage rating of the IREF pin is 3.5V, and the voltage applied at this pin should not exceed this rating.

#### 3.9 Soft Start (SS)

Soft start of the LED current can be achieved by connecting a capacitor at the SS pin. The rate of rise of SS pin voltage limits the LED current's rate of rise.

Upon start-up, the capacitance at the COMP network is being charged by the 200  $\mu A$  sourcing current of the transconductance amplifier. Without the soft start function, this larger current would cause the COMP voltage to increase faster than the boost converter's response time, causing overshoots in the LED current during start-up.

The SS pin is used to prevent these LED current overshoots by limiting the COMP pin's voltage rise rate. A capacitor at the soft start pin programs the voltage rise rate at the pin. The SS pin holds the COMP pin voltage to 1V above the SS pin voltage and thereby controls the COMP pin's voltage rise rate. The COMP pin is released once the COMP voltage reaches its Steady state.

When the steady state voltage at the COMP pin voltage  $(V_{COMP(SS)})$  and the desired rise time of the LED current  $(t_{RISE,ILED})$  have been determined, the capacitance required at the SS pin can be computed as specified in Equation 3-10:

#### **EQUATION 3-10:**

$$C_{SS} = \frac{11 \mu A \bullet t_{RISE, ILED}}{V_{COMP(SS)} - 1V}$$

#### 3.10 Linear Dimming

Linear dimming can be performed in the HV9963 by varying the voltages at the IREF pin. Note that since the HV9963 is a Peak Current mode controller, it has a minimum on time for the GATE output. This minimum on time will prevent the converter from completely turning off even when the IREF pin is pulled to GND. Thus, linear dimming cannot accomplish true zero-LED current for the HV9963. To get zero-LED current, PWM dimming has to be used.

Due to the offset voltage of the short-circuit comparator as well as the non-linearity of the X2 gain stage, pulling the IREF pin very close to GND might trigger the internal short-circuit comparator and shut down the IC. To overcome this, the output of the gain stage is limited to 140 mV (minimum), allowing the IREF pin to be pulled all the way to 0V without triggering the short-circuit comparator.

#### 3.11 PWM Dimming (PWMD)

PWM dimming in the HV9963 can be accomplished using a TTL-compatible square wave voltage signal source at the PWMD pin.

The HV9963 has an enhanced PWM dimming capability, which allows PWM dimming to widths less than one switching cycle with no drop in the LED current

The enhanced PWM dimming performance of the HV9963 can be best explained by considering typical boost converter circuits without this functionality. When the PWM dimming pulse becomes very small (less than one switching cycle for a DCM design or less than five switching cycles for a CCM design), the boost converter is turned off before the input current can reach its Steady state value. This causes the input power to drop, which is manifested in the output as a drop in the LED current. Refer to Figure 3-5 and Figure 3-6 for a CCM design.



**FIGURE 3-5:** PWM Dimming with Dimming On-Time far greater than One Switching Time Period.



**FIGURE 3-6:** PWM Dimming with Dimming On-Time equal to One Switching Time Period.

In the above figures,  $I_O(SS)$  and  $I_L(SS)$  refer to the steady state values at PWMD duty = 100% for the output current and inductor current, respectively. As can be seen in Figure 3-6, the inductor current does not rise enough to trip the CS comparator. This causes the closed-loop amplifier to lose control of the LED current and COMP voltage rises to AV<sub>DD</sub>.

In the HV9963, however, this problem can be overcome by keeping the boost converter on, even though PWMD has gone down to zero. The boost converter may remain turned on until the inductor

current reaches the threshold in Steady state at 100% PWM dimming duty cycle. This will ensure that enough power is delivered to the output. Thus, the amplifier still has control over the LED current, and the LED current will be in regulation as shown in Figure 3-7.



FIGURE 3-7: PWM Dimming with Dimming On-Time equal to One Switching Time Period with the HV9963.

When the PWM signal is high, the GATE and FLT pins are enabled and the output of the transconductance op-amp is connected to the external compensation network. Thus, the internal amplifier controls the output current. When the PWMD signal goes low, the output of the transconductance amplifier is disconnected from the compensation network. Thus, the integrating capacitor maintains the voltage across it. The FLT pin goes low, turning off the disconnect switch. However, the GATE pin is kept enabled and the switching FET is kept switching until the switch current sensed by the current sense resistor  $R_{\text{CS}}$  at the CS pin reaches the Steady state threshold at the undimmed full brightness LED current output.

Note: Disconnecting the LED load during PWM dimming causes the energy stored in the inductor to be dumped into the output capacitor. The chosen filter capacitor should be large enough, so it can absorb the inductor energy without any significant change of the voltage across it. If the capacitor voltage change is significant, it would cause a turn-on spike in the inductor current when PWMD goes high.

# 3.12 Fault Conditions and Hiccup Timer (OVP, HCP)

The HV9963 is a robust controller which can protect the LEDs and the LED driver in case of Fault conditions. The HV9963 includes both open LED protection and output LED string short-circuit protection. In both cases, the HV9963 shuts down and attempts to restart after a hiccup time. The hiccup time is programmed by the capacitor at the HCP pin.

When a Fault condition is detected, both GATE and FLT outputs are disabled and the COMP, SS, and HCP pins are pulled to GND. Once the voltage at the HCP pin falls below 0.1V, and the Fault condition has

disappeared, the capacitor at the HCP pin is released and is charged slowly by a 11  $\mu$ A current source. Once the capacitor is charged to 2.1V, the COMP and SS pins are released and the GATE and FLT pins are allowed to turn on. Then, the converter will go into a Soft-start mode, ensuring a smooth recovery for the LED current.

#### 3.13 Hiccup Timer (HCP)

The value of the capacitor required for a given hiccup time is calculated as seen in Equation 3-11 below:

#### **EQUATION 3-11:**

$$C_{HCP} = \frac{11 \mu A \bullet t_{HICCUP}}{2 V}$$

# 3.14 LED String Short-Circuit Protection

When a LED String Short-circuit condition is detected (output current becomes higher than twice the Steady state current), the GATE and FLT outputs are pulled low. As soon as the disconnect FET is turned off, the output current goes to zero and the Short-circuit condition disappears. At this time, the hiccup timer is started. Once the timing is complete, the converter attempts to restart. If the Fault condition still persists, the converter shuts down and goes through the cycle again. If the Fault condition is cleared (due to a momentary output short) the converter will start regulating the output current normally. This allows the LED driver to recover from accidental shorts without having to reset the IC.

During Short-circuit conditions, there are two factors that determine the hiccup time. The first factor is the time  $t_{COMP}$  required to discharge the compensation capacitor. The COMP discharge time  $t_{COMP}$  is calculated as shown in Equation 3-12.

#### **EQUATION 3-12:**

For Type 1 compensation network which is a single capacitor  $C_{\mbox{\scriptsize C}}$  at the COMP pin,

$$t_{COMP} = 3 \bullet 5000 \Omega \bullet C_C$$

For Type 2 compensation network which is a series combination of  $R_Z$  and  $C_Z$  in parallel with  $C_C$  at the COMP pin,

$$t_{COMP} = 3 \bullet R_Z \bullet C_Z$$

The second factor is the time  $t_{IND}$  required for the inductor to discharge completely after the Short-circuit condition has been cleared. The inductor discharge time  $t_{IND}$  is computed as illustrated in Equation 3-13.

#### **EQUATION 3-13:**

$$t_{IND} = \frac{\prod}{4} \sqrt{L \cdot C_O}$$

Where L and  $C_{\mbox{\scriptsize O}}$  are input inductor and output capacitor of the power stage, respectively

The hiccup time is then chosen as shown in Equation 3-14.

#### **EQUATION 3-14:**

$$t_{HICCUP} > max(t_{COMP}, t_{IND})$$

Note that the power rating of the LED current sense resistor has to be chosen properly if it has to survive a persistent Fault condition. The power rating can be determined using Equation 3-15.

#### **EQUATION 3-15:**

$$P_{RS} \ge \frac{I^2_{SAT} \bullet R_S \bullet (t_{FAULT} + t_{PD, OFF})}{t_{HICCUP}}$$

Where  $I_{SAT}$  is the saturation current of the disconnect FET. In the case of HV9963,  $t_{FAULT} + t_{PD,OFF}$  is 550 ns (maximum)

# 3.15 False Triggering of the Short-Circuit Comparator During PWM Dimming

During PWM dimming, the parasitic capacitance of the LED string might cause a spike in the output current when the disconnect FET is turned on. If this spike is detected by the short-circuit comparator, it will cause the IC to falsely detect an Overcurrent condition and shut down.

To prevent these false triggers in the HV9963, there is a built-in 600 ns blanking network for the short-circuit comparator. This blanking network is activated when the PWMD input goes high. Thus, the short-circuit comparator will not see the spike in the LED current during the PWM dimming turn-on transition. Once the blanking timer is completed, the short-circuit comparator will start monitoring the output current. Thus, the total delay time for detecting a short-circuit will depend on the condition of the PWMD input.

If the output short-circuit exists before the PWM dimming signal goes high, the total detection time is determined as demonstrated in Equation 3-16.

#### **EQUATION 3-16:**

$$t_{DETECT1} = t_{BLANK, \, SC} + t_{PD, \, OFF} \approx 1050 ns(max)$$

If the short-circuit occurs when the PWM dimming signal is already high, the time to detect is computed as shown in Equation 3-17.

#### **EQUATION 3-17:**

$$t_{DETECT1} = t_{PD, OFF} \approx 250 ns(max)$$

#### 3.16 Overvoltage Protection

The HV9963 provides hysteretic overvoltage protection allowing the IC to recover in case the LED load is disconnected momentarily.

When the load is disconnected in a boost converter, the output voltage rises as the output capacitor starts charging. When the output voltage reaches the OVP rising threshold, the HV9963 detects an Overvoltage condition and turns off the converter. The converter is turned back on only when the output voltage falls below the falling OVP threshold, which is 10% lower than the rising threshold. This time is mostly dictated by the R-C time constant of the output capacitor  $C_{\rm O}$  and the resistor network used to sense overvoltage ( $R_{\rm OVP1}+R_{\rm OVP2}$ ). In case of a persistent Open Circuit condition, this cycle keeps repeating, maintaining the output voltage within a 10% band of the OVP thresholds.

In most designs, the lower threshold voltage of the overvoltage protection—10% below  $V_{\rm OVP,RISING}$  at which the HV9963 attempts to restart—will be more than the LED string voltage. Thus, when the LED load is reconnected to the output of the converter, the voltage differential between the actual output voltage and the LED string voltage will cause a spike in the output current. This causes a short-circuit to be detected, and the HV9963 will trigger short-circuit protection. This behavior continues until the output voltage becomes lower than the LED string voltage. At which point, no Fault will be detected and normal operation of the circuit will commence.

#### 4.0 PACKAGING INFORMATION

#### 4.1 Package Marking Information





Legend: XX...X Product Code or Customer-specific information
Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code

By-free JEDEC® designator for Matte Tin (Sn)
This package is Pb-free. The Pb-free JEDEC designator (a)
can be found on the outer packaging for this package.

In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. Package may or

not include the corporate logo.

Note:

# 16-Lead SOIC (Narrow Body) Package Outline (NG)

9.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

#### Note:

1. This chamfer feature is optional. If it is not present, then a Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo             | ol  | Α     | A1   | A2    | b    | D      | E     | E1    | е           | h    | L    | L1          | L2          | θ          | θ1  |
|-------------------|-----|-------|------|-------|------|--------|-------|-------|-------------|------|------|-------------|-------------|------------|-----|
|                   | MIN | 1.35* | 0.10 | 1.25  | 0.31 | 9.80*  | 5.80* | 3.80* |             | 0.25 | 0.40 |             |             | <b>0</b> ° | 5°  |
| Dimension<br>(mm) | NOM | -     | -    | -     | -    | 9.90   | 6.00  | 3.90  | 1.27<br>BSC | -    | -    | 1.04<br>REF | 0.25<br>BSC | -          | -   |
| ()                | MAX | 1.75  | 0.25 | 1.65* | 0.51 | 10.00* | 6.20* | 4.00* |             | 0.50 | 1.27 |             |             | <b>8</b> º | 15° |

JEDEC Registration MS-012, Variation AC, Issue E, Sept. 2005.

Drawings are not to scale.

<sup>\*</sup> This dimension is not specified in the JEDEC drawing.



NOTES:

#### APPENDIX A: REVISION HISTORY

#### **Revision A (October 2019)**

- Converted Supertex Doc# DSFP-HV9963 to Microchip DS20005594A
- Changed the packaging quantity of the M901 media type from 1000/Reel to 2600/Reel
- Changed the packaging quantity of M934 media type from 2500/Reel to 2600/Reel
- Made minor text changes throughout the document

### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO        | . <u>XX</u>    |      | . Y . Y                                                                                        | Examples:                                                         |                                                                                                                                                                     |
|----------------|----------------|------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device         | Packa<br>Optio |      | Environmental Media Type                                                                       | a) HV9963NG-G:                                                    | Closed-loop LED Driver with<br>Enhanced PWM Dimming,<br>16-lead SOIC Package,<br>45/Tube                                                                            |
| Device:        |                | =    | Closed-loop LED Driver with Enhanced PWM Dimming  16-lead SOIC                                 | <ul><li>b) HV9963NG-G-M901:</li><li>c) HV9963NG-G-M934:</li></ul> | Closed-loop LED Driver with Enhanced PWM Dimming, 16-lead SOIC Package, 2600/Reel Closed-loop LED Driver with Enhanced PWM Dimming, 16-lead SOIC Package, 2600/Reel |
| Environmental: | G              | =    | Lead (Pb)-free/RoHS-compliant Package                                                          |                                                                   |                                                                                                                                                                     |
| Media Types:   | (blank)        | =    | 45/Tube for an NG Package                                                                      |                                                                   |                                                                                                                                                                     |
|                | M901           | =    | 2600/Reel for an NG Package                                                                    |                                                                   |                                                                                                                                                                     |
|                | M934           | =    | 2600/Reel for an NG Package                                                                    |                                                                   |                                                                                                                                                                     |
| was stand      |                | 600/ | M934, the base quantity for tape and reel<br>reel. Both options will result in delivery of the |                                                                   |                                                                                                                                                                     |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKiT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5194-5

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



### Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com
Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Fax: 317-773-5323 Fax: 317-773-5453 Tel: 317-536-2380 **Los Angeles** 

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270 Canada - Toronto

Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

**Germany - Garching** Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** 

Tel: 46-31-704-60-40 Sweden - Stockholm

Tel: 46-8-5090-4654 **UK - Wokingham**Tel: 44-118-921-5800
Fax: 44-118-921-5820