Data Sheet October 11, 2004 FN6095.1 # Ultra Low ON-Resistance, Low-Voltage, Single Supply, 8 to 1 Analog Multiplexer The Intersil ISL84781 and ISL43L680 devices are precision, bidirectional, analog switches configured as an 8 channel multiplexer/demultiplexer. They are designed to operate from a single +1.6V to +3.6V supply. The devices have an inhibit pin to simultaneously open all signal paths. ON resistance is $0.4\Omega$ with a +3.0V supply and $0.55\Omega$ with a single +1.8V supply. Each switch can handle rail to rail analog signals. The off-leakage current is only 4nA max at +25°C or 40nA max at +85°C with a +3.3V supply. All digital inputs are 1.8V logic-compatible when using a single +3V supply. The ISL84781 is a 8 to 1 multiplexer device that is offered in a 16 Ld TSSOP package. The ISL43L680 is an 8 to 1 multiplexer device that is offered in a 16 Ld 3x3 QFN package. Table 1 summarizes the performance of this family. **TABLE 1. FEATURES AT A GLANCE** | | ISL84781 | ISL43L680 | |----------------------------------------|-------------|---------------| | Configuration | 8:1 Mux | 8:1 Mux | | 3V R <sub>ON</sub> | $0.4\Omega$ | $0.4\Omega$ | | 3V t <sub>ON</sub> /t <sub>OFF</sub> | 16ns/13ns | 16ns/13ns | | 1.8V R <sub>ON</sub> | 0.55Ω | $0.55\Omega$ | | 1.8V t <sub>ON</sub> /t <sub>OFF</sub> | 24ns/16ns | 24ns/16ns | | Packages | 16 Ld TSSOP | 16 Ld 3x3 QFN | #### Related Literature - Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" - Application Note AN557 "Recommended Test Procedures for Analog Switches" #### Features - Drop-in Replacement for MAX4781 (TSSOP package) - Pin Compatible with MAX4617 - ON Resistance (R<sub>ON</sub>) | | - V+ = $+3.0$ V 0.4 $\Omega$ | |---|------------------------------------------------------------------------| | | - V+ = +1.8V | | • | $R_{\mbox{ON}}$ Matching Between Channels 0.12 $\!\Omega$ | | • | $R_{\mbox{ON}}$ Flatness Across Signal Range $\dots \dots 0.056\Omega$ | | • | Single Supply Operation +1.6V to +3.6V | | • | Low Power Consumption (PD) <0.2 $\mu$ W | | • | Fast Switching Action (V <sub>S</sub> = +3V) | - · Guaranteed Break-Before-Make - High Current Handling Capacity (300mA Continuous) - · Available in 16 Ld TSSOP and 16 Ld 3x3 QFN - 1.8V CMOS-Logic Compatible (+3V Supply) - Pb-Free Available as an Option (RoHS Compliant) (see Ordering Info) ### **Applications** - · Battery Powered, Handheld, and Portable Equipment - Cellular/Mobile Phones - Pagers - Laptops, Notebooks, Palmtops - · Portable Test and Measurement - · Medical Equipment - · Audio Switching and Routing ## Pinouts (Note 1) ISL84781 (TSSOP) TOP VIEW ISL43L680 (3x3 QFN) #### NOTE: 1. Switches Shown for Logic "0" Inputs. ### Truth Table | ISL84781, ISL43L680 | | | | | | | | | |-----------------------------|---|---|---|------|--|--|--|--| | INH ADD2 ADD1 ADD0 SWITCH C | | | | | | | | | | 1 | Х | Х | Х | NONE | | | | | | 0 | 0 | 0 | 0 | NO0 | | | | | | 0 | 0 | 0 | 1 | NO1 | | | | | | 0 | 0 | 1 | 0 | NO2 | | | | | | 0 | 0 | 1 | 1 | NO3 | | | | | | 0 | 1 | 0 | 0 | NO4 | | | | | | 0 | 1 | 0 | 1 | NO5 | | | | | | 0 | 1 | 1 | 0 | NO6 | | | | | | 0 | 1 | 1 | 1 | NO7 | | | | | NOTE: Logic "0" $\leq$ 0.5V. Logic "1" $\geq$ 1.4V, with a 3V supply. X = Don't Care. ## Pin Descriptions | PIN | FUNCTION | |--------------|-----------------------------------------------------------------------------------------------------| | V+ | System Power Supply Input (1.6V to 3.6V) | | N.C. | No Connect. Not internally connected. | | GND | Ground Connection | | INH | Digital Control Input. Connect to GND for Normal Operation. Connect to V+ to turn all switches off. | | COM | Analog Switch Common Pin | | NO0 -<br>NO7 | Analog Switch Input Pin | | ADD | Address Input Pin | # **Ordering Information** | PART NO. | TEMP.<br>RANGE (°C) | PACKAGE | PKG. DWG. # | |------------------------------|---------------------|---------------------------------------------|-------------| | ISL84781IV | -40 to 85 | 16 Ld TSSOP | M16.173 | | ISL84781IV-T | -40 to 85 | 16 Ld TSSOP<br>Tape & Reel | M16.173 | | ISL43L680IR | -40 to 85 | 16 Ld 3x3 QFN | L16.3x3 | | ISL43L680IR-T | -40 to 85 | 16 Ld 3x3 QFN<br>Tape & Reel | L16.3x3 | | ISL84781IVZ<br>(See Note) | -40 to 85 | 16 Ld TSSOP<br>(Pb-free) | M16.173 | | ISL84781IVZ-T<br>(See Note) | -40 to 85 | 16 Ld TSSOP<br>Tape and Reel<br>(Pb-free) | M16.173 | | ISL43L680IRZ<br>(See Note) | -40 to 85 | 16 Ld 3x3 QFN<br>(Pb-free) | L16.3x3 | | ISL43L680IRZ-T<br>(See Note) | -40 to 85 | 16 Ld 3x3 QFN<br>Tape and Reel<br>(Pb-free) | L16.3x3 | NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020C. ### **Absolute Maximum Ratings** | V+ to GND0.3 to 4.7V | |------------------------------------------| | Input Voltages | | INH, NO, ADD (Note 2)0.3 to (V+) + 0.3V | | Output Voltages | | COM (Note 2)0.3 to (V+) + 0.3V | | Continuous Current NO or COM ±300mA | | Peak Current NO or COM | | (Pulsed 1ms, 10% Duty Cycle, Max) ±500mA | | ESD Rating | | HBM >4kV | | MM >300V | | CDM>1000V | #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | $\theta_{JA}$ (°C/W) | |-----------------------------------------------------------|----------------------| | 16 Ld TSSOP Package | 150 | | 16 Ld 3x3 QFN Package | 75 | | Maximum Junction Temperature (Plastic Package) | | | Maximum Storage Temperature Range65 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 10s) (Lead Tips Only) | 300°C | | | | ## **Operating Conditions** Temperature Range . . . . . . . . . . . . . . . . . -40°C to 85°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 2. Signals on NO, COM, ADD, or INH exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings - 3. θJA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. # **Electrical Specifications - 3V Supply** Test Conditions: V<sub>SUPPLY</sub> = +2.7V to +3.3V, GND = 0V, V<sub>INH</sub> = 1.4V, V<sub>INL</sub> = 0.5V (Notes 4, 8), Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | (NOTE 5) | TYP | (NOTE 5) | UNITS | |--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------|----------|-------|----------|-------| | ANALOG SWITCH CHARACTERIS | STICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON Resistance, R <sub>ON</sub> | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO} = 0V$ to $V+$ , | 25 | - | 0.41 | 0.75 | Ω | | | (See Figure 5) | Full | - | - | 0.8 | Ω | | R <sub>ON</sub> Matching Between Channels, | V+ = 2.7V, $I_{COM}$ = 100mA, $V_{NO}$ = Voltage at max $R_{ON}$ , | 25 | - | 0.12 | 0.2 | Ω | | $\Delta R_{ON}$ | (Note 6) | Full | - | - | 0.2 | Ω | | R <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO} = 0V$ to $V+$ , | 25 | - | 0.056 | 0.15 | Ω | | | (Note 7 | Full | - | - | 0.15 | Ω | | NO OFF Leakage Current, | $V+ = 3.3V$ , $V_{COM} = 0.3V$ , $3V$ , $V_{NO} = 3V$ , $0.3V$ , (Note 8) | 25 | -4 | - | 4 | nA | | INO(OFF) | | Full | -40 | - | 40 | nA | | COM ON Leakage Current, | V+ = 3.3V, V <sub>COM</sub> = V <sub>NO</sub> = 0.3V, 3V, (Note 8) | 25 | -15 | - | 15 | nA | | ICOM(ON) | | Full | -70 | - | 70 | nA | | DIGITAL INPUT CHARACTERISTIC | cs | | | | | | | Input Voltage High, V <sub>INH</sub> , V <sub>ADDH</sub> | | Full | 1.4 | - | - | V | | Input Voltage Low, V <sub>INL</sub> , V <sub>ADDL</sub> | | Full | - | - | 0.5 | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> , I <sub>ADDH</sub> , I <sub>ADDL</sub> | V+ = 3.6V, V <sub>INH</sub> = V <sub>ADD</sub> = 0V or V+ (Note 9) | Full | -0.5 | - | 0.5 | μА | | DYNAMIC CHARACTERISTICS | | | | | | | | Inhibit Turn-ON Time, t <sub>ON</sub> | $V+ = 2.7V$ , $V_{NO} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 16 | 25 | ns | | | (See Figure 1, Note 9) | Full | - | - | 27 | ns | | Inhibit Turn-OFF Time, t <sub>OFF</sub> | $V+ = 2.7V$ , $V_{NO} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 14 | 23 | ns | | | (See Figure 1, Note 9) | Full | - | - | 25 | ns | | Address Transition Time, t <sub>TRANS</sub> | $V+ = 2.7V$ , $V_{NO} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 19 | 28 | ns | | | (See Figure 1, Note 9) | | - | - | 30 | ns | | Break-Before-Make Time, t <sub>BBM</sub> | $V+ = 3.3V$ , $V_{NO} = 1.5V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 4 | - | ns | | | (See Figure 3, Note 9) | | 1 | - | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (See Figure 2) | 25 | - | -39 | - | рС | | Input OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 6) | 25 | - | 65 | - | pF | ### **Electrical Specifications - 3V Supply** Test Conditions: $V_{SUPPLY} = +2.7V$ to +3.3V, GND = 0V, $V_{INH} = 1.4V$ , $V_{INL} = 0.5V$ (Notes 4, 8), Unless Otherwise Specified (**Continued**) | PARAMETER TEST CONDITIONS | | TEMP<br>(°C) | (NOTE 5)<br>MIN | TYP | (NOTE 5)<br>MAX | UNITS | |-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------|-----------------|-------|-----------------|-------| | COM OFF Capacitance, C <sub>OFF</sub> | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 6) | 25 | - | 470 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 6) | 25 | - | 485 | - | pF | | OFF Isolation | FF Isolation $R_L = 50\Omega$ , $C_L = 35pF$ , $f = 100kHz$ , (See Figure 4) | | - | 65 | - | dB | | Total Harmonic Distortion (THD) | ral Harmonic Distortion (THD) $f = 20$ Hz to $20$ kHz, $0.5$ Vp-p, $R_L = 32\Omega$ | | - | 0.014 | - | % | | POWER SUPPLY CHARACTERIST | POWER SUPPLY CHARACTERISTICS | | | | | | | Power Supply Range | | Full | 1.6 | - | 3.6 | V | | Positive Supply Current, I+ $V+ = 3.6V$ , $V_{INH}$ , $V_{ADD} = 0V$ or $V+$ , Switch On or Off | | 25 | - | - | 0.05 | μΑ | | | | Full | - | - | 1.2 | μА | #### NOTES: - 4. $V_{IN}$ = Input voltage to perform proper function. - 5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 6. R<sub>ON</sub> matching between channels is calculated by subtracting the channel with the highest max Ron value from the channel with lowest max Ron value. - 7. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range. - 8. Parts are 100% tested at +25°C. Limits across the full temperature range are guaranteed by design and correlation. - 9. Guaranteed but not tested. # **Electrical Specifications: 1.8V Supply** Test Conditions: V+ = +1.8V, GND = 0V, V<sub>INH</sub> = 1V, V<sub>INL</sub> = 0.4V (Notes 4, 8), Unless Otherwise Specified | PARAMETER TEST CONDITIONS | | TEMP<br>(°C) | MIN<br>(NOTE 5) | TYP | MAX<br>(NOTE 5) | UNITS | |--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------|-----------------|------|-----------------|-------| | ANALOG SWITCH CHARACTERIS | STICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | ٧ | | ON Resistance, R <sub>ON</sub> | V+ = 1.8V, I <sub>COM</sub> = 10.0mA, V <sub>NO</sub> = 1.0V, | 25 | - | 0.55 | 0.85 | Ω | | | (See Figure 5) | Full | - | - | 0.9 | Ω | | R <sub>ON</sub> Matching Between Channels, | V+ = 1.8V, I <sub>COM</sub> = 10.0mA, V <sub>NO</sub> = 1.0V,<br>(See Figure 5) | 25 | - | 0.1 | - | Ω | | $\Delta R_{ON}$ | | Full | - | 0.13 | - | Ω | | R <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 1.8V, I <sub>COM</sub> = 10.0mA, V <sub>NO</sub> = 0V, 0.9V, 1.6V, | 25 | - | 0.14 | - | Ω | | | (See Figure 5) | | - | 0.16 | - | Ω | | DIGITAL INPUT CHARACTERISTI | cs | · | | | | | | Input Voltage High, V <sub>INH</sub> , V <sub>ADDH</sub> | | Full | 1 | - | - | V | | Input Voltage Low, V <sub>INL</sub> , V <sub>ADDL</sub> | | Full | - | - | 0.4 | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> , I <sub>ADDH</sub> , I <sub>ADDL</sub> | V+ = 1.8V, V <sub>INH</sub> , V <sub>ADD</sub> = 0V or V+ (Note 9) | Full | -0.5 | - | 0.5 | μА | | DYNAMIC CHARACTERISTICS | | | | | | | | Inhibit Turn-ON Time, t <sub>ON</sub> | V+ = 1.8V, $V_{NO}$ = 1.0V, $R_{L}$ = 50Ω, $C_{L}$ = 35pF, (See Figure 1, Note 9) | 25 | - | 24 | 33 | ns | | | | Full | - | - | 35 | ns | | Inhibit Turn-OFF Time, t <sub>OFF</sub> | $V+ = 1.8V$ , $V_{NO} = 1.0V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 16 | 25 | ns | | | (See Figure 1, Note 9) | Full | - | - | 27 | ns | | Address Transition Time, t <sub>TRANS</sub> | $V+ = 1.8V$ , $V_{NO} = 1.0V$ , $R_L = 50\Omega$ , $C_L = 35pF$ , | 25 | - | 25 | 34 | ns | | | (See Figure 1, Note 9) | Full | - | - | 36 | ns | | Break-Before-Make Time, t <sub>BBM</sub> | V+ = 1.8V, $V_{NO}$ = 1.0V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF, (See Figure 3, Note 9) | 25 | - | 9 | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (See Figure 2) | 25 | - | -20 | - | pC | ## Test Circuits and Waveforms Logic input waveform is inverted for switches that have the opposite logic sense. FIGURE 1A. INHIBIT ton/toff Measurement points Repeat test for other switches. C<sub>L</sub> includes fixture and stray capacitance. $$V_{OUT} = V_{NOx} \frac{R_L}{R_L + R_{(ON)}}$$ FIGURE 1B. INHIBIT ton/toff TEST CIRCUIT Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for other switches. $C_L$ includes fixture and stray capacitance. $$V_{OUT} = V_{NOx} \frac{R_L}{R_L + R_{(ON)}}$$ FIGURE 1D. ADDRESS t<sub>TRANS</sub> TEST CIRCUIT FIGURE 1C. ADDRESS t<sub>TRANS</sub> MEASUREMENT POINTS FIGURE 1. SWITCHING TIMES FIGURE 2A. Q MEASUREMENT POINTS FIGURE 2B. Q TEST CIRCUIT **FIGURE 2. CHARGE INJECTION** # Test Circuits and Waveforms (Continued) Repeat test for other switches. C<sub>L</sub> includes fixture and stray capacitance. FIGURE 3A. t<sub>BBM</sub> MEASUREMENT POINTS FIGURE 3B. t<sub>BBM</sub> TEST CIRCUIT FIGURE 3. BREAK-BEFORE-MAKE TIME Off-Isolation is measured between COM and "Off" NO terminal on Signal direction through switch is reversed and worst case values are recorded. FIGURE 4. OFF ISOLATION TEST CIRCUIT FIGURE 5. RON TEST CIRCUIT FIGURE 6. CAPACITANCE TEST CIRCUIT ## **Detailed Description** The ISL84781 and ISL43L680 analog multiplexers offer precise switching capability from a single 1.6V to 3.6V supply with ultra low on-resistance (0.41 $\Omega$ ) and high speed operation (t<sub>ON</sub> = 16ns, t<sub>OFF</sub> = 13ns) with +3V supply. The devices are especially well-suited for portable battery powered equipment thanks to the low operating supply voltage (1.6V), low power consumption (0.2 $\mu$ W), and low leakage currents (70nA max). High frequency applications also benefit from the wide bandwidth, and the very high off isolation and crosstalk rejection. #### Supply Sequencing and Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (see Figure 7). To prevent forward biasing these diodes, V+ must be applied before any input signals, and the input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed. Logic inputs can easily be protected by adding a $1k\Omega$ resistor in series with the input (see Figure 7). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. This method is not applicable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $R_{ON}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 7). These additional diodes limit the analog signal from 1V below V+ to 1V above GND. The low leakage current performance is unaffected by this approach, but the switch signal range is reduced and the resistance may increase, especially at low supply voltages. FIGURE 7. OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL84781 and ISL43L680 construction is typical of most single supply CMOS analog multiplexers, in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 4V maximum supply voltage, the ISL84781 and ISL43L680 4.7V maximum supply voltage provides plenty of room for the 10% tolerance of 3.6V supplies, as well as room for overshoot and noise spikes. The minimum recommended supply voltage is 1.6V but the part will operate with a supply below 1.5V. It is important to note that the input signal range, switching times, and on-resistance degrade at lower supply voltages. Refer to the electrical specification tables and *Typical Performance* curves for details. V+ and GND power the internal logic and level shifters. The level shifters convert the logic levels to switched V+ and GND signals to drive the analog switch gate terminals. These multiplexers cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration. #### Logic-Level Thresholds These devices are 1.8V CMOS compatible (0.5V and 1.4V) over a supply range of 2.0V to 3.6V (See Figure 12). At 3.6V the $V_{IH}$ level is about 1.27V. This is still below the 1.8V CMOS guaranteed high output minimum level of 1.4V, but noise margin is reduced. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. #### High-Frequency Performance In $50\Omega$ systems, signal response is reasonably flat even past 10MHz with a -3dB bandwidth of 52MHz (See Figure 16). The frequency response is very consistent over a wide V+ range, and for varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed through from a switch's input to its output. Off Isolation is the resistance to this feed through. Figure 17 details the high Off Isolation provided by these devices. At 100kHz, Off Isolation is about 65dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease Off Isolation due to the voltage divider action of the switch OFF impedance and the load impedance. #### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND. Virtually all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analogsignal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND. ## Typical Performance Curves TA = 25°C, Unless Otherwise Specified FIGURE 8. ON RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE FIGURE 10. ON RESISTANCE vs SWITCH VOLTAGE FIGURE 9. ON RESISTANCE vs SWITCH VOLTAGE V<sub>COM</sub> (V) FIGURE 11. CHARGE INJECTION vs SWITCH VOLTAGE int<u>ersil</u> FN6095.1 # Typical Performance Curves T<sub>A</sub> = 25°C, Unless Otherwise Specified (Continued) FIGURE 12. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE FIGURE 13. ADDRESS TRANS TIME vs SUPPLY VOLTAGE FIGURE 14. INHIBIT TURN-ON TIME vs SUPPLY VOLTAGE FIGURE 15. INHIBIT TURN-OFF TIME vs SUPPLY VOLTAGE FIGURE 16. FREQUENCY RESPONSE # Die Characteristics ## SUBSTRATE POTENTIAL (POWERED UP): GND (QFN Paddle Connection: To Ground or Float) ## TRANSISTOR COUNT: 228 ## PROCESS: Submicron CMOS # Thin Shrink Small Outline Plastic Packages (TSSOP) #### NOTES: - These package dimensions are within allowable dimensions of JEDEC MO-153-AB, Issue E. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). - 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) M16.173 16 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE | | INC | HES | MILLIM | MILLIMETERS | | |--------|--------|----------------|--------|----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.043 | - | 1.10 | - | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | - | | A2 | 0.033 | 0.037 | 0.85 | 0.95 | - | | b | 0.0075 | 0.012 | 0.19 | 0.30 | 9 | | С | 0.0035 | 0.008 | 0.09 | 0.20 | - | | D | 0.193 | 0.201 | 4.90 | 5.10 | 3 | | E1 | 0.169 | 0.177 | 4.30 | 4.50 | 4 | | е | 0.026 | 0.026 BSC | | BSC | - | | Е | 0.246 | 0.256 | 6.25 | 6.50 | - | | L | 0.020 | 0.028 | 0.50 | 0.70 | 6 | | N | 1 | 16 | | 6 | 7 | | α | 0° | 8 <sup>0</sup> | 0° | 8 <sup>0</sup> | - | Rev. 1 2/02 # Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP) L16.3x3 16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE | SYMBOL | MIN | NOMINAL | MAX | NOTES | | |--------|------|----------|------|----------|--| | Α | 0.80 | 0.90 | 1.00 | - | | | A1 | - | - | 0.05 | - | | | A2 | - | - | 1.00 | 9 | | | A3 | | 0.20 REF | | 9 | | | b | 0.18 | 0.23 | 0.30 | 5, 8 | | | D | | 3.00 BSC | | - | | | D1 | | 2.75 BSC | | | | | D2 | 1.35 | 1.50 | 1.65 | 7, 8, 10 | | | E | | - | | | | | E1 | | 2.75 BSC | | 9 | | | E2 | 1.35 | 1.50 | 1.65 | 7, 8, 10 | | | е | | 0.50 BSC | | - | | | k | 0.20 | - | - | - | | | L | 0.30 | 0.40 | 0.50 | 8 | | | N | | 2 | | | | | Nd | | 3 | | | | | Ne | | 4 | | | | | Р | 0.60 | | | 9 | | | θ | - | - 12 | | | | Rev. 1 6/04 ## NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd and Ne refer to the number of terminals on each D and E. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Features and dimensions A2, A3, D1, E1, P & 0 are present when Anvil singulation method is used and not present for saw singulation. - Compliant to JEDEC MO-220VEED-2 Issue C, except for the E2 and D2 MAX dimension. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com