# **MP2659** 36V, Standalone Switching Charger with Integrated MOSFETs for 3-Cell to 6-Cell Series Battery Pack # **DESCRIPTION** The MP2659 is a highly integrated switching charger designed for portable devices with 3-cell to 6-cell series Li-ion or Li-polymer battery packs. The device achieves up to 3A of charge current with different battery regulation voltages. The device operates under a maximum 36V DC input voltage and hold-off up to 45V. When an input power supply is present, the MP2659 charges the battery with three phases: precharge, constant current charge, and constant voltage charge. Power management is based on the input current and input voltage. If the input current exceeds the preset input current limit, or the input voltage decreases to the preset input voltage limit, the MP2659 automatically decreases the charge current to protect the input power supply from overload. To guarantee safe operation, the MP2659 offers robust protection features such as battery overvoltage protection, battery temperature sensing and protection, thermal shutdown, and a charging safety timer. The MP2659 is available in a QFN-19 (3mmx3mm) package. ### **FEATURES** - Up to 36V Operating Input Voltage - 45V Max Sustainable Voltage when Not Switching - Up to 3A Charge Current - 3-Cell to 6-Cell Series with 3.6V/4.2V/4.35V /4.15V Battery Regulation Voltage for Each Cell - 0.5% Battery Regulation Voltage Accuracy - Integrated Input Current Sensing and Reverse Blocking FET - Internal Loop Compensation - Input Current Limit Regulation - Minimum Input Voltage Regulation - Charge Operation Indicator - Dead Battery Pack Recovery - Battery Over-Voltage Protection - Charge Safety Timer - Battery NTC Thermal Monitor - Available in a QFN-19 (3mmx3mm) Package ### **APPLICATIONS** - Industrial Medical Equipment - Power Tools - Robots and Portable Vacuum Cleaners - Wireless Speakers All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** **Typical Application** | CELL Pin Connection | Battery Cell Counts | |------------------------|---------------------| | AGND | 3-Cell Series | | Float | 4-Cell Series | | Pull up to VCC | 5-Cell Series | | 100kΩ resistor to AGND | 6-Cell Series | | VB Pin Connection | Charge Regulation<br>Voltage | |------------------------|------------------------------| | AGND | 3.6V | | Float | 4.2V | | Pull up to VCC | 4.35V | | 100kΩ resistor to AGND | 4.15V | # ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating | |-----------------|----------------------------|-------------|------------| | MP2659GQ-xxxx** | QFN-19 (3mmx3mm) See Below | | 1 | | EV2659-Q-02A | Evaluation kit | N/A | l | <sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP2659GQ-xxxx–Z). # **TOP MARKING** **BFLY** LLL BFL: Product code of MP2659GQ Y: Year code LLL: Lot number # **PACKAGE REFERENCE** <sup>\*\* &</sup>quot;xxxx" is the register setting option. The factory default is "0000." This content can be viewed in the I<sup>2</sup>C register map. Contact an MPS FAE to obtain an "xxxx" value. # **PIN FUNCTIONS** | Pin # | Name | Туре | Description | | | |---------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | IN | Power | <b>Power input.</b> Place a 1µF capacitor from IN to PGND. See Application Section for capacitor and voltage clamping recommendation | | | | 2 | PMID | Power | Decoupling capacitor of the power stage. Bypass it with a ceramic 2.2µF capacitor from PMID to PGND, placed as close as possible to the IC with the shortest route. A 2A/40V schottky diode is required from IN pin to PMID pin. | | | | 3 | SW | Power | Switching node. | | | | 4 | BST | | <b>Bootstrap pin.</b> Connect a 100nF bootstrap capacitor between the BST and SW pins to form a floating supply to drive the high-side MOSFET above the supply voltage. | | | | 5, 6, 7 | PGND | Power | Power ground. | | | | 8 | STAT | 0 | <b>Status indication.</b> This pin acts as the indicator for charging operation status and fault status with an open-drain output (see Table 3). | | | | 9 | ACOK | 0 | Input valid indication. Open-drain output, active low. | | | | 10 | CELL | I | Battery cell number selection. | | | | 11 | VB | I/O | Battery regulation voltage setting. | | | | 12 | AGND | Power | Analog ground. Short to PGND on PCB. | | | | 13 | NTC | I | <b>Temperature-sense input.</b> Connect a negative temperature coefficient thermistor to NTC. The hot and cold temperature window can be configured with a resistor divider from VCC to NTC to AGND. Charging suspends when the NTC pin voltage is out of range. | | | | 14 | BATT | Power | Battery positive terminal. Place a minimum 10µF capacitor from BATT to PGND. See Application Section for capacitor and voltage clamping recommendation | | | | 15 | ISET | I | Charging current setting. Connect a resistor to AGND. | | | | 16 | VCC | I | Internal circuit power supply. Bypass to AGND with a 1µF ceramic capacitor. When an input source is present, a 5V output is generated on the VCC pin. | | | | 17 | ILIM | I | Input current limit setting. Connect a resistor to AGND. | | | | 18 | VDPM | I | <b>Input voltage clamp setting.</b> Connect to a resistor divider from IN to AGND. This pin also can be used to disable charging when pulled down to logic low (below 0.2V). | | | | 19 | PMID_S | I | PMID voltage-sense input. Short to the PMID pin. | | | # **ABSOLUTE MAXIMUM RATINGS** (1) | IN, PMID, PMID_S, PGND | /(-2V for<br>SW<br>ation (T <sub>A</sub> | 0.3V to +45V<br>20ns) to +45V<br>/ to SW + 5.5V<br>-0.3V to +5.5V<br>= 25°C) (2)<br>2.5W<br>150°C<br>260°C | |----------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------| | ESD Rating Human body model (HBN Charged device model (C | | | | Recommended Opera | ating Co | onditions (5) | | Supply voltage $(V_{IN})$ | | Up to 3A<br>Up to 3A<br>Up to 26.1V | | Thermal Resistance | <b>e</b> (6) <b><i>O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O</i> <b><i>O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O</i> <b><i>O O O O O O O O O</i> <b><i>O O</i> <b><i>O O O O O O O O O O O</i> <b><i>O O O O O O</i> <b><i>O O O O</i> <b><i>O</i></b></b></b></b></b></b></b></b> | $\boldsymbol{\theta}$ JC | | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------| | QFN-19 (3mmx3mm) | 50 | 12 | °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J)$ (MAX) $(T_A)$ / $(\theta_{JA})$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 3) Per ANSI/ESDA/JEDEC JS-001. - 4) Per JESD22-C101. - The device is not guaranteed to function outside of its operating conditions. 5 6) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** $V_{IN} = 24V$ , 4-cell, $V_{BATT} = 3.7V/cell$ , $T_A = 25$ °C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------------|-----------------------|-------------------------------------------------------------------------|------|-------|------|--------| | nput Power Characteristic | | | | | | | | IN under-voltage lockout (UVLO) threshold | V <sub>IN_UVLO</sub> | V <sub>IN</sub> falling | 3.3 | 3.6 | 3.9 | V | | IN UVLO threshold hysteresis | | V <sub>IN</sub> rising | | 420 | | mV | | IN L. DATT bandeness | M | V <sub>IN</sub> rising | 1.4 | 1.9 | 2.4 | V | | IN vs. BATT headroom | V <sub>HDRM</sub> | V <sub>IN</sub> falling | 1.1 | 1.5 | 1.9 | V | | DC/DC Converter | | | | | | | | Input shutdown current | I <sub>IN_SHDN</sub> | V <sub>IN</sub> = 36V, VDPM = AGND, | | 550 | | μA | | Input quiescent current | I <sub>IN_Q</sub> | V <sub>IN</sub> = 36V, charge is enabled,<br>4-cell, charge termination | | 1 | | mA | | VCC LDO output voltage | Vvcc | V <sub>IN</sub> = 24V | 4.85 | 5 | 5.2 | V | | VCC LDO output current limit | | | 50 | | | mA | | Blocking FET on resistance | R <sub>ON_Q1</sub> | | | 40 | | mΩ | | HS-FET on resistance | R <sub>ON_Q2</sub> | | | 40 | | mΩ | | LS-FET on resistance | R <sub>ON_Q3</sub> | | | 56 | | mΩ | | Peak current limit for high-side | l | CC charge mode | 4.8 | 5.4 | 6 | Α | | MOSFET (HS-FET) (Q2) | IHS_PK | Pre-charge mode | | 3.4 | | Α | | Valley current limit for low-side MOSFET (LS-FET) (Q3) | I <sub>LS_VL</sub> | CC charge mode | | 3.9 | | А | | Negative current limit for LS-FET (Q3) | I <sub>LS_ZCD</sub> | | -1.6 | -1.25 | -0.9 | А | | Switching frequency | fsw | fsw = 680kHz | 580 | 680 | 790 | kHz | | | 1300 | fsw = 350kHz | 290 | 350 | 420 | kHz | | Battery Charger | | | | | | | | Pre-charge to fast-charge | V <sub>BATT_PRE</sub> | VB set to 4.2V/4.35V/4.15V | 2.9 | 3 | 3.1 | V/cell | | threshold | V BAII_PRE | VB set to 3.6V | 2.4 | 2.5 | 2.6 | V/cell | | Pre-charge voltage hysteresis | | VB set to 4.2V, CELL set to 4 | | 1.2 | | V | | Battery short-circuit threshold | V <sub>BATT_SRT</sub> | VB set to 4.2V, CELL set to 4 | 1.4 | 1.5 | 1.6 | V/cell | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 24V$ , 4-cell, $V_{BATT} = 3.7V/cell$ , $T_A = 25$ °C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | | |-------------------------------------------------------|------------------------|---------------------------------------------------------------------|--------|-------|--------|---------|--| | | | VB set to 3.6V, CELL set to 3 | 10.746 | 10.8 | 10.854 | | | | | | VB set to 4.2V, CELL set to 3 | 12.537 | 12.6 | 12.663 | | | | | | VB set to 4.2V, CELL set to 4 | 16.716 | 16.8 | 16.884 | | | | | | VB set to 4.2V, CELL set to 5 | 20.895 | 21 | 21.105 | | | | Battery charge voltage | V <sub>BATT REG</sub> | VB set to 4.2V, CELL set to 6 | 25.074 | 25.2 | 25.326 | V | | | regulation | V BATI_REG | VB set to 4.35V, CELL set to 3 | 12.985 | 13.05 | 13.115 | V | | | | | VB set to 4.35V, CELL set to 4 | 17.313 | 17.4 | 17.487 | | | | | | VB set to 4.35V, CELL set to 5 | 21.641 | 21.75 | 21.859 | | | | | | VB set to 4.35V, CELL set to 6 | 25.970 | 26.1 | 26.231 | | | | | | VB set to 4.15V, CELL set to 6 | 24.77 | 24.9 | 25.03 | | | | Battery charge termination | I <sub>TERM</sub> | I <sub>TERM</sub> = 200mA | 100 | 200 | 300 | mA | | | current | TERM | I <sub>TERM</sub> = 100mA | 60 | 110 | 160 | mA | | | Battery termination deglitch time | tterm_dgl | | | 50 | | ms | | | | VRECH | V <sub>RECH</sub> = 250mV/cell | 200 | 250 | 300 | mV/cell | | | Recharge threshold | | V <sub>RECH</sub> = 100mV/cell | 90 | 120 | 155 | mV/cell | | | Battery over-voltage protection (OVP) threshold | VBATT_OVP | Comparing with VBATT_REG, rising | | 180 | | mV/cell | | | Battery OVP threshold hysteresis | | Comparing with VBATT_OVP, falling | | 150 | | mV/cell | | | BATT leakage current in shutdown mode | I <sub>BATT_SHDN</sub> | V <sub>BATT</sub> = 28V, V <sub>IN</sub> = PGND | | | 10 | μΑ | | | Charge ourrent | l | $R_{ISET} = 96k\Omega$ | 0.9 | 1 | 1.1 | ۸ | | | Charge current | Icc | $R_{ISET} = 48k\Omega$ | 1.8 | 2 | 2.2 | A | | | Pre-charge current | I <sub>PRE</sub> | V <sub>IN</sub> = 24V, CELL = 4, V <sub>BATT</sub> = 9V | 100 | 200 | 300 | mA | | | Input current regulation during battery short circuit | I <sub>SHORT</sub> | V <sub>IN</sub> = 24V, V <sub>BATT</sub> < 1.5V/cell, current in Q1 | | 60 | | mA | | | Input Voltage and Input Curre | nt Regulat | ion | | | | | | | lonut ourrant limit | 1 | R <sub>ILIM</sub> = 96kΩ | 0.9 | 1 | 1.1 | Λ | | | Input current limit | I <sub>IN_LIM</sub> | $R_{ILIM} = 48k\Omega$ | 1.8 | 2 | 2.2 | Α | | | Input minimum voltage regulation reference | VIN_MIN_REF | | 1.18 | 1.2 | 1.22 | V | | # **ELECTRICAL CHARACTERISTICS** (continued) V<sub>IN</sub> = 24V, 4-Cell, V<sub>BATT</sub> = 4.2V/Cell, T<sub>A</sub> = 25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------|------------------------|------------------------------------------------------------|------|------|------|-------| | Thermal Regulation and Protection | | | | | | | | Thermal shutdown rising threshold <sup>(7)</sup> | T <sub>J_SHDN</sub> | T <sub>J</sub> rising | | 150 | | °C | | Thermal shutdown hysteresis (7) | | | | 20 | | °C | | <b>Battery Temperature Monitori</b> | ng and Pro | otection | | | | | | NTC cold temperature threshold | $V_{TH\_COLD}$ | V <sub>NTC</sub> rising as percentage of V <sub>VCC</sub> | 70.3 | 71 | 71.8 | % | | NTC cold temperature threshold hysteresis | | V <sub>NTC</sub> falling as percentage of V <sub>VCC</sub> | | 1.4 | | % | | NTC hot temperature threshold | Vтн_нот | V <sub>NTC</sub> falling as percentage of V <sub>VCC</sub> | 47.5 | 48.2 | 49 | % | | NTC hot temperature threshold hysteresis | | V <sub>NTC</sub> rising as percentage of V <sub>VCC</sub> | | 1.4 | | % | | NTC float threshold | V <sub>TH</sub> _FLOAT | V <sub>NTC</sub> rising as percentage of V <sub>VCC</sub> | 90.2 | 91.1 | 92 | % | | Logic I/O Pin Characteristic | | | | | | | | STAT pin output voltage | | Isink = 5mA | | | 0.4 | V | | ACOK pin output voltage | | Isink = 1mA | | | 0.4 | V | | Timing Characteristic | | | | | | | | Charge safety timer | t <sub>TMR</sub> | t <sub>TMR</sub> = 20hrs | | 20 | | hours | | LED blinking frequency (7) | | V <sub>NTC</sub> = AGND | | 2 | | Hz | ### Notes: 7) Guaranteed by design. # TYPICAL PERFORMANCE CHARACTERISTICS L = $10\mu H/35m\Omega$ , $C_{BATT} = 10\mu F$ , $T_A = 25^{\circ}C$ , unless otherwise noted. # BATT\_LKG vs. Temperature BATT = 28V # **Battery Charge Voltage Regulation** vs. Temperature # **Current Charge vs. Temperature** # **Termination Current vs. Temperature** TEMPERATURE (°C) # Input Current Limit vs. Temperature # VIN\_MIN Voltage Reference vs. Temperature CH2: V<sub>IN</sub> 10V/div. CH4: I<sub>CHG</sub> CH1: VBATT CH3: V<sub>SW</sub> 20V/div. CH2: V<sub>IN</sub> 10V/div. CH1: V<sub>BATT</sub> 5V/div. CH4: I<sub>L</sub> 1A/div. CH3: V<sub>SW</sub> 20V/div. CH1: V<sub>BATT</sub> 5V/div. CH2: V<sub>IN</sub> 10V/div. CH4: I<sub>CHG</sub> 1A/div. CH3: V<sub>SW</sub> 20V/div. 1A/div. 5V/div. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $L = 10\mu H/35m\Omega$ , $C_{BATT} = 10uF$ , $T_A = 25^{\circ}C$ , unless otherwise noted. # **Efficiency vs. Charge Current** # **Battery Charge Curve** $V_{IN} = 24V$ , 3-cell, $V_{BATTREG} = 4.2V$ , $I_{CC} = 2A$ , $I_{IN\ LIM} = 2A$ # **PRE Charge Steady State** $V_{IN} = 24V, 4\text{-cell}, V_{BATT} = 10V$ # **CC Charge Steady State** $V_{IN} = 32V$ , 5-cell, $V_{BATT} = 18V$ , $I_{CC} = 2A$ , $I_{IN\_LIM} = 2A$ # **CV Charge Steady State** $V_{IN} = 32V$ , 6-cell, $V_{BATT} = 25.2V$ , $I_{CC} = 2A$ , # Start-Up, CC Charge Mode V<sub>IN</sub> = 32V, 4-cell, V<sub>BATT</sub> = 15V, I<sub>CC</sub> = 2A, $V_{IN} = 32V$ , 4-cell, $V_{BATT} = 15V$ , $I_{CC} = 2A$ , $I_{IN\_LIM} = 2A$ # **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** # **OPERATION** ### Introduction The MP2659 is a highly integrated switching charger designed for portable devices with 3-cell to 6-cell series Li-ion or Li-polymer batteries. The device manages battery charging with various series cell number selections and battery regulation voltages. # **Power Supply** The VCC pin is powered by the IN pin, and then generates a regulated 5V output with a minimum 50mA current limit. The VCC voltage ( $V_{VCC}$ ) is utilized by the internal bias circuit and the power MOSFET driver. It can also be used for external resistive logic pull-up, or LED driver bias. When a battery is present but the input source is absent, VCC has no output. The IC exits sleep mode and is ready to start the charging progress once $V_{\text{CC}}$ exceeds the internal lockout threshold. # **Input Valid Indication** The IC checks the voltage of the input source $(V_{IN})$ before start-up. The input source has to meet the following requirements: - $V_{IN} > V_{IN\_UVLO}$ - V<sub>IN</sub> > V<sub>BATT</sub> + V<sub>HDRM</sub> The ACOK pin pulls low after $V_{IN}$ meets the conditions above, which indicates that the input power source is ready. After a 170ms delay, the DC/DC converter is enabled. # **Charge Cycle** The MP2659 has a battery short-circuit protection mechanism to limit the input current when the battery voltage is below 1.5V/cell. This activates the dead battery pack and resets the protection MOSFET in the battery pack. In this mode, the input current is regulated at I<sub>SHORT</sub> (60mA) for 20ms, and is suspended for 1.4s. During normal charging, the IC has three charging phases in the charging cycle: precharge, constant current charge, and constant voltage charge. <u>Pre-charge (phase 1)</u>: When the battery voltage exceeds 1.5V/cell but is below 3V/cell (2.5V/cell if the battery regulation is set to 3.6V), the IC charges the battery with a constant 200mA charge current. Constant current charge (phase 2): When the battery voltage exceeds 3V/cell (2.5V/cell if the battery regulation is set to 3.6V), the IC enters constant current charge phase. The charge current can be set by the ISET pin resistor. Constant voltage charge (phase 3): When the battery voltage reaches the charge regulation voltage (V<sub>BATT\_REG</sub>), the charge current begins to decrease. When the charge current drops to the battery termination threshold (I<sub>TERM</sub>), the charge cycle is considered complete after a deglitch time (t<sub>TERM\_DGL</sub>). If the charge current does not reach I<sub>TERM</sub> before the charging safety timer expires, the charge cycle ends, and the corresponding timeout fault signal is asserted. Figure 2 shows a typical charge cycle. Figure 2: Battery Charging Cycle ### Auto-Recharge Once the battery charge cycle completes, the charger remains off. During this time, the external load may consume battery power, or the battery may auto-discharge. A new charge cycle automatically begins if input power is present and the battery voltage falls below the auto-recharge threshold. The charging safety timer resets when the auto-recharge cycle begins. ### **Input Voltage and Input Current Limiting** The MP2659 has input current and input voltage limiting to avoid overloading the input power supply. The VDPM pin voltage is the feedback input for the input voltage regulation loop. When the VDPM voltage falls to 1.2V, the charge current is reduced to prevent the input source from being overloaded. The input voltage can be regulated by a resistor divider connected to the IN pin, VDPM pin, and AGND. The regulation voltage (V<sub>IN\_MIN</sub>) can be calculated with Equation (1): $$V_{IN\_MIN\_REF} = V_{IN\_MIN} \times \frac{R_2}{R_1 + R_2} (V)$$ (1) Where $V_{IN\_MIN\_REF}$ is the internal voltage reference (about 1.2V), and $R_1$ and $R_2$ are the resistor dividers. When the VDPM voltage is pulled below 0.2V, the charger is disabled. The input current limit ( $I_{IN\_LIM}$ ) can be set by the ILIM pin with a resistor ( $R_{ILIM}$ ) to AGND. If the input current of Q1 reaches the preset limit, the charge current is reduced to regulate the input current. I<sub>IN\_LIM</sub> can be calculated with Equation (2): $$I_{I_{N_{-}LIM}}(A) = \frac{96(k\Omega)}{R_{ILIM}(k\Omega)}(A)$$ (2) #### **Cell Selection** The MP2659 can be configured to charge 3- to 6-series cell battery packs. The battery configuration is determined by the connection on the CELL pin. Table 1: CELL Pin Selection | <b>CELL Pin Connection</b> | Battery Cells | |----------------------------|---------------| | AGND | 3-cell | | Float | 4-cell | | Pull up to VCC | 5-cell | | 100kΩ resistor to<br>AGND | 6-cell | With different series cell number selections, the battery short-circuit threshold ( $V_{BATT\_SRT}$ ), the pre-charge to fast-charge threshold ( $V_{BATT\_PRE}$ ), the battery charge voltage regulation ( $V_{BATT\_REG}$ ) and the recharge threshold ( $V_{RECH}$ ) scale with the cell number to properly manage the charging phases. ## **Battery Regulation Voltage** The MP2659 supports several battery charge regulation voltages, which can be configured via the VB pin (see Table 2). **Table 2: Selecting Battery Regulation Voltage** | VB Pin Connection | Charge Regulation<br>Voltage | |---------------------------|------------------------------| | AGND | 3.6V | | Float | 4.2V | | Pull up to VCC | 4.35V | | 100kΩ resistor to<br>AGND | 4.15V | # **Charge Current Setting** The MP2659 eliminates the external sense resistor and senses the charge current ( $I_{CC}$ ) internally. The charge current can be set by the resistor ( $R_{ISET}$ ) between the ISET and AGND pins, calculated with Equation (3): $$I_{CC}(A) = \frac{96(k\Omega)}{R_{ISFT}(k\Omega)}(A)$$ (3) The maximum charge current can be set up to 3A. It is related to the PCB thermal dissipation condition and input voltage. With a lower input voltage, the IC's switching loss is smaller, and the maximum deliverable current can be higher. The charge current should be set according to the thermal performance for each application. ### **Negative Thermal Coefficient (NTC) Input** Connect an appropriate resistor from VCC to the NTC pin, and connect the thermistor from the NTC pin to AGND. The resistor divider determines the NTC pin voltage. If the NTC voltage falls outside of the NTC window, the MP2659 stops charging. The charger restarts if the temperature goes back into the NTC window range. Figure 3: NTC Charging Window ### **Battery Over-Voltage Protection** The MP2659 has battery over-voltage protection. If the battery voltage exceeds the battery overvoltage threshold (VBATT OVP), charging is disabled, the switcher stops, and the fault status is reported on the STAT pin. # **Charging Safety Timer** The IC provides a safety timer to prevent extended charging cycles due to abnormal battery conditions. If the charging timer finishes before charging completes. charging terminated. The safety timer resets at the beginning of a new charge cycle. The following actions restart the safety timer: - Input voltage removal and reinsertion - A new charge cycle starts - The VDPM pin is pulled below 0.2V, then released # **Operation Indication** The IC has ACOK and STAT pins to indicate the power source and operation status. The status of the ACOK and STAT pins changes based on different input power sources and operating conditions (see Table 3). **Table 3: Operation Indicators** | IN | Charging State | ACOK | STAT | |---------|-------------------------------------------------------|------|--------------------| | Absent | N/A | Hi-Z | Hi-Z | | Present | Charging | Low | Low | | Present | Charging complete, charge disable | Low | Hi-Z | | Present | NTC fault, safety<br>timer expiration,<br>battery OVP | Low | Blinking<br>at 2Hz | | Present | Regulation mode | Low | Blinking<br>at 1Hz | ### **Regulation Mode** If OTP bit NTCDET is set to 1 and the NTC pin is pulled up to VCC, the MP2659 operates in regulation mode. In this mode, battery charge termination is blocked, and the device generates an output voltage that is equal to V<sub>BATT REG</sub>. # **One-Time Programming (OTP)** The MP2659 has one-time programming (OTP) to configure the default value of several parameters. The OTP Map section on page 15 shows the configurable parameters. # **OTP MAP** | Bit # | Symbol | Default | Description | |-------|-------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------| | | | 0 | Recharge threshold. This value is below the battery regulation voltage. | | 5 | V <sub>RECH</sub> | | 0: 250mV/cell<br>1: 100mV/cell | | | | | Termination current selector. | | 4 | I <sub>TERM</sub> | 0 | 0: 200mA<br>1: 100mA | | 3 | NTCDET | 0 | When this bit is enabled and NTC is pulled up to VCC, the MP2659 is operates in regulation mode, battery charge termination is blocked. | | 3 | NICDEI | U | 0: Disable<br>1: Enable | | | 2 fsw | 0 | Switching frequency selector. | | 2 | | | 0: 680kHz<br>1: 350kHz | | | t <sub>TMR</sub> | 0 | Charging safety timer selector. | | 1 | | | 0: 20Hrs<br>1: 10Hrs | | | TMR_DIS | | This bit enables the safety timer. | | 0 | | 0 | 0: Enable<br>1: Disable | # **APPLICATION INFORMATION** # **COMPONENT SELECTION** # Selecting the Inductor Choose an inductor that does not saturate under the worst-case load condition. Estimate the required inductance with Equation (4): $$L = \frac{V_{IN} - V_{BATT}}{\Delta I_{I-MAX}} \times \frac{V_{BATT}}{V_{IN} \times f_{SW}}$$ (4) Where $V_{\text{IN}}$ is the input voltage, $V_{\text{BATT}}$ is the battery voltage, $f_{\text{SW}}$ is the switching frequency, and $\Delta I_{\text{L}_{\text{MAX}}}$ is the maximum peak-to-peak inductor current, which is usually designed at 30% to 40% of the CC charge current. It is recommended to use a 10µH inductor with a 5A saturation current for most applications. # Selecting the PMID Capacitor (C<sub>PMID</sub>) The PMID pin capacitor (C<sub>PMID</sub>) serves as the buck regulator's decoupling capacitor. A ceramic 2.2µF/50V capacitor with X5R or X7R dielectrics and 1206 size is recommended. Do not put additional capacitance on the PMID pin. Connect a 2A/40V Schottky diode in an SMA package from IN to PMID. ### Selecting the IN Capacitor For applications where the input is $\leq 20V$ , it is recommended to make the input capacitor (C<sub>IN</sub>) a $1\mu F/50V$ ceramic capacitor in a 0805 or 1206 package. For applications where the input is >20V, (especially for those with input hot insertion conditions), add a $\geq$ 47µF electrolytic capacitor on the IN pin. If a high-voltage adapter is plugged in during input hot insertion, the cable's parasitic inductance (together with the IN/PMID node capacitance) can generate an inrush current and voltage spike. An electrolytic capacitor and a TVS diode can help dampen or clamp the voltage spike. The ESR of the electrolytic capacitor can effectively damp the inrush oscillation magnitude. A $47\mu F/50V$ electrolytic capacitor is recommended (see Table 3). The hot insertion must be tested and verified for real applications. In case of a higher input voltage application (e.g. 28V), it is recommended to place a TVS diode across the IN and GND pins. It is recommended to use one of the following diodes: - 1SMA33A from Sunmate in an SMA package - SMAJ33AQ from Diode in an SMA package # Selecting the BATT Capacitor The MP2659 requires ≥10µF capacitance to stabilize the loop on the BATT node. However, the battery capacitor (C<sub>BATT</sub>) is generally effective only during hot plug insertion or short-circuit conditions. When the battery is plugged in, there might be an overshoot on the BATT pin due to the oscillation caused by $C_{\text{BATT}}$ and battery cable parasitic inductance. For 5-cell or 6-cell applications, this overshoot may harm the BATT pin. A $47\mu\text{F}/50\text{V}$ electrolytic capacitor can damp the overshoot with its ESR. Otherwise, use a TVS diode to clamp the BATT node spike. The recommended TVS diodes are listed above. If the BATT node can be shorted to ground, $C_{\text{BATT}}$ and the cable inductance can induce a negative voltage spike on the BATT pin, and may harm the IC. An electrolytic capacitor can help dampen the spike, or a unidirectional TVS diode can clamp the spike (see Table 3). # **Protecting the PMID Pin** When a high-voltage battery is plugged in, there is a current path that flows from the main inductor, high-side MOSFET body diode, then charges up the PMID pin capacitor. An LC resonant circuit may induce a voltage spike on the PMID pin. With a high voltage battery, the PMID voltage can rise to a dangerous level, so the PMID pin must be protected. For 5-cell or 6-cell applications, the PMID pin overshoot of battery insertion should be tested and verified in real application. A TVS diode can be added on PMID node to clamp the overshoot. The recommended TVS diodes are listed above. If the PMID pin has a TVS diode, the IN pin does not require a TVS diode (see Table 3). | Pin | Condition | Recommendations | | | |------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | IN | ≤20V input | 1μF/50V ceramic capacitor for adapter applications. Add a ≥47μF capacitance for solar applications. | | | | | >20V input | Add a 47µF/50V electrolytic capacitor. A TVS diode is required if the IN voltage exceeds the pin's maximum voltage rating during a VIN hot insertion test. | | | | BATT | 3-cell or 4-cell | 10μF/50V ceramic capacitor. | | | | | 5-cell or 6-cell | Add a TVS diode or ≥47µF electrolytic capacitor. | | | | PMID | - | 2.2µF/50V ceramic capacitor (1206 size preferred). Connect a 2A/40V Schottky diode from IN to PMID. A TVS diode is required if the PMID voltage exceeds the pin's maximum voltage rating during a VBATT hot insertion test. | | | **Table 3: Components Selection Guide** # **Setting the VDPM Pin** Multiple functions can be designed with the VDPM pin: # Minimum Input Voltage Limiting A resistive voltage divider from the IN pin to the VDPM pin sets the minimum input voltage limit ( $V_{\text{IN MIN}}$ ). The maximum $V_{\text{IN\_MIN}}$ regulation voltage should be set below the minimum DC output voltage of the power supply, including the IR voltage drop from the DC input current and series resistance on the PCB, connector, and cable. The minimum $V_{IN\_MIN}$ regulation voltage should be set above $V_{BATT}$ REG + $V_{HDRM}$ . ### Enable (EN) Control Pull down the VDPM pin below 0.2V disables the charger and reset the safety timer. Figure 4 shows a recommended application circuit for this function. Figure 4: Enable Control Where R2 is recommended to be $10k\Omega$ . # Disable Input Voltage Limiting If the input voltage limit function is not required, the VDPM pin can be tied to the VCC pin. # Direct Enable (EN) Control If input voltage limiting is not used, the VDPM pin can be directly driven by the host to enable/disable the charging. It is recommended to use a $100k\Omega$ resistor to pull up the VDPM pin to VCC. The logic high level should exceed 1.3V, and the logic low level should be below 0.2V. #### Resistor Selection for the NTC Sensor The battery temperature-sensing NTC thermistor can be connected in series or parallel. Figure 5 shows an NTC connected in parallel. **Figure 5: NTC Parallel Connection** Calculate the appropriate $R_{T1}$ and $R_{T2}$ values to set the NTC window with Equation (5) and Equation (6), respectively: $$R_{T1} = \frac{R_{NTC\_HOT} \times R_{NTC\_COLD} \times (V_{COLD} - V_{HOT})}{V_{COLD} \times V_{HOT} \times (R_{NTC\_COLD} - R_{NTC\_HOT})}$$ (5) $$R_{\text{T2}} = \frac{R_{\text{NTC\_HOT}} \times R_{\text{NTC\_COLD}} \times (V_{\text{COLD}} - V_{\text{HOT}})}{V_{\text{HOT}} \times (1 - V_{\text{COLD}}) \times R_{\text{NTC\_COLD}} - V_{\text{COLD}} \times (1 - V_{\text{HOT}}) \times R_{\text{NTC\_HOT}}} \tag{6}$$ Where $R_{\text{NTC\_HOT}}$ is the value of the NTC resistor at the upper bound of its operating temperature range, $R_{\text{NTC\_COLD}}$ is its lower bound, $V_{\text{HOT}}$ is the hot temperature threshold percentage, and $V_{\text{COLD}}$ is the cold temperature threshold percentage. For example, for a 103AT-2 thermistor, the thermistor has the following electrical characteristics: - At 0°C, $R_{NTC COLD} = R_{0°C} = 27.28k\Omega$ - At 60°C, $R_{NTC \ HOT} = R_{60°C} = 3.02k\Omega$ Put the above resistor values into Equation (5) and Equation (6) to determine $R_{T1}=2.26k\Omega$ , and $R_{T2}=6.95k\Omega$ . Figure 6 shows an NTC connected in series. **Figure 6: NTC Series Connection** $R_{T_1}$ and $R_{T_2}$ are then calculated using Equation (7) and Equation (8), respectively: $$R_{T1} = \frac{(R_{NTC\_COLD} - R_{NTC\_HOT}) \times (1 - V_{COLD}) \times (1 - V_{HOT})}{(1 - V_{HOT}) \times V_{COLD} - (1 - V_{COLD}) \times V_{HOT}} \quad (7)$$ $$R_{T2} = \frac{V_{COLD} \times R_{T1}}{1 - V_{COLD}} - R_{NTC\_COLD}$$ (8) Put the $R_{NTC\_COLD}$ and $R_{NTC\_HOT}$ resistor values into the equations above to determine $R_{T1} = 15.98k\Omega$ , and $R_{T2} = 11.85k\Omega$ . ## **PCB Layout Guidelines** PCB layout is critical to meet specified noise, efficiency, and stability requirements. For the best results, follow the guidelines below: - Place the PMID capacitor as close as possible to the PMID and PGND pins using a short copper plane connection. - 2. Place the PMID capacitor on the same layer as the IC. - Minimize the high-frequency current path loop between the PMID capacitor and the buck converter's power MOSFETs (PMID pin to capacitor, PGND to capacitor). - 4. Place the inductor input terminal as close as possible to the SW pin. - Minimize the copper area of the inductor input terminal trace to reduce electrical and magnetic field radiation, but ensure the trace is wide enough to carry the charging current. - Minimize parasitic capacitance from the inductor input terminal to any other trace or plane. - 7. If possible, choose a PMID capacitor with 1206 dimensions, and route SW traces beneath the PMID capacitor. - 8. Connect the AGND pin to the ground of the battery capacitor, such as $C_{\text{BATT}}$ or PCB ground. - Place decoupling capacitors (e.g. the VCC pin capacitor) as close as possible to the IC pins, and make the connection as short as possible. - Connect the IC's power pin to as many copper planes as possible to conduct heat away from the IC. - 11. Ensure that the number and physical size of the vias is sufficient for a current path. # **TYPICAL APPLICATION CIRCUIT** Figure 7: Typical Application Circuit for 16V Input, 3-cell Table 4: Key BOM | Qty | Ref | Value | Description | Package | Manufacturer | | |-----|------------------|-------|---------------------------------------|----------------------------------|--------------|--| | 1 | Cin | 1µF | Ceramic capacitor, 50V,<br>X5R or X7R | 0805 | Any | | | 1 | Сватт | 10µF | Ceramic capacitor, 50V, X5R or X7R | 1206 | Any | | | 1 | СРМІД | 2.2µF | Ceramic capacitor, 50V,<br>X5R or X7R | 1206 | Any | | | 1 | C <sub>VCC</sub> | 1µF | Ceramic capacitor, 16V,<br>X5R or X7R | 0603 | Any | | | 1 | Свят | 100nF | Ceramic capacitor, 16V,<br>X5R or X7R | 0603 | Any | | | 1 | L1 | 10µH | Inductor, I <sub>SAT</sub> > 4A | r, I <sub>SAT</sub> > 4A SMD Any | | | | 1 | D1 | B240A | Schottky diode 2A/40V | SMA | Any | | # PACKAGE INFORMATION # **QFN-19 (3mmx3mm)** #### **TOP VIEW** **BOTTOM VIEW** ### **SIDE VIEW** # RECOMMENDED LAND PATTERN # NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-220. - 4) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-----------------|---------------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Diameter | Tape Width | Tape Pitch | | MP2659GQ-xxxx–Z | QFN (3mmx3mm) | 5000 | N/A | 13in | 12mm | 8mm | **Revision History** | Revision # | Revision<br>Date | Description | Pages<br>Updated | |------------|------------------|-----------------------------------------------------|------------------| | 1.0 | 2/29/2020 | Initial Release | - | | 1.1 | 10/29/2020 | Change the maximum voltage rating from 40V to 45V | Page 1, Page 5 | | 1.1 | | Modify the application section components selection | Page 4, | | | | guide | Pages 16–17 | **Note:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.