# **HA-5033** # 250MHz Video Buffer The HA-5033 is a unity gain monolithic IC designed for any application requiring a fast, wideband buffer. Featuring a bandwidth of 250MHz and outstanding differential phase/gain characteristics, this high performance voltage follower is an excellent choice tor video circuit design. Other features, which include a minimum slew rate of 1000V/µs and high output drive capability, make the HA-5033 applicable for line driver and high speed data conversion circuits. The high performance of this product is a result of the Harris Dielectric Isolation process. A major feature of this process is that it produces both PNP and NPN high frequency transistors which makes wide bandwidth designs, such as the HA-5033, practical. Alternative process methods typically produce a lower AC performance. # Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer (OCM). Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet. # **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-35835 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. # FOR REFERENCE ONLY # HA-5033 April 1997 # 250MHz Video Buffer # Features | • | Differential Phase Error 0.02 Degrees | |---|------------------------------------------------------------| | • | Differential Gain Error 0.03% | | • | High Slew Rate 1100V/µs | | • | Wide Bandwidth (Small Signal) 250MHz | | • | Wide Power Bandwidth DC to 17.5MHz | | • | Fast Rise Time | | • | High Output Drive $\pm 10 \text{V}$ With $100 \Omega$ Load | | • | Wide Power Supply Range ±5V to ±16V | | | Replace Costly Hybrids | # **Applications** - · Video Buffer - · High Frequency Buffer - Isolation Buffer - · High Speed Line Driver - · Impedance Matching - · Current Boosters - · High Speed A/D Input Buffers - · Related Literature - AN548, Designer's Guide for HA-5033 # Description The HA-5033 is a unity gain monolithic IC designed for any application requiring a fast, wideband buffer. Featuring a bandwidth of 250MHz and outstanding differential phase/ gain characteristics, this high performance voltage follower is an excellent choice for video circuit design. Other features, which include a minimum slew rate of 1000V/µs and high output drive capability, make the HA-5033 applicable for line driver and high speed data conversion circuits. The high performance of this product is a result of the Harris Dielectric Isolation process. A major feature of this process is that it produces both PNP and NPN high frequency transistors which makes wide bandwidth designs, such as the HA-5033, practical. Alternative process methods typically produce a lower AC performance. # Ordering Information | PART NUMBER<br>(BRAND) | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>No. | |------------------------|---------------------|------------------|-------------| | HA2-5033-2 | -55 to 125 | 12 Pin Metal Can | T12.C | | HA2-5033-5 | 0 to 75 | 12 Pin Metal Can | T12.C | | HA3-5033-5 | 0 to 75 | 8 Ld PDIP | E8.3 | | HA4P5033-5 | 0 to 75 | 20 Ld PLCC | N20.35 | | HA9P5033-5<br>(H50335) | 0 to 60<br>(Note 3) | 8 Ld PSOP | M8.15A | #### **Pinouts** #### Absolute Maximum Ratings | Voltage Between V+ and V- Pins | . 40V | |-------------------------------------------------|-------| | DC Input Voltage V- | to V- | | Output Current (Peak) (50ms On/1 Second Off) ±2 | 00mA | | ESD Rating | | Human Body Model (Per MIL-STD-883 Method 3015.7) . . 2000V ### **Operating Conditions** | Temperature Ranges | | |-------------------------|---------------| | HA-5033-2 | 55°C to 125°C | | HA-5033-5 (Note 3) | 0°C to 75°C | | HA9P5033-5 (Notes 1, 3) | 40°C to 60°C | #### Thermal Information | Thermal Resistance (Typical, Note 2) | θ <sub>JA</sub> ( <sup>o</sup> C/W) | θ <sub>JC</sub> ( <sup>o</sup> C/W) | |-----------------------------------------|-------------------------------------|-------------------------------------| | Metal Can Package | 65 | 34 | | PDIP Package | 96 | N/A | | PSOP Package (Note 4) | 129 | N/A | | PLCC Package | 80 | N/A | | Maximum Junction Temperature (Note 1) | | 175 <sup>0</sup> C | | Maximum Junction Temperature (Plastic F | ackages) | 150°C | | Maximum Storage Temperature Range | 65 | <sup>o</sup> C to 150°C | | Maximum Lead Temperature (Soldering 1 | 0s) | 300°C | | (PSOP and PLCC - Lead Tips Only) | | | | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - Maximum power dissipation, including load conditions, must be designed to maintain the maximum junction temperature below 175°C for the metal can package, and below 150°C for the plastic packages (See Figure 5.). - 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. - 3. Maximum operating temperature in the PSOP package is limited to 60°C, for V<sub>SUPPLY</sub> = ±12V to prevent the junction temperature from exceeding 150°C. The maximum operating temperature may have to be derated further, depending on the output load condition. The operating temperature may be increased if the HA9P5033 is operated at lower V<sub>SUPPLY</sub>. For example, the quiescent operating temperature may be increased to 75°C by operating at V<sub>SUPPLY</sub> ≤ ±9.7V. See Figure 5 for more information. - Direct attach of the PSOP copper slug to copper area on the PCB can reduce the θ<sub>JA</sub> value to <100°C/W. Consult the Harris Application Group for more information. Electrical Specifications $V_{SLIPPLY} = \pm 12V$ , $R_S = 50\Omega$ , $R_I = 100\Omega$ , $C_I = 10pF$ , Unless Otherwise Specified | | TEST | TEMP. | | HA-5033-2 | | | H A-5033-5 | | | |-------------------------------|--------------------------------------|-------|------|-------------|-----|------|-------------|-----|--------------------| | PARAMETER | CONDITIONS | (°C) | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT CHARACTERISTICS | | | | | | | | | | | Offset Voltage | | 25 | - | 5 | 15 | - | 5 | 15 | mV | | | | Full | - | 6 | 25 | - | 6 | 25 | mV | | Average Offset Voltage Drift | | Full | - | 33 | - | - | 33 | - | μV/ <sup>o</sup> C | | Bias Current | | 25 | - | 20 | 35 | - | 20 | 35 | μА | | | | Full | - | 30 | 50 | - | 30 | 50 | μА | | Input Resistance | | 25 | - | 3 | - | - | 3 | - | МΩ | | Input Capacitance | | 25 | - | <b>1</b> .6 | - | - | 1.6 | - | рF | | Input Noise Voltage | 10Hz to 100MHz | 25 | - | 20 | - | - | 20 | - | $\mu V_{P-P}$ | | TRANSFER CHARACTERISTIC | s | | | | | | | | | | Voltage Gain | $R_L = 100\Omega$ | 25 | 0.93 | - | - | 0.93 | - | - | V/V | | | $R_L = 1k\Omega$ | 25 | 0.93 | 0.99 | - | 0.93 | 0.99 | - | V/V | | | $R_L = 100\Omega$ | Full | 0.92 | - | - | 0.92 | - | - | V/V | | -3dB Bandwidth | | 25 | - | 250 | - | - | 250 | - | MHz | | OUTPUT CHARACTERISTICS | • | • | | • | • | | • | • | • | | Output Voltage Swing | $R_L = 100\Omega$ | Full | ±8 | <b>±1</b> 0 | - | ±8 | <b>±1</b> 0 | - | ٧ | | | $R_L = 1k\Omega, V_S = \pm 15V$ | Full | ±11 | ±12 | - | ±11 | ±12 | - | ٧ | | Output Current | | 25 | ±80 | ±100 | - | ±80 | ±100 | - | mA | | Output Resistance | | 25 | - | 8 | - | - | 8 | - | Ω | | Full Power Bandwidth | $V_{OUT} = 1V_{RMS}, R_L = 1k\Omega$ | 25 | - | 146 | - | - | <b>1</b> 46 | - | MHz | | Full Power Bandwidth (Note 5) | | 25 | 15.9 | 17.5 | - | 15.9 | 17.5 | - | MHz | | TRANSIENT RESPONSE | • | • | | • | | | • | • | • | | Rise Time | $V_{OUT} = 500 \text{mV}$ | 25 | - | 4.6 | - | - | 4.6 | - | ns | | Propagation Delay | 1 | 25 | - | 1 | - | - | 1 | - | ns | | Overshoot | | 25 | - | 3 | - | - | 3 | - | % | | Slew Rate (Note 5) | | 25 | 1 | 1.1 | - | 1 | 1.1 | - | V/ns | | Settling Time to 0.1% | | 25 | - | 50 | - | - | 50 | - | ns | $\textbf{Electrical Specifications} \qquad V_{SUPPLY} = \pm 12 \text{V}, \ R_S = 50 \Omega, \ R_L = 100 \Omega, \ C_L = 10 \text{pF}, \ Unless \ Otherwise \ Specified \ \textbf{(Continued)}$ | | TEST | TEMP. | HA-5033-2 | | | H A-5033-5 | | | | |-----------------------------------|-----------------------------------------------|-------|-----------|------|-----|------------|------|-----|--------| | PARAMETER | CONDITIONS | (°C) | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Differential Phase Error (Note 6) | | 25 | - | 0.02 | - | - | 0.02 | - | Degree | | Differential Gain Error (Note 6) | | 25 | - | 0.03 | - | - | 0.03 | - | % | | POWER SUPPLY CHARACTER | ISTICS | | | | | | | | | | Supply Current | | 25 | = | 21 | 25 | = | 21 | 25 | mA | | | | Full | - | 21 | 30 | - | 21 | 30 | mA | | Power Supply Rejection Ratio | | Full | 54 | - | - | 54 | - | - | dB | | Harmonic Distortion | V <sub>IN</sub> = 1V <sub>RMS</sub> at 100kHz | 25 | - | <0.1 | - | - | <0.1 | - | % | ### NOTES: $v_{\text{IN}}$ - 5. $V_{SUPPLY} = \pm 15V$ , $V_{OUT} = \pm 10V$ , $R_L = 1k\Omega$ . - 6. Differential gain and phase error are nonlinear signal distortions found in video systems and are defined as follows: Differential gain error is defined as the change in amplitude at the color subcarrier frequency as the picture signal is varied from blanking to white level. Differential phase error is defined as the change in the phase of the color subcarrier as the picture signal is varied from blanking to white level. R<sub>L</sub> = 300Ω. # Test Circuits and Waveforms FIGURE 1. SLEW RATE AND SETTLING TIME VOUT OV 500 1005 $T_A=25^oC,\,R_S=50\Omega\text{, }R_L=100\Omega$ +10V RESPONSE FIGURE 2. TRANSIENT RESPONSE NOTE: Measured on both positive and negative transitions. FIGURE 4. RISE TIME $T_A = 25^{\circ}C$ , $R_S = 50\Omega$ , $R_L = 1k\Omega$ +10V RESPONSE ### Test Circuits and Waveforms (Continued) **PULSE RESPONSE** # Schematic Diagram # Application Information # **Layout Considerations** The wide bandwidth of the HA-5033 necessitates that high frequency circuit layout procedures be followed. Failure to follow these guidelines can result in marginal performance. Probably the most crucial of the RF/video layout rules is the use of a ground plane. A ground plane provides isolation and minimizes distributed circuit capacitance and inductance which will degrade high frequency performance. This ground plane shielding can also incorporate the metal case of the HA-5033 since pin #2 is internally tied to the package. This feature allows the user to make metal to metal contact between the ground plane and the package, which extends shielding, provides additional heat sinking and eliminates the use of a socket, IC sockets contribute inter-lead capacitance which limits device bandwidth and should be avoided. For the PDIP, pin 6 can be tied to either supply, grounded, or simply not used. But to optimize device performance and improve isolation, it is recommended that this pin be grounded. Other considerations are proper power supply bypassing and keeping the input and output connections as short as possible which minimizes distributed capacitance and reduces board space. #### **Power Supply Decoupling** For optimum device performance, it is recommended that the positive and negative power supplies be bypassed with capacitors to ground. Ceramic capacitors ranging in value from $0.01\mu\text{F}$ to $0.1\mu\text{F}$ will minimize high frequency variations in supply voltage. Solid tantalum capacitors $1\mu\text{F}$ or larger will optimize low frequency performance. It is also recommended that the bypass capacitors be connected close to the HA-5033 (preferably directly to the supply pins). Graph is based on: $$P_{DMAX} = \frac{T_{JMAX} - T_{A}}{\theta_{JA}}$$ Where: T<sub>JMAX</sub> = Maximum Junction Temperature of the Device T<sub>A</sub> = Ambient Temperature $\theta_{JA}$ = Junction to Ambient Thermal Resistance Typical Applications (Also see Application Note AN548) FIGURE 6. VIDEO COAXIAL LINE DRIVER $50\Omega$ SYSTEM FIGURE 7. VIDEO GAIN BLOCK $$T_{A}=25^{o}C,\;R_{S}=50\Omega,\;R_{M}=R_{L}=50\Omega$$ $$\boldsymbol{V}_{O} \; = \; \boldsymbol{V}_{IN} \! \left[ \frac{\boldsymbol{R}_{L}}{\boldsymbol{R}_{L} + \boldsymbol{R}_{M}} \right] = \left[ \frac{1}{2} \right] \! \boldsymbol{V}_{IN}$$ POSITIVE PULSE RESPONSE $$T_{A}=25^{0}C,\;R_{S}=50\Omega,\;R_{M}=R_{L}=50\Omega$$ $$\boldsymbol{V}_{O} \; = \; \boldsymbol{V}_{IN} \! \left[ \frac{\boldsymbol{R}_{L}}{\boldsymbol{R}_{L} + \boldsymbol{R}_{M}} \right] = \begin{bmatrix} \boldsymbol{1} \\ \boldsymbol{2} \end{bmatrix} \! \boldsymbol{V}_{IN}$$ **NEGATIVE PULSE RESPONSE** FIGURE 24. OUTPUT SWING VS FREQUENCY (NOTE) FIGURE 25. OUTPUT SWING VS FREQUENCY (NOTE) # NOTE: This curve was obtained by noting the output voltage necessary to produce an observable distortion for a given frequency. If higher distortion is acceptable, then a higher output voltage for a given frequency can be obtained. However, operating the HA-5033 with increased distortion (to the right of curve shown), will also be accompanied by an increase in supply current. The resulting increase in chip temperature must be considered and heat sinking will be necessary to prevent thermal runaway. This characteristic is the result of the output transistor operation. If the signal amplitude or signal frequency or both are increased beyond the curve shown, the NPN, PNP output transistors will approach a condition of being simultaneously on. Under this condition, thermal runaway can occur. #### Die Characteristics # HA-5033 #### DIE DIMENSIONS: 51 mils x 67 mils x 19 mils 1300µm x 1700µm x 483µm #### **METALLIZATION:** Type: Al, 1% Cu Thickness: 16kÅ ±2kÅ # PASSIVATION: Type: Nitride (Si<sub>3</sub>N<sub>4</sub>) over Silox (SiO<sub>2</sub>, 5% Phos.) Silox Thickness: 12kÅ ±2kÅ Nitride Thickness: 3.5kÅ ±1.5kÅ # SUBSTRATE POTENTIAL (Powered Up): Unbiased #### TRANSISTOR COUNT: 20 ### PROCESS: Bipolar Dielectric Isolation # Metallization Mask Layout HA-5033 HA-5033 JSP SQUESPASIA TIA 91A OUT ٧- # Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - 6. E and eal are measured with the leads constrained to be perpendicular to datum -C-. - 7. $e_B$ and $e_C$ are measured at the lead tips with the leads unconstrained. $e_C$ must be zero or greater. - B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). E8.3 (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INC | HES | MILLIM | | | |----------------|-------|-------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.210 | - | 5.33 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B <b>1</b> | 0.045 | 0.070 | 1.15 | 1.77 | 8, 10 | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | D | 0.355 | 0.400 | 9.01 | 10.16 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | Е | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | E <b>1</b> | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | е | 0.100 | BSC | 2.54 | BSC | - | | e <sub>A</sub> | 0.300 | BSC | 7.62 | BSC | 6 | | eВ | - | 0.430 | - | 10.92 | 7 | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | N | 8 | 3 | | 9 | | Rev. 0 12/93 # Plastic Leaded Chip Carrier Packages (PLCC) N20.35 (JEDEC MS-018AA ISSUE A) 20 LEAD PLASTIC LEADED CHIP CARRIER PACKAGE | | INC | HES | MILLIMETERS | | | |------------|-------|-------|-------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.165 | 0.180 | 4.20 | 4.57 | - | | A1 | 0.090 | 0.120 | 2.29 | 3.04 | - | | D | 0.385 | 0.395 | 9.78 | 10.03 | - | | D1 | 0.350 | 0.356 | 8.89 | 9.04 | 3 | | D2 | 0.141 | 0.169 | 3.59 | 4.29 | 4, 5 | | Е | 0.385 | 0.395 | 9.78 | 10.03 | - | | E <b>1</b> | 0.350 | 0.356 | 8.89 | 9.04 | 3 | | E2 | 0.141 | 0.169 | 3.59 | 4.29 | 4, 5 | | N | 2 | 0 | 20 | | 6 | Rev. 1 3/95 #### NOTES: Controlling dimension: INCH. Converted millimeter dimensions are not necessarily exact. VIEW "A" TYP. 0.021 (0.53) 0.025 (0.64) MIN - 2. Dimensions and tolerancing per ANSI Y14.5M-1982. - 3. Dimensions D1 and E1 do not include mold protrusions. Allowable mold protrusion is 0.010 inch (0.25mm) per side. - 4. To be measured at seating plane -C- contact point. - 5. Centerline to be determined where center leads exit plastic body. - 6. "N" is the number of terminal positions. 0.045 (1.14) MIN # Power Small Outline Plastic Packages (PSOP) POWER SOP PACKAGE (HEAT SLUG SURFACE IS ELECTRICALLY FLOATING) # M8.15A 8 LEAD POWER SMALL OUTLINE PLASTIC PACKAGE | | INC | HES | MILLIM | ETERS | | |------------|--------|----------------|--------------|-------|------------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.0130 | 0.0200 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 | | D1 | 0.107 | 0.123 | 2.72 | 3.12 | <b>1</b> 0 | | E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | E <b>1</b> | 0.071 | 0.087 | <b>1</b> .80 | 2.21 | <b>1</b> 0 | | е | 0.050 | BSC | 1.27 | BSC | - | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 8 | 3 | | 8 | 7 | | α | 0° | 8 <sup>o</sup> | 0° | 8º | - | Rev. 0 10/96 #### NOTES: - 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Exposed copper heat slug flush with bottom surface of package. All other dimensions conform to JEDEC MS-012 Issue C. - 11. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. # Metal Can Packages (Can) T12.C 12 LEAD METAL CAN PACKAGE | | INC | IES | MILLIM | ETERS | | |--------|-------|-----------|-----------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.130 | 0.150 | 3.30 3.81 | | - | | Øb | 0.016 | 0.019 | 0.41 | 0.48 | - | | Øb2 | 0.016 | 0.021 | 0.41 | 0.53 | - | | ØD | 0.585 | 0.615 | 14.86 | 15.62 | - | | ØD1 | 0.540 | 0.560 | 13.72 | 14.22 | - | | е | 0.400 | 0.400 BSC | | BSC | - | | e1 | 0.100 | 0.100 BSC | | BSC | - | | F | 0.020 | 0.040 | 0.51 | 1.02 | - | | k | 0.027 | 0.034 | 0.69 | 0.86 | - | | k1 | 0.027 | 0.045 | 0.69 | 1.14 | 2 | | L | 0.500 | 0.560 | 12.70 | 14.22 | - | | N | 1 | 2 | 1 | 2 | 3 | Rev. 0 5/18/94 ### NOTES: - The reference, base, and seating planes are the same for this variation. - 2. Measured from maximum diameter of the product. - 3. N is the maximum number of terminal positions. - 4. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 5. Controlling dimension: INCH. All Harris Semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries. #### Sales Office Headquarters For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS #### NORTH AMERICA Harris Semiconductor P. O. Box 883, Mail Stop 53-210 Melbourne, FL 32902 TEL: 1-800-442-7747 (407) 729-4984 FAX: (407) 729-5321 #### **EUROPE** Harris Semiconductor Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 #### ASIA Harris Semiconductor PTE Ltd. No. 1 Tannery Road Cencon 1, #09-01 Singapore 1334 TEL: (65) 748-4200 FAX: (65) 748-0400