## **CAT5269** # Dual Digitally Programmable Potentiometers (DPP™) with 256 Taps and 2-wire Interface #### **FEATURES** - Two linear taper digitally programmable potentiometers - 256 resistor taps per potentiometer - End to end resistance 50kΩ or 100kΩ - Potentiometer control and memory access via 2-wire interface (I<sup>2</sup>C like) - Low wiper resistance, typically $100\Omega$ - Nonvolatile memory storage for up to four wiper settings for each potentiometer - Automatic recall of saved wiper settings at power up - 2.5 to 6.0 volt operation - Standby current less than 1 µA - 1,000,000 nonvolatile WRITE cycles - 100 year nonvolatile memory data retention - 24-lead SOIC and TSSOP packages - Industrial temperature range #### DESCRIPTION The CAT5269 is two digitally programmable potentiometers (DPPs™) integrated with control logic and 18 bytes of NVRAM memory. Each DPP consists of a series of resistive elements connected between two externally accessible end points. The tap points between each resistive element are connected to the wiper outputs with CMOS switches. A separate 8-bit control register (WCR) independently controls the wiper tap switches for each DPP. Associated with each wiper control register are four 8-bit non-volatile memory data registers (DR) used for storing up to four wiper settings. Writing to the wiper control register or any of the non-volatile data registers is via a 2-wire serial bus. On power-up, the contents of the first data register (DR0) for each of the four potentiometers is automatically loaded into its respective wiper control registers. The CAT5269 can be used as a potentiometer or as a two terminal, variable resistor. It is intended for circuit level or system level adjustments in a wide variety of applications. It is available in the -40°C to 85°C industrial operating temperature range and offered in a 24-lead SOIC and TSSOP packages. ## **PIN CONFIGURATION** SOIC Package (J, W) TSSOP Package (U, Y) ## **FUNCTIONAL DIAGRAM** ## PIN DESCRIPTION | Pin<br>(SOIC) | Name | Function | | | | |---------------|-----------------|---------------------------------------------|--|--|--| | 1 | NC | No Connect | | | | | 2 | A0 | Device Address, LSB | | | | | 3 | NC | No Connect | | | | | 4 | NC | No Connect | | | | | 5 | NC | No Connect | | | | | 6 | NC | No Connect | | | | | 7 | VCC | Supply Voltage | | | | | 8 | | Low Reference Terminal for Potentiometer 0 | | | | | | R <sub>L0</sub> | | | | | | 9 | R <sub>H0</sub> | High Reference Terminal for Potentiometer 0 | | | | | 10 | R <sub>W0</sub> | Wiper Terminal for Potentiometer 0 | | | | | 11 | A2 | Device Address | | | | | 12 | WP | Write Protection | | | | | 13 | SDA | Serial Data Input/Output | | | | | 14 | A1 | Device Address | | | | | 15 | R <sub>L1</sub> | Low Reference Terminal for Potentiometer 1 | | | | | 16 | R <sub>H1</sub> | High Reference Terminal for Potentiometer 1 | | | | | 17 | R <sub>W1</sub> | Wiper Terminal for Potentiometer 1 | | | | | 18 | GND | Ground | | | | | 19 | NC | No Connect | | | | | 20 | NC | No Connect | | | | | 21 | NC | No Connect | | | | | 22 | NC | No Connect | | | | | 23 | SCL | Bus Serial Clock | | | | | 24 | АЗ | Device Address | | | | #### PIN DESCRIPTIONS #### SCL: Serial Clock The CAT5269 serial clock input pin is used to clock all data transfers into or out of the device. #### SDA: Serial Data The CAT5269 bidirectional serial data pin is used to transfer data into and out of the device. The SDA pin is an open drain output and can be wire-Ored with the other open drain or open collector I/Os. #### A0, A1, A2, A3: Device Address Inputs These inputs set the device address when addressing multiple devices. A total of sixteen devices can be addressed on a single bus. A match in the slave address must be made with the address input in order to initiate communication with the CAT5269. #### RH, RL: Resistor End Points The two sets of $R_H$ and $R_L$ pins are equivalent to the terminal connections on a mechanical potentiometer. #### Rw: Wiper The R<sub>W</sub> pins are equivalent to the wiper terminal of a mechanical potentiometer. #### WP: Write Protect Input The WP pin when tied low prevents non-volatile writes to the data registers (change of wiper control register is allowed) and when tied high or left floating normal read/write operations are allowed. See Write Protection on page 7 for more details. ## **DEVICE OPERATION** The CAT5269 is two resistor arrays integrated with a 2-wire serial interface, two 8-bit wiper control registers and eight 8-bit, non-volatile memory data registers. Each resistor array contains 255 separate resistive elements connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer ( $R_H$ and $R_L$ ). The tap positions between and at the ends of the series resistors are connected to the output wiper terminals ( $R_W$ ) by a CMOS transistor switch. Only one tap point for each potentiometer is connected to its wiper terminal at a time and is determined by the value of the wiper control register. Data can be read or written to the wiper control registers or the non-volatile memory data registers via the 2-wire bus. Additional instructions allow data to be transferred between the wiper control registers and each respective potentiometer's non-volatile data registers. Also, the device can be instructed to operate in an "increment/decrement" mode. ## **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias55°C to +125°C | |-------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on any Pin with Respect to $V_{SS}^{(1)(2)}$ 2.0V to + $V_{CC}$ +2.0V | | $V_{\text{CC}}$ with Respect to Ground –2.0V to +7.0V | | Package Power Dissipation Capability (Ta = 25°C) | | Lead Soldering Temperature (10 secs) 300°C | | Wiper Current <u>±</u> 6mA | | | ## \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. | Recommended Operating Conditions: | | | | | | |------------------------------------|-------|------|--|--|--| | $V_{CC} = +2.5V \text{ to } +6.0V$ | | | | | | | Temperature | Min | Max | | | | | Industrial | -40°C | 85°C | | | | #### Note: ## POTENTIOMETER CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.) | | | Limits | | | | | |------------------------------------------------|-----------------------------------------------------|--------|--------------|--------------|---------|-----------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | | R <sub>POT</sub> | Potentiometer Resistance (100KΩ) | | 100 | | kΩ | | | R <sub>POT</sub> | Potentiometer Resistance (50KΩ) | | 50 | | kΩ | | | | Potentiometer Resistance<br>Tolerance | | | <u>+</u> 20 | % | | | | R <sub>POT</sub> Matching | | | 1 | % | | | | Power Rating | | | 50 | mW | 25°C, each pot | | lw | Wiper Current | | | <u>+</u> 3 | mA | | | Rw | Wiper Resistance | | 200 | 300 | Ω | $I_W = \pm 3 \text{mA} @ V_{CC} = 3 \text{V}$ | | Rw | Wiper Resistance | | 100 | 150 | Ω | $I_W = \pm 3 \text{mA} @ V_{CC} = 5 \text{V}$ | | VTERM | Voltage on any R <sub>H</sub> or R <sub>L</sub> Pin | Vss | | Vcc | V | Vss = 0V | | V <sub>N</sub> | Noise | | | | nV/√Hz | (1) | | | Resolution | | 0.4 | | % | | | | Absolute Linearity (2) | | | <u>+</u> 1 | LSB (4) | Rw(n)(actual)-R(n)(expected) <sup>(5)</sup> | | | Relative Linearity (3) | | | <u>+</u> 0.2 | LSB (4) | $R_{w(n+1)}$ - $[R_{w(n)+LSB}]^{(5)}$ | | TC <sub>RPOT</sub> | Temperature Coefficient of RPOT | | <u>+</u> 300 | | ppm/°C | (1) | | TCRATIO | Ratiometric Temp. Coefficient | | | 20 | ppm/°C | (1) | | C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitances | | 10/10/25 | | pF | (1) | | fc | Frequency Response | | 0.4 | | MHz | $R_{POT} = 50K\Omega^{(1)}$ | #### Note: <sup>(1)</sup> The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is $V_{CC}$ +0.5V, which may overshoot to $V_{CC}$ +2.0V for periods of less than 20 ns. <sup>(2)</sup> Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1V to V<sub>CC</sub> +1V. <sup>(1)</sup> This parameter is tested initially and after a design or process change that affects the parameter. <sup>(2)</sup> Absolute linearity is utilitzed to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer. <sup>(3)</sup> Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size. <sup>(4)</sup> LSB = $R_{TOT} / 255$ or $(R_H - R_L) / 255$ , single pot <sup>(5)</sup> n = 0, 1, 2, ..., 255 ## D.C. OPERATING CHARACTERISTICS $V_{CC} = +2.5V$ to +6.0V, unless otherwise specified. | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------------|---------------------------------------------|-----------------------|-----------------------|-------|-----------------------------------------------------------------------------------------------------| | Icc <sub>1</sub> | Power Supply Current | | 1 | mA | $f_{SCL} = 400 \text{ KHz}, SDA \text{ Open}$<br>$V_{CC} = 6 \text{ V}, \text{ Input} = \text{GND}$ | | I <sub>CC2</sub> | Power Supply Current<br>Non-volatile WRITE | | 5 | mA | $f_{SCK}$ = 400 KHz, SDA Open $V_{CC}$ = 6 V, Input = GND | | I <sub>SB</sub> | Standby Current (V <sub>CC</sub> = 5.0V) | | 5 | μΑ | $V_{IN} = GND \text{ or } V_{CC}, SDA \text{ Open}$ | | ILI | Input Leakage Current | | 10 | μΑ | $V_{IN} = GND$ to $V_{CC}$ | | ILO | Output Leakage Current | | 10 | μΑ | Vout = GND to Vcc | | V <sub>IL</sub> | Input Low Voltage | -1 | V <sub>CC</sub> x 0.3 | V | | | V <sub>IH</sub> | Input High Voltage | V <sub>CC</sub> x 0.7 | V <sub>CC</sub> + 1.0 | V | | | V <sub>OL1</sub> | Output Low Voltage (V <sub>CC</sub> = 3.0V) | | 0.4 | V | I <sub>OL</sub> = 3 mA | | V <sub>OL2</sub> | Output Low Voltage (V <sub>CC</sub> = 1.8V) | | 0.5 | V | I <sub>OL</sub> = 1.5 mA | ## **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$ | Symbol | Test | Max. | Units | Conditions | |---------------------------------|---------------------------------------------|------|-------|----------------------| | C <sub>I/O</sub> <sup>(1)</sup> | Input/Output Capacitance (SDA) | 8 | pF | $V_{I/O} = 0V$ | | C <sub>IN</sub> <sup>(1)</sup> | Input Capacitance (A0, A1, A2, A3, SCL, WP) | 6 | pF | V <sub>IN</sub> = 0V | ## **A.C. CHARACTERISTICS** | | | 2.5V-6.0V | | | |---------------------------------|---------------------------------------------------------------|-----------|------|-------| | Symbol | Parameter | Min. | Max. | Units | | f <sub>SCL</sub> | Clock Frequency | | 400 | kHz | | T <sub>I</sub> <sup>(1)</sup> | Noise Suppression Time Constant at SCL, SDA Inputs | | 200 | ns | | t <sub>AA</sub> | SLC Low to SDA Data Out and ACK Out | | 1 | μs | | t <sub>BUF</sub> <sup>(1)</sup> | Time the bus must be free before a new transmission can start | 1.2 | | μs | | t <sub>HD:STA</sub> | Start Condition Hold Time | 0.6 | | μs | | t <sub>LOW</sub> | Clock Low Period | 1.2 | | μs | | tHIGH | Clock High Period | 0.6 | | μs | | t <sub>SU:STA</sub> | Start Condition SetupTime (for a Repeated Start Condition) | 0.6 | | μs | | t <sub>HD:DAT</sub> | Data in Hold Time | 0 | | ns | | t <sub>SU:DAT</sub> | Data in Setup Time | 50 | | ns | | t <sub>R</sub> <sup>(1)</sup> | SDA and SCL Rise Time | | 0.3 | μs | | t <sub>F</sub> <sup>(1)</sup> | SDA and SCL Fall Time | | 300 | ns | | t <sub>SU:STO</sub> | Stop Condition Setup Time | 0.6 | | μs | | t <sub>DH</sub> | Data Out Hold Time | 100 | | ns | Note (1) This parameter is tested initially and after a design or process change that affects the parameter. ## POWER UP TIMING (1)(2) | Symbol | Parameter | Max. | Units | |------------------|-----------------------------|------|-------| | t <sub>PUR</sub> | Power-up to Read Operation | 1 | ms | | t <sub>PUW</sub> | Power-up to Write Operation | 1 | ms | #### **XDCP TIMING** | Symbol | Parameter | Min | Max | Units | |------------------|-----------------------------------------------|-----|-----|-------| | twrpo | Wiper Response Time After Power Supply Stable | 5 | 10 | μs | | t <sub>WRL</sub> | Wiper Response Time After Instruction Issued | 5 | 10 | μs | #### WRITE CYCLE LIMITS | Symbol | Parameter | Max. | Units | |-----------------|------------------|------|-------| | t <sub>WR</sub> | Write Cycle Time | 5 | ms | The write cycle is the time from a valid stop condition of a write sequence to the end of the internal program/erase cycle. During the write cycle, the bus interface circuits are disabled, SDA is allowed to remain high, and the device does not respond to its slave address. #### **RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Min. | Max. | Units | Reference Test Method | |---------------------------------|--------------------|-----------|------|-------------|-------------------------------| | N <sub>END</sub> <sup>(1)</sup> | Endurance | 1,000,000 | | Cycles/Byte | MIL-STD-883, Test Method 1033 | | T <sub>DR</sub> <sup>(1)</sup> | Data Retention | 100 | | Years | MIL-STD-883, Test Method 1008 | | V <sub>ZAP</sub> (1) | ESD Susceptibility | 2000 | | Volts | MIL-STD-883, Test Method 3015 | | I <sub>LTH</sub> <sup>(1)</sup> | Latch-Up | 100 | | mA | JEDEC Standard 17 | #### Note: - (1) This parameter is tested initially and after a design or process change that affects the parameter. - (2) tpuR and tpuW are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated. Figure 1. Bus Timing 5 ## **SERIAL BUS PROTOCOL** The following defines the features of the 2-wire bus protocol: - (1) Data transfer may be initiated only when the bus is not busy. - (2) During a data transfer, the data line must remain stable whenever the clock line is high. Any changes in the data line while the clock is high will be interpreted as a START or STOP condition. The device controlling the transfer is a master, typically a processor or controller, and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the CAT5269 will be considered a slave device in all applications. ## **START Condition** The START Condition precedes all commands to the device, and is defined as a HIGH to LOW transition of SDA when SCL is HIGH. The CAT5269 monitors the SDA and SCL lines and will not respond until this condition is met. #### **STOP Condition** A LOW to HIGH transition of SDA when SCL is HIGH determines the STOP condition. All operations must end with a STOP condition. ### **DEVICE ADDRESSING** The bus Master begins a transmission by sending a START condition. The Master then sends the address of the particular slave device it is requesting. The four most significant bits of the 8-bit slave address are fixed as 0101 for the CAT5269 (see Figure 5). The next four significant bits (A3, A2, A1, A0) are the device address bits and define which device the Master is accessing. Up to sixteen devices may be individually addressed by the system. Typically, +5V and ground are hard-wired to these pins to establish the device's address. After the Master sends a START condition and the slave address byte, the CAT5269 monitors the bus and responds with an acknowledge (on the SDA line) when its address matches the transmitted slave address. #### **Acknowledge** After a successful data transfer, each receiving device is required to generate an acknowledge. The Acknowledging device pulls down the SDA line during the ninth clock cycle, signaling that it received the 8 bits of data. The CAT5269 responds with an acknowledge after receiving a START condition and its slave address. If the device has been selected along with a write operation, it responds with an acknowledge after receiving each 8-bit byte. When the CAT5269 is in a READ mode it transmits 8 bits of data, releases the SDA line, and monitors the line for an acknowledge. Once it receives this acknowledge, the CAT5269 will continue to transmit data. If no acknowledge is sent by the Master, the device terminates data transmission and waits for a STOP condition. ## WRITE OPERATIONS In the Write mode, the Master device sends the START condition and the slave address information to the Slave device. After the Slave generates an acknowledge, the Master sends the instruction byte that defines the requested operation of CAT5269. The instruction byte consist of a four-bit opcode followed by two register selection bits and two pot selection bits. After receiving another acknowledge from the Slave, the Master device transmits the data to be written into the selected register. The CAT5269 acknowledges once more and the Master generates the STOP condition, at which time if a nonvolatile data register is being selected, the device begins an internal programming cycle to non-volatile memory. While this internal cycle is in progress, the device will not respond to any request from the Master device. ## **Acknowledge Polling** The disabling of the inputs can be used to take advantage of the typical write cycle time. Once the stop condition is issued to indicate the end of the host's write operation, the CAT5269 initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address. If the CAT5269 is still busy with the write operation, no ACK will be returned. If the CAT5269 has completed the write operation, an ACK will be returned and the host can then proceed with the next instruction operation. ## WRITE PROTECTION The Write Protection feature allows the user to protect against inadvertent programming of the non-volatile data registers. If the $\overline{WP}$ pin is tied to LOW, the data registers are protected and become read only. Similarly, the $\overline{WP}$ pin going low after start will interrupt a non-volatile write to data registers, while the $\overline{WP}$ pin going low after an internal write cycle has stated will have no effect on any write operation (see also CAT5409 or CAT5259). The CAT5269 will accept both slave addresses and instructions, but the data registers are protected from programming by the device's failure to send an acknowledge after data is received. Figure 4. Acknowledge Condition Figure 5. Slave Address Bits 7 - \* A0, A1, A2 and A3 correspond to pin A0, A1, A2 and A3 of the device. - \*\* A0, A1, A2 and A3 must compare to its corresponding hard wired input pins. ## INSTRUCTION AND REGISTER DESCRIPTION ## **SLAVE ADDRESS BYTE** The first byte sent to the CAT5269 from the master/processor is called the Slave/DPP Address Byte. The most significant four bits of the slave address are a device type identifier. These bits for the CAT5269 are fixed at 0101[B] (refer to Table 1). The next four bits, A3 - A0, are the internal slave address and must match the physical device address which is defined by the state of the A3 - A0 input pins for the CAT5269 to successfully continue the command sequence. Only the device which slave address matches the incoming device address sent by the master executes the instruction. The A3 - A0 inputs can be actively driven by CMOS input signals or tied to $V_{CC}$ or $V_{SS}$ . #### **INSTRUCTION BYTE** The next byte sent to the CAT5269 contains the instruction and register pointer information. The four most significant bits used provide the instruction opcode I3 - I0. The R1 and R0 bits point to one of the four data registers of each associated potentiometer. The least two significant bits point to one of two Wiper Control Registers. The format is shown in Table 2. #### **Data Register Selection** | Data Register Selected | R1 | R0 | |------------------------|----|----| | DR0 | 0 | 0 | | DR1 | 0 | 1 | Figure 6. Write Timing **Table 1. Identification Byte Format** **Table 2. Instruction Byte Format** ## WIPER CONTROL AND DATA REGISTERS #### Wiper Control Register (WCR) The CAT5269 contains two 8-bit Wiper Control Registers, one for each potentiometer. The Wiper Control Register output is decoded to select one of 256 switches along its resistor array. The contents of the WCR can be altered in four ways: it may be written by the host via Write Wiper Control Register instruction; it may be written by transferring the contents of one of four associated Data Registers via the XFR Data Register instruction, it can be modified one step at a time by the Increment/decrement instruction (see Instruction section for more details). Finally, it is loaded with the content of its data register zero (DR0) upon power-up. The Wiper Control Register is a volatile register that loses its contents when the CAT5269 is powered-down. Although the register is automatically loaded with the value in DR0 upon power-up, this may be different from the value present at power-down. ## Data Registers (DR) Each potentiometer has four 8-bit non-volatile Data Registers. These can be read or written directly by the host. Data can also be transferred between any of the four Data Registers and the associated Wiper Control Register. Any data changes in one of the Data Registers is a non-volatile operation and will take a maximum of 10ms. If the application does not require storage of multiple settings for the potentiometer, the Data Registers can be used as standard memory locations for system parameters or user preference data. #### INSTRUCTIONS Four of the nine instructions are three bytes in length. These instructions are: - Read Wiper Control Register read the current wiper position of the selected potentiometer in the WCR - Write Wiper Control Register change current wiper position in the WCR of the selected potentiometer - Read Data Register read the contents of the selected Data Register - Write Data Register write a new value to the selected Data Register The basic sequence of the three byte instructions is illustrated in Figure 8. These three-byte instructions **Table 3. Instruction Set** | | | | Ir | nstru | ction | Set | | | | |------------------------------------------------------|----|----|----|-------|-------|-----|-------------|-------------|---------------------------------------------------------------------------------------------------------------------------------| | Instruction | 13 | 12 | 11 | 10 | R1 | R0 | WCR1/<br>P1 | WCR0/<br>P0 | Operation | | Read Wiper Control<br>Register | 1 | 0 | 0 | 1 | 0 | 0 | 1/0 | 1/0 | Read the contents of the Wiper Control<br>Register pointed to by P1-P0 | | Write Wiper Control Register | 1 | 0 | 1 | 0 | 0 | 0 | 1/0 | 1/0 | Write new value to the Wiper Control<br>Register pointed to by P1-P0 | | Read Data Register | 1 | 0 | 1 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | Read the contents of the Data Register pointed to by P1-P0 and R1-R0 | | Write Data Register | 1 | 1 | 0 | 0 | 1/0 | 1/0 | 1/0 | 1/0 | Write new value to the Data Register pointed to by P1-P0 and R1-R0 | | XFR Data Register to Wiper<br>Control Register | 1 | 1 | 0 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | Transfer the contents of the Data Register pointed to by P1-P0 and R1-R0 to its associated Wiper Control Register | | XFR Wiper Control Register to Data Register | 1 | 1 | 1 | 0 | 1/0 | 1/0 | 1/0 | 1/0 | Transfer the contents of the Wiper Control<br>Register pointed to by P1-P0 to the Data<br>Register pointed to by R1-R0 | | Gang XFR Data Registers to Wiper Control Registers | 0 | 0 | 0 | 1 | 1/0 | 1/0 | 0 | 0 | Transfer the contents of the Data Registers pointed to by R1-R0 of both pots to their respective Wiper Control Registers | | Gang XFR Wiper Control<br>Registers to Data Register | 1 | 0 | 0 | 0 | 1/0 | 1/0 | 0 | 0 | Transfer the contents of both Wiper Control<br>Registers to their respective data Registers<br>pointed to by R1-R0 of both pots | | Increment/Decrement Wiper Control Register | 0 | 0 | 1 | 0 | 0 | 0 | 1/0 | 1/0 | Enable Increment/decrement of the Control Latch pointed to by P1-P0 | 9 Note: 1/0 = data is one or zero exchange data between the WCR and one of the Data Registers. The WCR controls the position of the wiper. The response of the wiper to this action will be delayed by $t_{WR}$ . A transfer from the WCR (current wiper position), to a Data Register is a write to non-volatile memory and takes a minimum of $t_{WR}$ to complete. The transfer can occur between one of the two potentiometers and one of its associated registers; or the transfer can occur between both potentiometers and one associated register. Four instructions require a two-byte sequence to complete, as illustrated in Figure 7. These instructions transfer data between the host/processor and the CAT5269; either between the host and one of the data registers or directly between the host and the Wiper Control Register. These instructions are: - XFR Data Register to Wiper Control Register This transfers the contents of one specified Data Register to the associated Wiper Control Register. - XFR Wiper Control Register to Data Register This transfers the contents of the specified Wiper Control Register to the specified associated Data Register. ## Gang XFR Data Register to Wiper Control Register This transfers the contents of all specified Data Registers to the associated Wiper Control Registers. ## Gang XFR Wiper Counter Register to Data Register This transfers the contents of all Wiper Control Registers to the specified associated Data Registers. ## **INCREMENT/DECREMENT COMMAND** The final command is Increment/Decrement (Figure 9 and 10). The Increment/Decrement command is different from the other commands. Once the command is issued and the CAT5269 has responded with an acknowledge, the master can clock the selected wiper up and/or down in one segment steps; thereby providing a fine tuning capability to the host. For each SCL clock pulse (thigh) while SDA is HIGH, the selected wiper will move one resistor segment towards the R<sub>H</sub> terminal. Similarly, for each SCL clock pulse while SDA is LOW, the selected wiper will move one resistor segment towards the R<sub>L</sub> terminal. See Instructions format for more detail. Figure 7. Two-Byte Instruction Sequence Figure 8. Three-Byte Instruction Sequence Figure 9. Increment/Decrement Instruction Sequence Figure 10. Increment/Decrement Timing Limits ## **INSTRUCTION FORMAT** ## Read Wiper Control Register (WCR) | I | S | DI | ΕVΙ | CE | A | DDI | RES | SSI | ES | Α | | IN | IS | ΓRΙ | JC. | TIC | N | | Α | | | | DA | ATA | | | | Α | S | l | |---|------------------|----|-----|----|---|--------|--------|--------|--------|---|---|----|----|-----|-----|-----|--------|--------|---|---|---|---|----|-----|---|---|---|---|-------------|---| | | T<br>A<br>R<br>T | 0 | 1 | 0 | 1 | A<br>3 | A<br>2 | A<br>1 | A<br>0 | K | 1 | 0 | 0 | 1 | 0 | 0 | P<br>1 | P<br>0 | K | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | K | T<br>O<br>P | | ## Write Wiper Control Register (WCR) | S | | DE | VIC | E | ADI | DRE | ESS | 3 | Α | | IN | IS | TRI | JC. | TIC | N | | Α | | | | DA | ΙTΑ | | | | Α | S | |-------------|---|----|-----|---|--------|--------|--------|--------|---|---|----|----|-----|-----|-----|--------|--------|---|---|---|---|----|-----|---|---|---|--------|-------------| | A<br>R<br>T | 0 | 1 | 0 | 1 | A<br>3 | A<br>2 | A<br>1 | A<br>0 | K | 1 | 0 | 1 | 0 | 0 | 0 | P<br>1 | P<br>0 | K | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | C<br>K | Т<br>О<br>Р | ## Read Data Register (DR) | S | [ | DΕ | VIC | E | ADI | DRI | ESS | S | A | | IN | IS | TRI | JC. | TIC | N | | A | | | | DA | λTA | | | | Α | S | |--------|---|----|-----|---|-----|-----|-----|---|---|---|----|----|-----|-----|-----|---|---|---|---|---|---|----|-----|---|---|---|--------|---| | A | 0 | 1 | 0 | 1 | Α | Α | Α | Α | K | 1 | 0 | 1 | 1 | R | R | Р | Ρ | K | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | C<br>K | 0 | | R<br>T | | | | | 3 | 2 | 1 | 0 | | | | | | 1 | 0 | 1 | 0 | | | | | | | | | | | Р | ## Write Data Register (DR) | S | | ÞΣ | VIC | E | ٩DI | DRI | ESS | 3 | A | | 11 | NS. | TR | UC. | TIC | N | | A | | | | DA | λTA | | | | Α | S | |-----|---|----|-----|---|-----|-----|-----|---|--------|---|----|-----|----|-----|-----|---|---|---|---|---|---|----|-----|---|---|---|---|---| | l ¦ | 0 | 1 | 0 | 1 | Α | Α | Α | Α | С<br>К | 1 | 1 | 0 | 0 | R | R | Р | Р | K | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | K | 0 | | R | | | | | 3 | 2 | 1 | 0 | `` | | | | | 1 | 0 | 1 | 0 | | | | | | | | | | | P | | T | | | | | | | | | | l | | | | | | | | | | | | | | | | | | | ## **INSTRUCTION FORMAT** (continued) Gang Transfer Data Register (DR) to Wiper Control Register (WCR) | S | 1 | DΕ | ۷IC | E | ٩DI | DRE | ESS | 3 | Α | | IN | IS | ΓRΙ | JC. | TIC | N | | Α | S | |---|---|----|-----|---|-----|-----|-----|---|--------|---|----|----|-----|-----|-----|---|---|--------|---| | A | 0 | 1 | 0 | 1 | Α | Α | Α | Α | C<br>K | 0 | 0 | 0 | 1 | R | R | 0 | 0 | C<br>K | 0 | | R | | | | | 3 | 2 | 1 | 0 | | | | | | 1 | 0 | | | | Р | | T | | | | | | | | | | | | | | | | | | | | Gang Transfer Wiper Control Register (WCR) to Data Register (DR) | S | [ | DΕ | ۷IC | E | ٩DI | DRE | ESS | 3 | Α | | IN | IS | ΓRΙ | JC. | TIC | N | | Α | S | |----|---|----|-----|---|-----|-----|-----|---|--------|---|----|----|-----|-----|-----|---|---|---|---| | TA | 0 | 1 | 0 | 1 | Α | Α | Α | Α | С<br>К | 1 | 0 | 0 | 0 | R | R | 0 | 0 | K | 0 | | R | | | | | 3 | 2 | 1 | 0 | , · · | | | | | 1 | 0 | | | | Р | | T | | | | | | | | | | | | | | | | | | | | Transfer Wiper Control Register (WCR) to Data Register (DR) | S | | DΕ | ۷IC | E | 4DI | DRE | ESS | 3 | Α | | IN | IS | ΓR | JC. | TIC | N | | Α | S | |---|---|----|-----|---|-----|-----|-----|---|---|---|----|----|----|-----|-----|---|---|---|---| | | 0 | 1 | 0 | 1 | Α | Α | Α | Α | С | 1 | 1 | 1 | 0 | R | R | Р | Р | C | T | | A | | | _ | | | | | | K | | | | | ١. | | | | K | 0 | | R | | | | | 3 | 2 | 1 | U | | | | | | 1 | U | 1 | U | | P | | T | | | | | | | | | | | | | | | | | | | | Transfer Data Register (DR) to Wiper Control Register (WCR) | S | [ | DΕ | /IC | E | ADI | DRE | ESS | 3 | Α | | IN | IS1 | ΓR | UC. | TIC | N | | Α | S | |---|---|----|-----|---|-----|-----|-----|---|---|---|----|-----|----|-----|-----|---|---|---|---| | T | ^ | 1 | ^ | 1 | _ | _ | Λ | _ | С | 4 | 1 | _ | 1 | Ь | D | D | В | C | T | | Α | U | ' | U | ' | ^ | ^ | ^ | ^ | K | ' | ' | U | • | L | L | Г | Г | K | 0 | | R | | | | | 3 | 2 | 1 | 0 | | | | | | 1 | 0 | 1 | 0 | | Р | | T | | | | | | | | | | | | | | | | | | | | Increment (I)/Decrement (D) Wiper Control Register (WCR) | S | | DΕ | VIC | E | ADI | DRI | ESS | S | Α | | II | 18 | TR | UC | TIC | N | | A | | | DAT | Α | | | Α | S | |---|---|----|-----|---|-----|-----|-----|---|--------|---|----|----|----|----|-----|---|---|---|---|---|-------|---|---|---|---|---| | A | 0 | 1 | 0 | 1 | Α | Α | Α | Α | C<br>K | 0 | 0 | 1 | 0 | 0 | 0 | Р | Р | K | ī | ı | | | I | I | K | 0 | | R | | | | | 3 | 2 | 1 | 0 | | | | | | | | 1 | 0 | | / | 1 | • • • | • | 1 | 1 | | Р | | Т | | | | | | | | | | | | | | | | | | | D | D | | | D | D | | | Notes: (1) Any write or transfer to the Non-volatile Data Registers is followed by a high voltage cycle after a STOP has been issued. #### **ORDERING INFORMATION** (1) The device used in the above example is a CAT5269JI00-TE13 (SOIC, Industrial Temperature, 100K Ohm, Tape & Reel) ## **PACKAGING INFORMATION** 24-LEAD 300 MIL WIDE SOIC (J, W) 0.010 (0.25) # PACKAGING INFORMATION CON'T 24 Lead TSSOP (U) Package Information shown in mm. ## **REVISION HISTORY** | Date | Rev. | Reason | |------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/18/2003 | Α | Initial issue | | 5/6/2004 | В | Added TSSOP package in all areas Updated Functional Diagram Updated Pin Descriptions Updated notes in Absolute Max Ratings Updated Potentiometer Characteristics table Updated DC Characteristics table Added XDCP Timing table Updated Write Cycle LImits table Changed Figure 3 drawing to Start/Stop Condition from Start/Stop Timing Changed Figure 4 title to Acknowlege Condition (from Acknowlege Timing) Updated Table 3 Gang XFR Operation information Corrected Instruction Format for Gang Transfer Data Register (DR) to Wiper Control Register (WCR) | #### Copyrights, Trademarks and Patents Trademarks and registered trademarks of Catalyst Semiconductor include each of the following: DPP ™ AE<sup>2</sup> ™ Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. For a complete list of patents issued to Catalyst Semiconductor contact the Company's corporate office at 408.542.1000. CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES. Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur. Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale. Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete. Catalyst Semiconductor, Inc. Corporate Headquarters 1250 Borregas Avenue Sunnyvale, CA 94089 Phone: 408.542.1000 Fax: 408.542.1200 www.catalyst-semiconductor.com Publication #: 2123 Revison: B Issue date: 5/6/04