www.ti.com # **Triple Inverter Gate** Check for Samples: SN74LVC3GU04 #### **FEATURES** - Available in the Texas Instruments NanoFree<sup>™</sup> Package - Supports 5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 3.9 ns at 3.3 V - Low Power Consumption, 10-μA Max I<sub>CC</sub> - ±24-mA Output Drive at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Ioff Support Live Insertion, Partial Power Down Mode and Back Drive Protection - Unbuffered Outputs - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ### **DESCRIPTION** This triple inverter is designed for 1.65-V to 5.5-V $V_{\rm CC}$ operation. The SN74LVC3GU04 contains three inverters with unbuffered outputs and performs the Boolean function $Y = \overline{A}$ . NanoFree $^{\text{TM}}$ package technology is a major breakthrough in IC packaging concepts, using the die as the package. See mechanical drawings for dimensions. M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # Function Table (Each Inverter) | INPUT<br>A | OUTPUT<br>Y | |------------|-------------| | Н | L | | L | Н | ### **Logic Diagram (Positive Logic)** # Absolute Maximum Ratings(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | | |------------------|--------------------------------------------------------|--------------------|------|------|------|--| | $V_{CC}$ | Supply voltage range | | -0.5 | 6.5 | V | | | $V_{I}$ | Input voltage range (2) | -0.5 | 6.5 | V | | | | Vo | V <sub>O</sub> Output voltage range <sup>(2)</sup> (3) | | | | V | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | | Io | Continuous output current | | | ±50 | mA | | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | | | | DCT package | | 220 | | | | $\theta_{JA}$ | Package thermal impedance (4) | DCU package | | 227 | °C/W | | | | | YZP package | | 102 | | | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Product Folder Links: SN74LVC3GU04 Submit Documentation Feedback <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The value of V<sub>CC</sub> is provided in the recommended operating conditions table. <sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | MAX | UNIT | |----------------------|--------------------------------|--------------------------|------------------------|------------------------|------| | V <sub>CC</sub> | Supply voltage | | 1.65 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | $I_{O} = -100 \ \mu A$ | 0.75 × V <sub>CC</sub> | | V | | V <sub>IL</sub> | Low-level input voltage | I <sub>O</sub> = 100 μA | | 0.25 × V <sub>CC</sub> | V | | V <sub>I</sub> | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | I <sub>OH</sub> High | | V <sub>CC</sub> = 2.3 V | | -8 | | | | High-level output current | V 2V | | -16 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | V <sub>CC</sub> = 4.5 V | | -32 | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | V <sub>CC</sub> = 2.3 V | | 8 | | | $I_{OL}$ | Low-level output current | V 2V | | 16 | mA | | | | V <sub>CC</sub> = 3 V | | 24 | | | | | V <sub>CC</sub> = 4.5 V | | 32 | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at $V_{CC}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### **Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETE | | TEST CONDITIONS | V | -40° | C to 85°C | | -40°C to 125°C | | | UNIT | | |-----------------|---------------------------------------------------|---------------------------|------------------------|-----------------------|--------------------|------|-----------------------|--------------------|------|------|--| | R | | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | MIN | TYP <sup>(1)</sup> | MAX | UNII | | | | | I <sub>OH</sub> = -100 mA | 1.65 V to<br>5.5 V | V <sub>CC</sub> - 0.1 | | | V <sub>CC</sub> - 0.1 | | | | | | | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.2 | | | 1.2 | | | | | | $V_{OH}$ | $V_{IL} = 0 V$ | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | | 1.9 | | | V | | | | I <sub>OH</sub> = -16 mA | 2.1/ | 2.4 | | | 2.4 | | | | | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | | 2.3 | | | | | | | | I <sub>OH</sub> = -32 mA | 4.5 V | 3.8 | | | 3.8 | | | | | | | | I <sub>OL</sub> = 100 mA | 1.65 V to<br>5.5 V | | | 0.1 | | | 0.1 | | | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | 0.45 | | | $V_{OL}$ | $V_{IH} = V_{CC}$ | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.3 | | | 0.3 | V | | | OL. | 00 | I <sub>OL</sub> = 16 mA | 0.1/ | | | 0.4 | | | 0.4 | | | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | 0.75 | | | | | | I <sub>OL</sub> = 32 mA | 4.5 V | | | 0.55 | | | 0.75 | | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | | 0 to 5.5 V | | | ±5 | | | ±5 | μΑ | | | I <sub>CC</sub> | V <sub>I</sub> = 5.5 V or GND, I <sub>O</sub> = 0 | | 1.65 V to<br>5.5 V | | | 10 | | | 10 | μA | | | C <sub>i</sub> | $V_I = V_{CC}$ or | GND | 3.3 V | | 7 | | | | | pF | | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. Product Folder Links: SN74LVC3GU04 ### **Switching Characteristics** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | ` | | | | | • | | | | |-----------------|-----------------|----------------|-------------------------------|-------------------------------------|-----|------------------------------------|-----|------------------------------------|-----|----------------------------------|----| | DADAMETED | | | SN74LVC3GU04<br>-40°C to 85°C | | | | | | | | | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | Α | Υ | 0.2 | 9.2 | 0.2 | 4 | 0.6 | 3.9 | 0.5 | 3.2 | ns | ## **Switching Characteristics** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | SN74LVC3GU04<br>-40°C to 125°C | | | | | | | | | |-----------------|-----------------|----------------|-------------------------------------|------|------------------------------------|-----|------------------------------------|-----|----------------------------------|-----|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | Α | Y | 0.2 | 10.5 | 0.2 | 4.5 | 0.6 | 4.7 | 1.1 | 4 | ns | # **Operating Characteristics** $T_A = 25^{\circ}C$ | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V V <sub>CC</sub> = 2.5 V | | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | UNIT | | |-----------|-------------------------------|-----------------|-------------------------------------------------|-----|-------------------------|-----------------------|------|--| | | PARAMETER | TEST CONDITIONS | TYP | TYP | TYP TYP | | UNII | | | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 8 | 8 | 11 | 23 | pF | | Submit Documentation Feedback #### Parameter Measurement Information | TEST | S1 | |-------------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | $t_{_{\mathrm{PLZ}}}/t_{_{\mathrm{PZL}}}$ | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | **LOAD CIRCUIT** | V | INPUTS | | | | | 1 | ., | |-----------------|-----------------|---------|--------------------|--------------------------|----------------|----------------------------|----------------| | V <sub>cc</sub> | V, | t,/t, | V <sub>M</sub> | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | $R_{\scriptscriptstyle L}$ | V <sub>A</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V ± 0.2 V | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V ± 0.3 V | 3 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 $\Omega$ | 0.3 V | | 5 V ± 0.5 V | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 $\Omega$ | 0.3 V | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_o$ = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{\mbox{\tiny PZL}}$ and $t_{\mbox{\tiny PZH}}$ are the same as $t_{\mbox{\tiny en}}.$ - G. $t_{\mbox{\tiny PLH}}$ and $t_{\mbox{\tiny PHL}}$ are the same as $t_{\mbox{\tiny pd}}.$ - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms Submit Documentation Feedback ### SCES539D - JANUARY 2004-REVISED DECEMBER 2013 ## **REVISION HISTORY** | CI | Removed Ordering Information table. Added ESD warning. | | | | |----|---------------------------------------------------------|---|--|--| | • | Updated document to new TI data sheet format. | 1 | | | | • | Removed Ordering Information table. | 2 | | | | • | Added ESD warning. | 2 | | | | • | Updated operating temperature range. | 3 | | | # **PACKAGE OPTION ADDENDUM** 17-Aug-2015 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|-------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | 74LVC3GU04DCURE4 | ACTIVE | VSSOP | DCU | 8 | | TBD | Call TI | Call TI | -40 to 125 | | Samples | | SN74LVC3GU04DCTR | ACTIVE | SM8 | DCT | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | CU4<br>Z | Samples | | SN74LVC3GU04DCUR | ACTIVE | VSSOP | DCU | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 125 | (CU4Q ~ CU4R) | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** 17-Aug-2015 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 1-Apr-2017 ## TAPE AND REEL INFORMATION | A0 | | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC3GU04DCTR | SM8 | DCT | 8 | 3000 | 180.0 | 13.0 | 3.35 | 4.5 | 1.55 | 4.0 | 12.0 | Q3 | | SN74LVC3GU04DCUR | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | www.ti.com 1-Apr-2017 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC3GU04DCTR | SM8 | DCT | 8 | 3000 | 182.0 | 182.0 | 20.0 | | SN74LVC3GU04DCUR | VSSOP | DCU | 8 | 3000 | 202.0 | 201.0 | 28.0 | # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - : A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-187 variation CA. DCU (S-PDSO-G8) PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## DCT (R-PDSO-G8) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. Falls within JEDEC MO-187 variation DA. # DCT (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice. This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>). Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated