|                                                 |           |                    |                |          | +    |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
|-------------------------------------------------|-----------|--------------------|----------------|----------|------|----------|-----|--------------|-------|----------|------------|--------------|----------|--------------|-----------|--------------|------|-----|----------|---|
|                                                 |           |                    |                |          |      |          |     | REV          | /ISI  | 01       | ıs         |              |          |              |           |              |      |     |          | 1 |
|                                                 |           | LTR                |                |          | D    | ESC      | RIP | TIOI         | ٧     |          |            |              | D/       | ATE          | T         | AP           | PRO  | OVE | D        | 1 |
|                                                 | j         |                    |                |          |      |          |     |              |       |          |            |              |          |              | T         |              |      |     |          | 1 |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
|                                                 | ı         | ļ                  | J              |          |      |          |     |              |       |          |            | ı            |          |              | ı         |              |      |     |          |   |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | l |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | l |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | l |
| 10                                              |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | l |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
| ;                                               |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | l |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | l |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | l |
| ·                                               |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | l |
| 1                                               |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | K |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          | ĺ |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
|                                                 |           |                    |                |          |      |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
|                                                 |           |                    |                | _        | -    |          |     |              |       |          |            |              |          |              |           |              |      |     |          |   |
| REV         24         25         26         27 |           | +                  |                | +        | ╀    | -        | Н   | dash         | 4     | _        | _          |              | <u> </u> |              | _         | $\vdash$     | L    | ┞   | <u> </u> |   |
| REV STATUS REV                                  | ╅         | +                  | +              | +        | +    |          | H   | H            | ┪     | $\dashv$ | ┪          |              |          | ┝            |           |              | -    | ┢   | ┝        |   |
|                                                 |           | 4 5                |                | 7 8      | 9    | 10       | 11  | 12           | 13    | 14       | 15         | 16           | 17       | 18           | 19        | 20           | 21   | 22  | 23       | İ |
| Defense Electronics                             | PREPAR    | ED BY              | \v\            |          |      |          | N   | 111          | _  7  | ΓΔ       | \R         | Y            |          | ) F          | RΑ        | W            | <br> | N   | 3        |   |
| Supply Center<br>Dayton, Ohio                   | CHECKE    | <u>u_</u>          | $\overline{m}$ | <u>~</u> | ~~   | <u> </u> | Th  | is d         | rawii | ng i     | s a        | vaila        | ble      | for          | use       | by           |      |     | _        |   |
| , ,                                             | 1900 T    | <b>A</b>           |                | ۇ<br>سىد | عر   | ـ ـ      | De  | parti        | ment  | of       | Def        | ense         | gen      | 10100        |           | 1110         |      |     |          |   |
| Original date                                   | APPROX    | EP <sub>1</sub> /B | Y //           | 1        |      |          | TI  | TLE<br>VTROI | . MI  | CRO<br>N | CIR<br>-CH | CUIT<br>Anne | ΓS,      | MUL<br>IOS - | MIT<br>OM | ODE<br>NOL 1 | DM/  | I C |          |   |
| of drawing:                                     | VNQ       | Ha                 | طع             | <u></u>  |      |          | SIL | _ICO         | N     |          |            |              |          |              |           |              |      |     |          |   |
| 30 June 1987                                    | SIZE<br>A | CODE               | 49:            |          | . NC | ).       | D   | ₩G           | NO    | ).<br>   | 9          | 62           | >        | 87           | 75        | 7!           | 5    |     |          |   |
| AMSC N/A                                        | REV       |                    | ナフ・            | JJ       |      |          |     |              | AGE   |          | 1          |              | -        |              | 2         |              | _    |     |          |   |
|                                                 | L         |                    | _              |          | _    |          | L   | -            |       |          |            |              |          |              |           | /<br>2-Е3    | 361  |     |          | i |

| 1 |  | c | ^ | n | PΙ |
|---|--|---|---|---|----|
|   |  |   |   |   |    |

- $1.1~\underline{\text{Scope.}}$  This drawing describes device requirements for class B microcircuits in accordance with  $1.2.1~\underline{\text{of MIL-STD-883}}$ , "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices."
  - 1.2 Part number. The complete part number shall be as shown in the following example:



1.2.1 Device types. The device types shall identify the circuit function as follows:

| <u>Device type</u> | Generic number | <u>Circuit function</u>  |
|--------------------|----------------|--------------------------|
| 01                 | 9517A          | Multimode DMA controller |
| 02                 | 9517A-4        | Multimode DMA controller |

1.2.2 Case outline. The case outline shall be as designated in appendix C of MIL-M-38510, and as follows:

| Outline letter | Case outline                                             |
|----------------|----------------------------------------------------------|
| 0              | D-5 (40-lead $9/16$ " x 2 $1/16$ ") dual-in-line package |

1.3 Absolute maximum ratings.

| Supply voltage range                                   | -0.5 V dc to +7.0 V dc                  |
|--------------------------------------------------------|-----------------------------------------|
| Input voltage range                                    | -0.5 V dc to +7.0 V dc                  |
| Storage temperature range                              | -65°C to +150°C                         |
| Maximum power dissipation $(P_D)$                      | 1.5 W<br>+300 C                         |
| Lead temperature (soldering, 5 seconds)                | +300 C                                  |
| Thermal resistance, junction-to-case $(\theta_{JC})$ : | (0 MT) M 20510                          |
| Case Q                                                 | (See MIL-M-38510, appendix C)<br>+150°C |
| Junction temperature $(T_J)$                           | *150 C                                  |

1.4 Recommended operating conditions.

| Supply voltage $(V_{CC})$                                                                       | 5.0 V dc =10%                                |
|-------------------------------------------------------------------------------------------------|----------------------------------------------|
| Minimum high level input voltage (V <sub>IH</sub> )                                             |                                              |
| (other than CLK)                                                                                | 2.2 V dc                                     |
| Minimum high level input voltage for CLK                                                        |                                              |
| (V <sub>TH</sub> CLK)                                                                           | 2.35 V dc                                    |
| Maximum low level input voltage (VIL)                                                           | 0.7 V dc                                     |
| Minimum low level input voltage $(V_{1L})$                                                      | -0.5 V dc                                    |
| Maximum high level input voltage (Vru)                                                          | Vcc +0.5 V dc.                               |
| Maximum high level input voltage $(\hat{V}_{IH})$ Case operating temperature range $(^{T}_{C})$ | V <sub>CC</sub> +0.5 V dc<br>-55°C to +125°C |
| oase operating temperature range (1)                                                            |                                              |

| <b>MILITARY DRAWING</b>                        | " |
|------------------------------------------------|---|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |   |

| SIZE | 14933 | DWG NO | 5962- | 87575 |  |
|------|-------|--------|-------|-------|--|
|      | REV   |        | PAGE  | 2     |  |

#### 2. APPLICABLE DOCUMENTS

2.1 Government specification and standard. Unless otherwise specified, the following specification and standard, of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein.

**SPECIFICATION** 

MILITARY

MIL-M-38510

- Microcircuits, General Specification for.

STANDARD

MILITARY

MIL-STD-883

Test Methods and Procedures for Microelectronics.

(Copies of the specification and standard required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.)

- 2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.
  - 3. REQUIREMENTS
- 3.1 <u>Item requirements.</u> The individual item requirements shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein.
- 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-M-33510 and herein.
  - 3.2.1 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.2 Truth tables. The truth tables shall be as specified on figure 2.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 3.
  - 3.2.4 Case outline. The case outline shall be in accordance with 1.2.2 herein.
- 3.3 Electrical performance characteristics. Unless otherwise specified, the electrical performance characteristics are as specified in table I and apply over the full recommended case operating temperature range.
- 3.4 Marking. Marking shall be in accordance with MIL-STD-883 (see 3.1 herein). The part shall be marked with the part number listed in 1.2 herein. In addition, the manufacturer's part number may also be marked as listed in 6.5 herein.

| MILITARY DRAWING                               | SIZE | 14933 | DWG NO. | 5962- | -87575 |  |
|------------------------------------------------|------|-------|---------|-------|--------|--|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |      | REV   | 1       | PAGE  | 3      |  |

|                                      | 1               | TABLE I. Electrical per                                                                         | formance cha       | racterist          | ics.                |        |                     |
|--------------------------------------|-----------------|-------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------|--------|---------------------|
| Test                                 | Symbol          |                                                                                                 | Group A            | Device             | <br>  <u>Li</u> i   | mits   | <br>  Unit          |
|                                      |                 | -55 C < 1C < +125 C                                                                             | subgroups<br> <br> | types<br> <br>     | Min<br>             | Max    | -                   |
| Input low<br>voltage                 | AIL             | V <sub>CC</sub> = 4.5 V & 5.5 V                                                                 | 1,2,3              | A11                | .<br> <br>          | .7<br> | V                   |
| Input high<br>voltage                | V <sub>IH</sub> | V <sub>CC</sub> = 4.5 V & 5.5 V                                                                 | 1,2,3              | <br>  A11<br>      | 2.2                 |        | V                   |
| Input high<br>voltage                | (cgk)           | VCC = 4.5 V & 5.5 V   (CLK only)                                                                | 1,2,3              | A11                | 2.35                |        | V<br>  V            |
| Low level output voltage             | V <sub>OL</sub> | V <sub>CC</sub> = 5.5 V<br>  I <sub>OL</sub> = 3.2 mA                                           | 1,2,3              | A11                |                     | 0.45   | <br>  Y<br>         |
| High level<br>output voltage         | V <sub>ОН</sub> | V <sub>CC</sub> = 4.5 V<br>  I <sub>OH</sub> = 200 μA                                           | 1,2,3              | A11                | 2.4                 | <br>   | ! <b>V</b>          |
| HREQ<br>High level<br>output voltage | (HREQ)          | V <sub>CC</sub> = 4.5 V<br>  I <sub>OH</sub> = -200 μA<br>  I <sub>OH</sub> = -100 μA HREQ only | 1,2,3              | <br>  A11<br>  A11 | 2.4                 |        | <br> <br>  V<br>  V |
| Input load<br>current                | ILI             | V <sub>CC</sub> = 5.5 V<br>  V <sub>IN</sub> = 5.5 V & 0 V                                      | 1,2,3              | A11                | -10<br>             | +10    | <br> μΑ<br>         |
| Output leakage<br>current            | I ILOL          | V <sub>CC</sub> = 5.5 V<br>  V <sub>OUT</sub> = 5.5 V & 0.40 V                                  | 1,2,3              | <br>  A11<br>      | <br>  -10<br>       | +10    | <br> μΑ<br>         |
| V <sub>CC</sub> supply current       | Icc             | V <sub>CC</sub> = 5.5 V<br> Outputs not loaded.<br> Dynamic <u>1</u> /                          | 1,2,3              | A11<br>            | <br> <br> <br> <br> | 150    | l mA                |
| Output<br>capacitance                | c <sub>0</sub>  | <br> Fc = 1 MHz<br> See 4.3.1d                                                                  | 4                  | A11                |                     | 20     | <br>  pF<br> <br>   |
| Input<br>capacitance                 | CIN             | <br> Fc = 1 MHz<br> See 4.3.1d                                                                  | 4                  | A11                | <br>                | 15     | pF                  |
| I/O<br>capacitance                   | C1/0            | See 4.3.1d<br>  Unmeasured pins returned<br>  to V <sub>SS</sub>                                | <br>  4<br>        | <br>  A11<br>      |                     | 18     | <br>  pF<br>        |

| MILITARY DRAWING                               | SIZE | 14933 | DWG NO. | 5962- | 87575 |  |
|------------------------------------------------|------|-------|---------|-------|-------|--|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |      | REV   |         | PAGE  | 4     |  |

| <del></del>                                                | <u> </u>             | Electrical performan            |            | <del></del>   | · ·                             |                        | 1          |
|------------------------------------------------------------|----------------------|---------------------------------|------------|---------------|---------------------------------|------------------------|------------|
| Test                                                       | Symbol               | Conditions                      | Group A    | Device        | Li_Li                           | mits                   | Unit       |
|                                                            |                      | -55°C < T <sub>C</sub> < +125°C | subgroups  | types         | Min                             | Max     300   225      | !<br> <br> |
| Functional<br>tests                                        |                      |                                 | 7,8        | <br>          |                                 |                        |            |
| AEN HIGH from<br>CLK LOW (S1)<br>delay time                | tAEL                 | See figure 5 <u>2</u> /         | 3/ 9,10,11 | 01 02         |                                 | 1 300<br>1 225         | ns         |
| AEN LOW from<br>CLK HIGH (S1)<br>delay time                | t <sub>AET</sub>     |                                 | 9,10,11    | 01 02         |                                 |                        | ns<br>ns   |
| ADR active to float delay from CLK HIGH                    | t <sub>AFAB</sub>    |                                 | 9,10,11    | 01            | <br> <br> <br>                  |                        | ns         |
| READ, WRITE<br>float delay<br>from CLK HIGH<br>4/          | t <sub>AFC</sub>     |                                 | 9,10,11    | 01            | <br>                            | <br>  150<br>  120<br> | ns<br>ns   |
| DB active to<br>float delay<br>from CLK HIGH<br><u>4</u> / | t <sub>AFOB</sub>    |                                 | 9,10,11    | 01 02         |                                 |                        | ns<br>ns   |
| ADR from READ<br>HIGH hold time                            | i t <sub>AHR</sub> I |                                 | 9,10,11    | <br>  A11     | <br>  t <sub>CY</sub><br>  -100 | <br>                   | ns         |
| D3 from ADSTB<br>LOW hold time                             | t <sub>AHS</sub>     |                                 | 9,10,11    | A11           | 30                              | <br> <br> <br>         | ns         |
| ADR from WRITE<br>HIGH hold time                           | t <sub>AHW</sub>     |                                 | 9,10,11    | <br>  A11<br> | t <sub>CY</sub> -50             | <br> <br>              | l ns       |
| DACK valid from<br>CLK LOW delay                           | t <sub>AK</sub>      |                                 | 9,10,11    | i 01<br>  02  |                                 | <br>  280<br>  220     | l ns       |

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE | CODE IDENT. NO. DWG NO. 14933 5962-87575 |  |      | 5 |
|-----------------------------------------------------------------|------|------------------------------------------|--|------|---|
|                                                                 |      | REV                                      |  | PAGE | 5 |

| Test                                                                                   | Symbol          |                                                           | Group A   | Device         | <u>L</u>         | imits | Unit       |
|----------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------|-----------|----------------|------------------|-------|------------|
|                                                                                        | <br> <br>       | l -55°C <u>&lt;</u> T <sub>C</sub> <u>&lt;</u> +125°C<br> | subgroups | types<br> <br> | <br>  Min<br>    | Max   | ]<br> <br> |
| EUP HIGH from<br>CLK HIGH delay<br>and EOP LOW<br>to CLK HIGH<br>delay time <u>5</u> / | t <sub>AK</sub> | See figure 5 <u>2/3/</u><br>                              | 9,10,11   | 01 02          |                  | 250   | ns<br>ns   |
| ADR stable<br>from CLK HIGH                                                            | tASM            | <br>                                                      | 9,10,11   | 01             |                  | 250   | ns         |
| DB to ADSTB<br>LOW setup time                                                          | tASS            |                                                           | 9,10,11   | A11<br>        | 100              |       | ns         |
| Clock high time<br>(transitions<br>< 10 ns)                                            | t <sub>CH</sub> |                                                           | 9,10,11   | 01             | 120              |       | ns<br>ns   |
| Clock low time<br>(transitions<br>< 10 ns)                                             | t <sub>CL</sub> |                                                           | 9,10,11   | 01 02          | 150<br>  110<br> |       | ns         |
| CLK cycle time                                                                         | t <sub>CY</sub> |                                                           | 9,10,11   | 01             | 320              |       | ns         |
| CLK HIGH to<br>READ, WRITE                                                             | tocl            |                                                           | 9,10,11   | 01             |                  | 270   | ns         |
| LOW delay <u>6</u> /                                                                   |                 | <br>                                                      |           | )<br>  02<br>  | !<br>            | 200   | ns         |
| READ HIGH<br>from CLK HIGH<br>(S4) delay                                               | tDCTR           | <b>1</b><br>                                              | 9,10,11   | 01             |                  | 270   | ns         |
| time <u>6</u> /                                                                        |                 |                                                           |           | 02             |                  | 210   | ns         |
| WRITE HIGH from<br>CLK HIGH (S4)<br>delay time 6/                                      | tDCTW           | <br>                                                      | 9,10,11   | 01             |                  | 200   | ns         |
| deray crime 0/                                                                         | 1               |                                                           |           | 02             |                  | 150   | ns         |

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE | 14933 | DWG NO. |      | 2-87575 |   | - |
|-----------------------------------------------------------------|------|-------|---------|------|---------|---|---|
|                                                                 |      | REV   |         | PAGE | -       | 6 |   |

| Test                                          | Symbol             | Condit                                       | ions                  | Group A            | Device         | <u></u>        | imits                            | Unit         |
|-----------------------------------------------|--------------------|----------------------------------------------|-----------------------|--------------------|----------------|----------------|----------------------------------|--------------|
|                                               |                    | -55°C <u>&lt;</u> T <sub>C</sub> <u>&lt;</u> | +125°C                | subgroups<br> <br> | types<br> <br> | Min            | Max                              | <br>         |
| HREQ valid from<br>CLK HIGH delay             | t <sub>DQ1</sub>   |                                              | <u>2</u> / <u>3</u> / | 9,10,11            | <br>  01<br>   |                | 160                              | ns           |
| time <u>7</u> /                               |                    | <b>!</b><br>!                                |                       | <br>               | <br>  02<br>   | <br> <br> •    | 120                              | <br>  ns<br> |
| HREQ valid from<br>CLK HIGH delay<br>time 7/  | t <sub>DQ2</sub>   |                                              |                       | 9,10,11            | 01             | <br> <br> <br> | 2t <sub>CY</sub><br>  +250       | ns           |
| -                                             |                    | <br>                                         |                       |                    | 02             |                | <br> 2t <sub>C</sub> y<br>  +190 | l ns         |
| EOP LOW from<br>CLK LOW setup                 | tEPS               | i<br>!<br>!                                  |                       | 9,10,11            | 01             | 60             |                                  | l ns         |
|                                               | <br> <br>          |                                              | _                     | <br>               | 02             | 45             | <u> </u>                         | ns           |
| EOP pulse<br>width                            | e t <sub>EPW</sub> |                                              | 9,10,11               | 01                 | 300            |                | ns                               |              |
|                                               | <br> <br>          | <br>                                         |                       | <br>               | 02             | 225            |                                  | ns           |
| ADR float to<br>active delay<br>from CLK HIGH | t <sub>FAAB</sub>  | <br>                                         |                       | 9,10,11            | 01 02          |                | 250<br>  190<br>                 | ns<br>ns     |
| READ, WRITE                                   | t <sub>FAC</sub>   | i<br> -<br> -                                |                       | 9,10,11            | 01             | <u> </u>       | 200                              | ns<br>ns     |
| CLK HIGH                                      |                    | <br> -                                       |                       |                    | <u> </u>       | <u> </u>       |                                  |              |
| DB float to<br>active delay<br>from CLK HIGH  | t <sub>FADB</sub>  | <br> <br> <br> <br>                          |                       | 9,10,11            | 01             |                | 300                              | ns           |
| HACK valid to<br>CLK HIGH setup               | tHS                | <br> <br> <br>                               |                       | 9,10,11            | 01             | 100            | <del> </del>                     | l ns         |

| MILITARY DRAWING                               | SIZE | 14933 | DWG NO. | 5962-8757 | 75 |
|------------------------------------------------|------|-------|---------|-----------|----|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |      | REV   |         | PAGE      | 7  |

|                                                 | TABLE I.         | Electrical per                               | rormance cha | racteristics - | - Continue     | •a.                    |       | _         |
|-------------------------------------------------|------------------|----------------------------------------------|--------------|----------------|----------------|------------------------|-------|-----------|
| Test                                            | Symbol           | Condit                                       | ions         | Group A        | Device         | <u></u> L              | imits | Unit      |
|                                                 | 1                | -55°C <u>&lt;</u> T <sub>C</sub> <u>&lt;</u> | *125 U       | subgroups      | types<br> <br> | <br>  Min<br>          | Max   | <br> <br> |
| Input data from MEMR HIGH hold time             | t <sub>IDH</sub> | See figure 5                                 | 2/ 3/        | 9,10,11        | A11            | 0                      |       | ns        |
| Input data to<br>MEMR HIGH<br>setup time        | tios             |                                              |              | 9,10,11        | 01 02          | <br>  250<br>  190<br> |       | ns<br>ns  |
| Output data<br>from MEMW HIGH<br>hold time      | todh             |                                              |              | 9,10,11        | A11<br>        | 20                     |       | ns        |
| Output data<br>valid to MEMW<br>HIGH <u>8</u> / | topy             |                                              |              | 9,10,11        | 01 02          | 200                    |       | ns        |
| DREQ to CLK LOW<br>(S1, S4) setup<br>time       | tQS              |                                              |              | 9,10,11        | 01             | <br>  0<br>  0         |       | ns<br>ns  |
| CLK to READY<br>LOW hold time                   | t <sub>RH</sub>  |                                              |              | 9,10,11        | A11            | 20                     |       | l ns      |
| READY to CLK<br>setup time                      | tRS              |                                              |              | 9,10,11        | 01             | 100<br>60              |       | ns        |
| ADSTB HIGH<br>from CLK HIGH<br>delay time       | t <sub>STL</sub> |                                              |              | 9,10,11        | 01             |                        | 200   | ns        |
| ADSTB LOW from<br>CLK HIGH delay                | t <sub>STT</sub> |                                              |              | 9,10,11        | 01             | <br>                   | 140   | ns        |
| DREQ from DACK valid hold time                  | t <sub>QH</sub>  |                                              | •            | 9,10,11        | A11            | 0                      |       | ns        |

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE | 14933 | DWG NO.<br>5962-87575 |   |  |
|-----------------------------------------------------------------|------|-------|-----------------------|---|--|
|                                                                 |      | REV   | PAGE                  | 8 |  |

|                                       | TABLI                   | E I. Electrical                              | performance           | characteristi | cs - Cont        | inued.         |                |             |
|---------------------------------------|-------------------------|----------------------------------------------|-----------------------|---------------|------------------|----------------|----------------|-------------|
| Test                                  | Symbol                  | Condit                                       | ions                  | Group A       | Device           | L              | imits          | Unit        |
|                                       | <br> <br>               | -55°C <u>&lt;</u> T <sub>C</sub> <u>&lt;</u> | +125°C                | subgroups     | types<br> <br>   | !<br>  Min<br> | <br>  Max<br>  | <br>        |
| HREQ to HACK<br>delay time            | t <sub>RQHA</sub>       | <br>  See figure 5<br>                       | <u>2</u> / <u>3</u> / | 9,10,11       | A11              | 1              | <br> <br> <br> | CLK         |
| ADR valid or<br>CS LOW to<br>READ LOW | t <sub>AR</sub>         |                                              |                       | 9,10,11       | <br>  A11<br>    | 50             |                | ns          |
| ADR valid to                          | l t <sub>AW</sub>       | i<br>!                                       |                       | 9,10,11       | 01               | 200            | İ              | l ns        |
| WRITE HIGH setup time                 |                         | <br>                                         |                       |               | 02               | 150            |                | ns          |
| CS LOW to                             | tcw                     | <br> <br>                                    |                       | 9,10,11       | 01               | 200            |                | l ns        |
| WRITE HIGH setup time                 |                         | <br> <br>                                    |                       | 1             | 02               | 150<br> <br>   | 1              | l ns        |
| Data valid to                         | tow                     | <b>i</b><br>                                 |                       | 9,10,11       | 01               | 200            |                | l ns        |
| WRITE HIGH setup time                 |                         | <br>                                         |                       |               | 02<br> <br>      | 150            |                | ns          |
| ADR or CS hold<br>from READ HIGH      | t <sub>RA</sub>         | <br> <br>                                    |                       | 9,10,11       | All              | 0              |                | ns          |
| Data access                           | i<br>I t <sub>RDE</sub> | <b>i</b><br>1                                |                       | 9,10,11       | 01               | i<br>I         | 300            | l ns        |
| from READ LOW<br>9/                   |                         | <br>                                         |                       |               | 02               |                | 200            | ns          |
| DB float delay                        | t <sub>RDF</sub>        |                                              |                       | 9,10,11       | 01               | 20             | 150            | ns          |
| from READ HIGH                        |                         | !<br>!<br>!                                  |                       | <br>          | U2<br> <br> <br> | 20             | 100            | ns<br> <br> |
| Power supply HIGH to reset LOW setup  | t <sub>RSTD</sub>       | <br>                                         |                       | 9,10,11       | <br>  A11<br>    | 500            | 1              | μA<br>Ι     |

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE | 14933 | DWG NO. | 5962-8757 | /5 |
|-----------------------------------------------------------------|------|-------|---------|-----------|----|
|                                                                 |      | REV   | P       | AGE       | 9  |

|                                         | Τ                 | T                                    |                | <del>-</del>       | <del>                                     </del> | _                |              | Т    |
|-----------------------------------------|-------------------|--------------------------------------|----------------|--------------------|--------------------------------------------------|------------------|--------------|------|
| Test                                    | Symbol            | Condit<br>  -55°C < T <sub>C</sub> < | ions<br>+125°C | Group A subgroups  | Device                                           | <u> </u>         | <u>imits</u> | Uni  |
|                                         | <u> </u>          | -55 0 <u>C</u> 10 <u>C</u>           | .125 (         | subgroups<br> <br> | types                                            | Min              | Max          | <br> |
| RESET to first TOWR                     | t <sub>RSTS</sub> | See figure 5                         | 2/ 3/          | 9,10,11            | A11                                              | 2t <sub>CY</sub> |              | ns   |
| RESET pulse<br>width                    | tRSTW             | <br> <br> <br>                       |                | 9,10,11            | A11                                              | 300              |              | ns   |
| READ width                              | t <sub>RW</sub>   |                                      |                | 9,10,11            | 01                                               | 300              |              | ns   |
|                                         | !<br>             | [<br>[                               |                |                    | 02<br>I                                          | 250              |              | ns   |
| ADR from WRITE<br>HIGH hold time        | t <sub>WA</sub>   |                                      |                | 9,10,11            | 1 A11                                            | 20<br>           |              | l ns |
| CS HIGH from<br>WRITE HIGH<br>hold time | t <sub>WC</sub>   |                                      |                | 9,10,11            | 1 A11                                            | 1 20             |              | ns   |
| Data from<br>WRITE HIGH<br>hold time    | t <sub>WD</sub>   |                                      |                | 9,10,11            | All                                              | 30               |              | ns   |
| Write width                             | twws              |                                      |                | 9,10,11            | A11                                              | 200              |              | ns   |
| Data access from ADR valid CS LOW 10/   | t <sub>AD</sub>   | See figure 5                         |                | 9,10,11            | <br>  A]]                                        | <br> <br> <br>   | 300          | ns   |

See footnotes on next page.

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE<br>A | 14933 | DWG NO.<br>5962-87575 |      |    |  |
|-----------------------------------------------------------------|-----------|-------|-----------------------|------|----|--|
|                                                                 |           | REV   |                       | PAGE | 10 |  |

- $I_{CC}$  is measured in a dynamic condition with outputs in a worst case state having no loads applied.

VOL = 0.8 V  $V_{OH} = 2.0 \text{ V}$ 

 $I_{OL}$  = 3.2 mA  $I_{OH}$  = -200  $\mu$ A Capacitive output loading = 100 ±20 pF

- 3/ Clock rise and fall times are controlled by the test equipment. Measurement of typical signals generated  $t_R = t_F = 5 \text{ ns.}$
- V<sub>OL</sub> level to float level specification values are tested. VOH level to float level specification value is not tested.
- 5/ EOP HIGH from CLK HIGH delay time. EOP LOW to CLK HIGH delay time.
- 6/ The new TOW or MEMW pulse width for normal WRITE will be tcy-100 ns and for extended WRITE will be 2tcy-100 ns. The net TOR or MEMR pulse width for normal READ will be 2tcy-50 ns and for compressed READ will be tcy-50 ns.
- $\frac{7}{t_{DQ}}$  is specified for two different output HIGH levels.  $t_{DQ1}$  is measured at 2.0 V.  $t_{DQ2}$  is measured at 3.3 V. The value for  $t_{DQ2}$  assumes an external 3.3 k $\Omega$  pull-up resistor connected from HREQ to VCC.
- 8/ If N wait states are added during the write-to-memory half of a memory-to-memory transfer, this parameter will increase by  $\tilde{N}(t_{CY})$ .
- 9/ Successive READ or WRITE operations by the external processor to program or examine the controller must be timed to allow at least 600 ns for the 01 device and at least 450 ns for the O2 device as recovery time betweeen active READ or WRITE.
- 10/  $t_{AD}$  is tested indirectly and is equal to  $t_{AR}$  +  $t_{RDE}$ .

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE | 14933 | DWG NO. | 5962- | 87575 |  |
|-----------------------------------------------------------------|------|-------|---------|-------|-------|--|
|                                                                 |      | REV   |         | PAGE  | 11    |  |



\* Pin 5 is an input that should always be at a logic high level. An internal pull-up resistor will establish a logic high when the pin is left floating. Alternately, pin 5 may be tied to  $V_{\rm CC}$ .

FIGURE 1. Terminal connections.

| MILITARY DRAWING                               | SIZE | 14933 |    | 5962~87575 |    |
|------------------------------------------------|------|-------|----|------------|----|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |      | REV   | PA | AGE        | 12 |

# Register and function addressing

| :   | Inter     | face                                             | sig             | nals |     |                                |
|-----|-----------|--------------------------------------------------|-----------------|------|-----|--------------------------------|
| IA3 | A2        | A1                                               | AO              | ĪŌR  | ĪŌW | T  <br>  Operation  <br>       |
| 1   | 10        | 0                                                | 10              | 0    | 1   | Read status register           |
| 1   | <u>†o</u> | 0                                                | <del>jo -</del> | 1    | 0   | Write command register         |
| T   | jo        | 10                                               | <del> </del>    | 10   | 1   | Illegal                        |
| 1   | 10        | ro                                               | 1               | I    | 0   | Write request register         |
| 1   | 10        | 1                                                | 10              | 0    | 1   | Illegal                        |
| 1   | jo        | 1                                                | 0               | 1    | 0   | Write single mask register bit |
| Ī   | 10        | h                                                | 1               | 0    | T   |                                |
| I   | 10        | 1                                                | 1               | 1    | 0   |                                |
| 1   | 1         | 10                                               | 10              | 10   | 1   | Illegal                        |
| T   | †I        | 10                                               | 10              | i I  | 0   | Clear byte pointer flip-flop   |
| 1   | 1         | 0                                                | 1               | 10   | 1   | Read temporary register        |
| 1   | 1         | 10                                               | 1               | 1    | 10  | Master clear                   |
| 1   | 1         | <del> </del>                                     | 10              | 10   | 1   |                                |
| 1   | 1         | 1                                                | 10              | 1    | 0   |                                |
| 1   | 1         | 1                                                | 1               | 0    | 1   | Illegal                        |
|     | 10        | <del>                                     </del> | 1               | 1 1  | 10  |                                |

FIGURE 2. Truth tables.

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE<br>A | 14933 | DWG NO | 5962-8757 | 75 |  |
|-----------------------------------------------------------------|-----------|-------|--------|-----------|----|--|
|                                                                 |           | REV   |        | PAGE      | 13 |  |

| Channel | <br> Register               | <br> Operation | į<br>Į |        |     | S  | ignals | ;<br>  |        | Internal<br> flip=flop | Data bus          |
|---------|-----------------------------|----------------|--------|--------|-----|----|--------|--------|--------|------------------------|-------------------|
|         |                             |                | cs     | IOR    | IOW | А3 | A2     | A1     | AO     | <br> <br>              | 1                 |
| 0       | Base & current<br>laddress  | Write          | 0      | 1      | 0   | 0  | 0      | 0      | 0<br>0 | 0 1                    | A0-A7<br>  A8-A15 |
|         | Current<br> address         | Read           | 0      | 0      | 1 1 | 0  | 0      | 0      | 0      | 0 1                    | A0-A7<br>  A8-A15 |
|         | IBase & current lword count | <br>  Write    | 0      | 1      | 0   | 0  | 0      | 0      | I<br>1 | 0 1                    | W0-W7<br>W8-W15   |
|         | Current<br> word count      | Read           | 0      | 0<br>0 | 1   | 0  | 0      | 0<br>0 | 1      | 0 1                    | W0-W7<br>  W8-W15 |
| 1       | Base & current<br> address  | Write          | 0      | 1<br>1 | 0   | 0  | 0      | 1      | 0      | 0 1                    | A0-A7<br>A8-A15   |
|         | Current<br>  laddress       | Read           | 0      | 0<br>0 | 1   | 0  | 0      | 1      | 0      | 0 1                    | A0-A7<br>  A8-A15 |
|         | Base & current word count   | Write          | 0      | 1      | 0   | 0  | 0      | 1      | 1      | 0 1                    | WO-W7<br>  W8-W15 |
|         | Current<br> word count      | Read           | 0      | 0      | 1   | 0  | 0      | 1      | 1      | 0 1                    | W0-W7<br>  W8-W15 |
| 2       | Base & current<br>laddress  | <br>  Write    | 0      | 1      | 0   | 0  | 1      | 0      | 0      | 0 1                    | A0-A7<br>A8-A15   |
|         |                             | Read           | 0      | 0      | 1   | 0  | 1      | 0      | 0      | 0 1                    | A0-A7<br>A8-A15   |
|         | Base & current word count   | <br>  Write    | 0      | 1      | 0   | 0  | 1      | 0      | 1      | 0 1                    | W0-W7<br>  W8-W15 |
|         | Current<br> word count      | l Read         | 0      | 0      | 1 1 | 0  | 1      | 0      | 1      | 0 1                    | W0-W7<br>  W8-W15 |
| 3       | Base & current laddress     | <br>  Write    | 0      | 1      | 0   | 0  | 1      | 1      | 0      | 0 1                    | A0-A7<br>A8-A15   |
|         | Current                     | l Read         | 0      | 0<br>0 | 1 1 | 0  | 1      | 1      | 0      | 0 1                    | A0-A7<br>A8-A15   |
|         | TBase & current word count  | Write          | 0      | 1      | 0   | 0  | 1      | 1      | 1      | 0 1                    | W0-W7<br>W8-W15   |
|         | Current<br> word count      | Read           | 0      | 0      | 1   | 0  | 1      | 1      | 1      | 1 0<br>1 1             | WO-W7<br>  W8-W15 |

Word count and address register command codes

FIGURE 2. <u>Truth tables</u> - Continued.

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE | <br>4933 | DWG NO | 5962-87575 | <b>)</b> |
|----------------------------------------------------|------|----------|--------|------------|----------|
| DAYTON, OHIO                                       |      | REV      |        | PAGE       | 14       |





\* C<sub>L</sub> = teradyne channel capacitance including device interface board

FIGURE 4. Dynamic load circuit.

| MILITARY DRAWING                               | SIZE | 14933 | DWG NO.<br>5962-87575 |
|------------------------------------------------|------|-------|-----------------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |      | REV   | PAGE 16               |





FEB 86







### Program Condition Read Cycle



Note:  $t_{AD}$  is tested indirectly and is equal to  $t_{AR}$  + $t_{RDE}$ .

FIGURE 5. Switching waveforms - Continued.

| MILITARY DRAWING                               | SIZE<br>A | 14933 | DWG NO |      | -87575 |
|------------------------------------------------|-----------|-------|--------|------|--------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |           | REV   | _      | PAGE | 20     |

- 3.5 Certificate of compliance. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in 6.5. The certificate of compliance submitted to DESC-ECS prior to listing as an approved source of supply shall state that the manufacturer's product meets the requirements of MIL-STD-883 (see 3.1 herein) and the requirements herein.
- 3.6 Certificate of conformance. A certificate of conformance as required in MIL-STD-883 (see 3.1 herein) shall be provided with each lot of microcircuits delivered to this drawing.
- 3.7 Notification of change. Notification of change to DESC-ECS shall be required in accordance with MIL-STD-883 (see 3.1 herein).
- 3.8 <u>Verification and review.</u> DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
  - 4. QUALITY ASSURANCE PROVISIONS
- 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein).
- 4.2 <u>Screening.</u> Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test (method 1015 of MIL-STD-883).
    - (1) Test condition D using the circuit submitted with the certificate of compliance (see 3.5 herein).
    - (2)  $T_{\Delta} = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
- 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroups 7 and 8 test sufficiently to verify the truth tables.
    - d. Subgroup 4 ( $C_{IN}$ ,  $C_{OUT}$  and  $C_{I/O}$  measurements) shall be measured initially and after process or design changes which may affect capacitance.

| MILITARY DRAWING                               | SIZE | 14933 | DWG NO | _5962-8 | 87575 |  |
|------------------------------------------------|------|-------|--------|---------|-------|--|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |      | REV   |        | PAGE    | 21    |  |

DESC FORM 193A FFR 86

#### 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test (method 1005 of MIL-STD-883) conditions:
  - (1) Test condition D using the circuit submitted with the certificate of compliance (see 3.5 herein).
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by appendix B of MIL-M-38510 and method 1005 of MIL-STD-883.

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                         | Subgroups<br>(per method<br>5005, table I) |
|-----------------------------------------------------------------------|--------------------------------------------|
| Initial electrical parameters (method 5004)                           |                                            |
| Final electrical test parameters (method 5004)                        | 1*,2,3,7,8,9,<br>10,11                     |
| Group A test requirements (method 5005)                               | 1,2,3,7,8,9,<br>10,11                      |
| Groups C and D end-point electrical parameters (method 5005)          | 1,2,3,7,8,9,<br>10,11                      |
| Additional electrical subgroups  <br>for group C periodic inspections |                                            |

PDA applies to subgroup 1.

| MILITARY DRAWING                               | SIZE | 14933 | DWG NO. | 5962-8 | 37575 |  |
|------------------------------------------------|------|-------|---------|--------|-------|--|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |      | REV   | F       | PAGE   | 22    |  |

- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-M-38510.
  - 6. NOTES
- 6.1 Intended use. Microcircuits conforming to this drawing are intended for use when military specifications do not exist and qualified military devices that will perform the required function are not available for OEM application. When a military specification exists and the product covered by this drawing has been qualified for listing on QPL-38510, the device specified herein will be inactivated and will not be used for new design. The QPL-38510 product shall be the preferred item for all applications.
- 6.2 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.

| MILITARY DRAWING                               | SIZE | 14933 | DWG NO.<br>5962-875 | 75 |
|------------------------------------------------|------|-------|---------------------|----|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO |      | REV   | PAGE                | 23 |

### 6.3 Pin description:

| PIN NO.                                 | I NAME          | 1/0   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------|-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31                                      | V <sub>CC</sub> |       | Power: +5 volt supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 20                                      | V <sub>SS</sub> |       | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 12                                      | CLK             | I I   | Clock Input: Clock Input controls the internal operations of the device and its rate of data transfers.  The input may be driven at up to 3 MHz for the 01 device and up to 5 MHz for the 02 device.                                                                                                                                                                                                                                                                                                   |
| 11                                      | CS              | I     | Chip Select: Chip Select is an active low input used to select the device as an I/O device during the idle cycle. This allows CPU communication on the data bus.                                                                                                                                                                                                                                                                                                                                       |
| 13                                      | RESET           | I     | Reset: Reset is an active high input which clears the Command, Status, Request and Temporary registers. It also clears the First/Last Flip/Flop and sets the Mask register. Following a Reset the device is in the idle cycle.                                                                                                                                                                                                                                                                         |
| 6                                       | READY           | I   I | Ready: Ready is an input used to extend the memory read and write pulses from the device to accommodate slow memories or I/O peripheral devices. Ready must not make transitions during its specified setup/hold time.                                                                                                                                                                                                                                                                                 |
| 7                                       | HACK            | I     | Hold Acknowledge: The active high Hold acknowledge from the CPU indicates that it has relinquished control of the system buses.                                                                                                                                                                                                                                                                                                                                                                        |
| 19-16<br> <br> <br> <br> <br> <br> <br> | DREQO-DREQ3     |       | DMA Request: The DMA Request lines are individual asynchronous channel request inputs used by peripheral circuits to obtain DMA service. In Fixed Priority, DREQO has the highest priority and DREQ3 has the lowest priority. A request is generated by activating the DREQ line of a channel. DACK will acknowledge the recognition of DREQ signal. Polarity of DREQ is programmable. Reset initializes these lines to active high. DREQ must be maintained until the corresponding DACK goes active. |

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE CODE IDENT. NO. 14933 |     | DWG NO. 5962-87575 |     |    |
|-----------------------------------------------------------------|----------------------------|-----|--------------------|-----|----|
|                                                                 |                            | REV | PA                 | AGE | 24 |

## 6.3 Pin description: - Continued

| PIN NO.      | I NAME  | <br>  I/0<br>                | <br>  DESCRIPTION<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|--------------|---------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 30-26, 23-21 | DBO-D87 | 1/0                          | DATA Bus. The Data Bus lines are bidirectional three-state signals connected to the system data bus. The outputs are enabled in the Program condition during the I/O Read to output the contents of an Address register, a Status register, the Temporary register or a Word Count register to the CPU. The outputs are disabled and the inputs are read during an I/O Write cycle when the CPU is programming the device control registers. During DMA cycles the most significant 8 bits of the address are output onto the data bus to be strobed into an external latch by ADSTB. In memory-to-memory operations, data from the memory comes into the device on the data bus during the read-from-memory transfer. In the write-to-memory transfer, the data bus outputs place the data into the new memory location.                                                                                                                                                                                                                                                                                                                    |  |  |
| 1            | TOR     | I/0                          | I/O Read: I/O Read is a bidirectional active low three-state line. In the idle cycle, it is an input control signal used by the CPU to read the control registers. In the active cycle, it is an output control signal used by the device to access data from a peripheral during a DMA Write transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 2            | TOW     | <br>  I/O<br> <br> <br> <br> | I/O Write: I/O Write is a bidirectional active low three-state line. In the idle cycle, it is an input control signal used by the CPU to load information into the device. In the active cycle, it is an output control signal used by the device to load data to the peripheral during a DMA read transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 36           | EOP     | 1 1/0                        | End of Process: End of Process is an active low bidirectional open-drain signal. Information concerning the completion of DMA service is available at the bidirectional EOP pin. The device allows an external signal to terminate an active DMA service. This is accomplished by pulling the EOP input low with an exteral EOP signal. The device also generates a pulse when the terminal count (TC) for any channel is reached. This generates an EOP signal which is output through the EOP Line. The reception of EOP, either internal or external, will cause the device to terminate the service, reset the request, and, if Autoinitialize is enabled, to write the base registers to the current registers of that channel. The mask bit and TC bit in the status word will be set for the currently active channel by EOP unless the channel is programmed for Autoinitialize. In that case, the mask bit remains unchanged. During memory-to-memory transfers, EOP will be output when the TC for channel 1 occurs. EOP should be tied high with a pull-up resistor if it is not used to prevent erroneous end of process inputs. |  |  |

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE | 14933 |     | DWG NO.<br>5962-87575 |      |    |  |
|-----------------------------------------------------------------|------|-------|-----|-----------------------|------|----|--|
|                                                                 |      |       | REV |                       | PAGE | 25 |  |

6.3 Pin description: - Continued

| PIN NO.             | I NAME      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                   |
|---------------------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32-35               | A0-A3       | 1/0 | Address: The four least significant address lines are bidirectional three-state signals. In the idle cycle, they are inputs and are used by the CPU to address the the registers to be loaded or read. In the active cycle, they are outputs and provide the lower 4 bits of the output address.              |
| 37-40<br> <br> <br> | A4-A7<br>   | 0   | Address: The four most significant address lines are three-state outputs and provide 4 bits of address. These lines are enabled only during DMA service.                                                                                                                                                      |
| 10                  | HREQ        |     | Hold Request: This is the Hold Request to the CPU and is used to request control of the system bus. If the corresponding mask bit is clear, the presence of any valid DREQ causes the device to issue the HRQ. After HRQ goes active, at least one clock cycle $(t_{CY})$ must occur before HLDA goes active. |
| 25,24<br>14,15      | DACKO-DACK3 | 0   | DMA Acknowledge: DMA Acknowledge is used to notify the individual peripherals when one has been granted a DMA cycle. The sense of these lines is programmable. Reset initializes them to active low.                                                                                                          |
| 9                   | AEN         | 0   | Address Enable: Address Enable enables the 8-bit latch containing the upper 8 address bits onto the system address bus. AEN can also be used to disable in other system bus drivers during DMA transfers. AEN is active high.                                                                                 |
| 8                   | ADSTB       | 0   | Address Strobe: The active high Address Strobe is used to strobe the upper address byte into an external latch.                                                                                                                                                                                               |
| 3                   | MEMR        | 0   | Memory Read: The Memory read signal is an active low three-state output used to access data from the selected memory location during a DMA Read or a memory-to-memory transfer.                                                                                                                               |
| 4                   | MEMW        | 0   | Memory Write: The Memory Write signal is an active low three-state output used to write data to the selected memory location during a DMA Write or a memory-to-memory transfer.                                                                                                                               |

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE | E CODE IDENT. NO. 14933 |    | DWG NO. 5962-87575 |      |    |
|-----------------------------------------------------------------|------|-------------------------|----|--------------------|------|----|
|                                                                 |      | RE                      | EV |                    | PAGE | 26 |

- 6.4 Comments. Comments on this drawing should be directed to DESC-ECS, Dayton, Ohio 45444, or telephone 513-296-5375.
- 6.5 Approved source of supply. An approved source of supply is listed herein. Additional sources will be added as they become available. The vendor listed herein has agreed to this drawing and a certificate of compliance (see 3.5 herein) has been submitted to DESC-ECS.

| Military drawing<br>part number | Vendor  <br>  CAGE  <br>  number | Vendor similar part number $\frac{1}{2}$ | Replacement<br>military specification<br>part number |
|---------------------------------|----------------------------------|------------------------------------------|------------------------------------------------------|
| 5962-8757501QX                  | 34335                            | AM9517A/BQA                              |                                                      |
| 5962-8757502QX                  | 34335                            | AM9517A-4/3QA                            | <br>                                                 |
| -                               | i i                              |                                          |                                                      |
| <br>                            |                                  |                                          |                                                      |
|                                 | <br> <br>                        |                                          | !<br>!<br>!                                          |

 $\frac{1}{}$  Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE number

Vendor name and address

34335

Advanced Micro Devices, Inc. 901 Thompson Place P.O. Box 3453 Sunnyvale, CA 94088

| MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO | SIZE | 14933 | DWG NO.<br>5962-87575 |      |    |
|-----------------------------------------------------------------|------|-------|-----------------------|------|----|
|                                                                 |      | REV   |                       | PAGE | 27 |