March 2008 # FAN5109 Dual Bootstrapped 12V MOSFET Driver #### **Features** - Drives N-Channel High-Side and Low-Side MOSFETs in a Synchronous Buck Configuration - Enhanced Upgrade to FAN5009 - Direct Interface to FAN5019, FAN5182, and Other Compatible PWM Controllers - 12V High-Side and 12V Low-Side Drive - Internal Adaptive Shoot-Through Protection - Fast Rise and Fall Times - Switching Frequency Above 500kHz - OD input for Output Disable Allows Synchronization with PWM Controller - SOIC-8 Package # **Applications** - Multi-Phase VRM/VRD Regulators for Microprocessor Power - High-Current, High-Frequency DC/DC Converters - High-Power Modular Supplies # **Related Application Notes** - Application Note AN-6003 "Shoot-through" in Synchronous Buck Converters - Application Note AN-6065 FAN5109 V<sub>CC</sub> Bypass Considerations to Reduce Voltage Spikes ## **Description** The FAN5109 is a dual high-frequency MOSFET driver, specifically designed to drive N-Channel power MOSFETs in a synchronous-rectified buck converter. These drivers, combined with a Fairchild multi-phase pulse-width-modulated (PWM) controller and power MOSFETs, form a complete core voltage regulator solution for advanced microprocessors. The FAN5109 drives the upper and lower MOSFET gates of a synchronous buck regulator to $12V_{\rm GS}$ . The upper gate drive includes an integrated boot diode and requires only an external bootstrap capacitor ( $C_{\rm BOOT}$ ). The output drivers have the capacity to efficiently switch power MOSFETs at frequencies up to 500KHz. The circuit's adaptive shoot-through protection prevents both MOSFETs from conducting simultaneously. The FAN5109 is rated for operation from 0°C to +85°C and is available in a low-cost SOIC-8 package. # **Ordering Information** | Part Number | Operating<br>Temperature Range | Package | Packing Method | Quantity Per Reel | | |-------------|--------------------------------|---------|----------------|-------------------|--| | FAN5109MX | 0°C to 85°C | SOIC-8 | Tape and Reel | 2500 | | All packages are lead free per JEDEC: J-STD-020B standard. # **Application Diagram** Figure 1. Typical FAN5109 Application # **Block Diagram** # **Pin Configuration** Figure 3. Pin Assignments # **Pin Definitions** | Pin# | Name | Description | | | | | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | воот | <b>Bootstrap Supply Input.</b> Provides voltage supply to the high-side MOSFET driver. Connect to the bootstrap capacitor (see the Applications section). | | | | | | 2 | PWM | PWM Signal Input. This pin accepts a logic-level PWM signal from the controller. | | | | | | 3 | ŌD | Output Disable. When LOW, this pin disables FET switching (HDRV and LDRV are held LOW). | | | | | | 4 | VCC | Power Input. +12V chip bias power. Bypass with a 1μF ceramic capacitor. | | | | | | 5 | LDRV | Low-Side Gate Drive Output. Connect to the gate of low-side power MOSFET(s). | | | | | | 6 | PGND | Power ground. Connect directly to the source of the low-side MOSFET(s). | | | | | | 7 | SW | <b>Switch Node Input</b> . Connect as shown in Figure 1. SW provides return for the high-side bootstrapped driver and acts as a sense point for the adaptive shoot-through protection. | | | | | | 8 | HDRV | High-Side Gate Drive Output. Connect to the gate of high-side power MOSFET(s). | | | | | ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Absolute maximum ratings apply individually, not in combination. Unless otherwise specified, voltages are referenced to PGND. | | Parameter | Min. | Max. | Unit | | |-------------------|-------------------------------|---------------------|------------------------|------|--| | VCC to GND | -0.3 | 15.0 | V | | | | VCC to GND | Transient (t=4ns, f=500kHz) | -0.3 | 19.0 | V | | | PWM and OD to GND | | -0.3 | 5.5 | V | | | SW to GND | Continuous | -1 | 15 | V | | | SW IO GND | Transient (t=100ns, f=500kHz) | -5 <sup>(1)</sup> | 25 | V | | | BOOT to SW | Continuous | -0.3 | 15.0 | V | | | BOOT 10 3W | Transient (t<20ns, f=500kHz) | -2.0 | 17.0 | V | | | BOOT to GND | Continuous | -0.3 | 30.0 | V | | | BOOT to GND | Transient (t=100ns, f=500kHz) | | 38 | V | | | HDRV to GND | | V <sub>SW</sub> -1 | V <sub>BOOT</sub> +0.3 | V | | | | Continuous | -0.5 | V <sub>CC</sub> | | | | LDRV to GND | Transient (t=200ns) | -2.0 <sup>(1)</sup> | V <sub>CC</sub> +0.3 | V | | | | Transient (t<20ns, f=500kHz) | -2.0 <sup>(1)</sup> | V <sub>CC</sub> +2.0 | | | #### Note: ## **Thermal Information** | Symbol | Parameter | | Тур. | Max. | Unit | |------------------|-----------------------------------------|---|------|------|------| | TJ | Junction Temperature | 0 | | +150 | °C | | T <sub>STG</sub> | Storage Temperature | | | +150 | °C | | T <sub>L</sub> | Lead Soldering Temperature, 10 seconds | | | +300 | °C | | $T_VP$ | Vapor Phase, 60 seconds | | | +215 | °C | | T <sub>LI</sub> | Infrared, 15 seconds | | | +220 | °C | | P <sub>D</sub> | Power Dissipation, T <sub>A</sub> =25°C | | | 715 | mW | | $\theta_{JC}$ | Thermal Resistance, Junction-to-Case | | 40 | , | °C/W | | $\theta_{JA}$ | Thermal Resistance, Junction-to-Ambient | | 140 | | °C/W | # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-----------------|----------------------|------------|------|------|------|------| | V <sub>CC</sub> | Supply Voltage | VCC to GND | 10.0 | 12.0 | 13.5 | V | | T <sub>A</sub> | Ambient Temperature | | 0 | | +85 | °C | | TJ | Junction Temperature | | 0 | | +125 | °C | <sup>1.</sup> For transient derating beyond the levels indicated, refer to Figure 17 and Figure 18. ## **Electrical Characteristics** $V_{CC}$ and $V_{LDRV}$ =12V, and $T_A$ =25°C using the circuit in Figure 4 unless otherwise noted, each side. The "•" denotes specifications that apply over the full operating temperature range. | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Unit | |---------------------------|------------------------------------|------------------------------------------------|---|------|------|------|------| | Input Supply | ' | | | | | | | | Vcc | V <sub>CC</sub> Voltage Range | | • | 6.4 | 12.0 | 13.5 | V | | Icc | V <sub>CC</sub> Current | OD =0V | • | | 2.5 | 4.0 | mA | | OD Input | | | | | | | | | V <sub>IH (OD)</sub> | Input High Voltage | | • | 2.0 | | | V | | V <sub>IL (OD)</sub> | Input Low Voltage | | • | | | 0.8 | V | | V <sub>HYS(OD)</sub> | Input Hysteresis | | • | | 550 | | mV | | I <sub>OD</sub> | Input Current | <del>OD</del> =3.0V | • | -300 | | +300 | nA | | t <sub>pdl(OD)</sub> | Propagation Delay <sup>(3)</sup> | Coo Figuro F | | | 25 | 40 | ns | | t <sub>pdh(OD)</sub> | Propagation Delay** | See Figure 5 | | | 15 | 30 | ns | | PWM Input | | | | | | | | | V <sub>IH(PWM)</sub> | Input High Voltage | | • | 3.5 | | | V | | $V_{IL(PWM)}$ | Input Low Voltage | | • | | | 0.8 | V | | I <sub>IL(PWM)</sub> | Input Current | | • | -1 | | +1 | μA | | High-Side Dr | river | | | | | | | | R <sub>HUP</sub> | Output Resistance, Sourcing | V <sub>BOOT</sub> – V <sub>SW</sub> =12V | | | 2.5 | 3.3 | Ω | | I <sub>SOURCE(LDRV)</sub> | Source Current <sup>(3)</sup> | V <sub>DS</sub> =-10V | | | 2.0 | | Α | | R <sub>HDN</sub> | Output Resistance, Sinking | V <sub>BOOT</sub> – V <sub>SW</sub> =12V | | | 1.1 | 1.5 | Ω | | I <sub>SINK(HDRV)</sub> | Sink Current <sup>(3)</sup> | V <sub>DS</sub> =10V | | | 3.0 | | Α | | t <sub>R(HDRV)</sub> | Transition Times (3,5) | Can Figure 4 | | | 25 | 40 | ns | | $t_{(HDRV)}$ | Transition Times | See Figure 4 | | | 15 | 25 | ns | | $t_{pdh(HDRV)}$ | Propagation Delay <sup>(3,4)</sup> | See Figure 6 | | | 40 | 55 | ns | | $t_{\text{dl(HDRV)}}$ | Propagation Delay | See Figure 6 | | | 25 | 40 | ns | | Low-Side Dr | iver | | | | | | | | R <sub>LUP</sub> | Output Resistance, Sourcing | | | | 2.0 | 2.6 | Ω | | I <sub>SOURCE(LDRV)</sub> | Source Current <sup>(3)</sup> | V <sub>DS</sub> =-10V | | 7/ | 2.7 | | Α | | R <sub>LDN</sub> | Output Resistance, Sinking | | | | 0.9 | 1.2 | Ω | | I <sub>SINK(LDRV)</sub> | Sink Current <sup>(3)</sup> | V <sub>DS</sub> =10V | | | 3.5 | | Α | | t <sub>R(LDRV)</sub> | Transition Times (3,5) | Coo Figure 4 | | | 20 | 30 | ns | | t <sub>F(LDRV)</sub> | Transition Times | See Figure 4 | | | 15 | 25 | ns | | $t_{pdh(LDRV)}$ | | Coo Figure C | | | 20 | 30 | ns | | t <sub>pdl(LDRV)</sub> | Propagation Delay <sup>(3,4)</sup> | See Figure 6 | | | 15 | 25 | ns | | $t_{pdh(LDF)}$ | Tropagation Dolay | See Adaptive Gate Drive<br>Circuit Description | | | 160 | | ns | #### Notes: - 2. Limits at operating temperature extremes are guaranteed by design, characterization, and statistical quality control. - 3. Specifications guaranteed by design and characterization (not production tested). - 4. For propagation delays, t<sub>pdh</sub> refers to low-to-high signal transition. t<sub>pdl</sub> refers to high-to-low signal transition. - 5. Transition times are defined for 10% and 90% of DC values. # **Test Diagrams** Figure 4. Test Circuit Figure 5. Output Disable Timing Figure 6. Adaptive Gate Drive Timing # **Typical Performance Characteristics** Figure 7. Gate Drive Rise and Fall Times (1) Figure 9. HDRV Rise and Fall Times vs. CLOAD Figure 11. HDRV Normalized Impedance vs. Temperature Figure 8. Gate Drive Rise and Fall Times (2) Figure 10. LDRV Rise and Fall Times vs. CLOAD Figure 12. LDRV Normalized Impedance vs. Temperature # **Typical Performance Characteristics** (Continued) $I_{\text{CC}}\{mA\}\text{=-}2~x~V_{\text{CC}}~x~(0.26~+~3.38~x~f_{\text{SW}}),$ where $f_{\text{SW}}$ is in MHz. Figure 19. Operating Current vs. Frequency ## **Circuit Description** The FAN5109 is optimized for driving N-channel MOSFETs in a synchronous buck converter topology. A single PWM input signal is all that is required to properly drive the high-side and low-side MOSFETs. For an illustration of the FAN5109 and its features, refer to the Typical Application diagram in Figure 1 and Functional Block diagram in Figure 2. #### **Low-Side Driver** The low-side driver (LDRV) is designed to drive ground-referenced, low- $R_{DS(on)}$ , N-channel MOSFETs. The bias for LDRV is internally connected between VCC and PGND. When the driver is enabled, the driver's output is 180° out of phase with the PWM input. When the FAN5109 is disabled ( $\overline{OD}$ =0V), LDRV is held LOW. ### **High-Side Driver** The high-side driver (HDRV) is designed to drive a floating N-channel MOSFET. The bias voltage for the high-side driver is developed by a bootstrap supply circuit, consisting of an external diode and bootstrap capacitor ( $C_{\text{BOOT}}$ ). During start-up, SW is held at PGND, allowing $C_{BOOT}$ to charge to $V_{CC}$ through the diode. When the PWM input goes HIGH, HDRV begins to charge the high-side MOSFET gate (Q1). During this transition, charge is transferred from $C_{BOOT}$ to Q1's gate. As Q1 turns on, SW rises to $V_{IN}$ , forcing the BOOT pin to $V_{IN} + V_{C(BOOT)}$ , which provides sufficient $V_{GS}$ enhancement for Q1. To complete the switching cycle, Q1 is turned off by pulling HDRV to SW. $C_{BOOT}$ is recharged to $V_{CC}$ when SW falls to PGND. HDRV output is in phase with the PWM input. When the driver is disabled, the high-side gate is held low. ## **Adaptive Gate Drive Circuit** The FAN5109 advanced design ensures minimum MOSFET dead-time, while eliminating potential shoot-through (cross-conduction) currents. It senses the state of the MOSFETs and adjusts the gate drive adaptively to ensure they do not conduct simultaneously. Refer to the gate drive rise and fall time waveforms in Figure 7 and Figure 8 for the relevant timing information. To prevent overlap during the low-to-high switching transition (Q2 OFF to Q1 ON), the adaptive circuitry monitors the voltage at the LDRV pin. When the PWM signal goes HIGH, Q2 begins to turn OFF after a propagation delay, as defined by $t_{pdl(LDRV)}$ parameter. Once the LDRV pin is discharged below ~1.3V, Q1 begins to turn ON after adaptive delay $t_{pdh(HDRV)}$ . To preclude overlap during the high-to-low transition (Q1 OFF to Q2 ON), the adaptive circuitry monitors the voltage at the SW pin. When the PWM signal goes LOW, Q1 begins to turn OFF after a propagation delay ( $t_{pdl(HDRV)}$ ). Once the SW pin falls below ~V<sub>CC</sub>/3, Q2 begins to turn ON after adaptive delay $t_{pdh(LDRV)}$ . Additionally, $V_{\rm GS}$ of Q1 is monitored. When $V_{\rm GS(Q1)}$ is discharged below ~1.3V, a secondary adaptive delay is initiated, which results in Q2 being driven ON after $t_{\rm pdh(LDF)}$ , regardless of the SW state. This function is implemented to ensure $C_{\rm BOOT}$ is recharged after each switching cycle, particularly for cases where the power converter is sinking current and the SW voltage does not fall below the $V_{\rm CC}/3$ adaptive threshold. The secondary delay $t_{\rm pdh(LDF)}$ is longer than $t_{\rm pdh(LDRV)}$ . ## **Application Information** ### **Supply Capacitor Selection** For the supply input (V<sub>CC</sub>), a local ceramic bypass capacitor is recommended to reduce the noise and to supply the peak current. Use at least a 1µF, X7R or X5R capacitor. Keep this capacitor close to the VCC and PGND pins. ### **Bootstrap Circuit** The bootstrap circuit uses a charge storage capacitor (C<sub>BOOT</sub>) and an external diode, as shown in Figure 1. These components should be selected after the highside MOSFET has been chosen. The required capacitance is determined using the following equation: $$C_{BOOT} = \frac{Q_G}{\Delta V_{BOOT}}$$ (1) where Q<sub>G</sub> is the total gate charge of the high-side MOSFET and $\Delta V_{\text{BOOT}}$ is the voltage droop allowed on the high-side MOSFET drive. For example, the Q<sub>G</sub> of the FDD6696 MOSFET is about 35nC at 12V<sub>GS</sub>. For an allowed droop of ~300mV, the required bootstrap capacitance is 100nF. A good quality ceramic capacitor must be used. The average diode forward current, I<sub>F(AVG)</sub>, can be estimated by: $$I_{F(AVG)} = Q_{GATE} \times f_{SW}$$ (2) where F<sub>SW</sub> is the switching frequency of the controller. The peak surge current rating of the diode should be checked in-circuit, since this is dependent on the equivalent impedance of the entire bootstrap circuit, including the PCB traces. #### **Thermal Considerations** Total device dissipation: $$P_D = P_O + P_{HDRV} + P_{LDRV}$$ (3) P<sub>Q</sub> represents quiescent power dissipation: $$P_{\rm O} = V_{\rm CC} \times [4\text{mA} + 0.036 \text{ (f}_{\rm SW} - 100)]$$ (4) f<sub>SW</sub> is switching frequency (in kHz). Q<sub>G1</sub> is total gate charge of the upper FET (Q1) for its applied V<sub>GS</sub>. P<sub>HDRV</sub> represents internal power dissipation of the upper FET driver. $$P_{HDRV} = P_{H(R)} + P_{H(F)} \tag{5}$$ P<sub>H(R)</sub> and P<sub>H(F)</sub> are internal dissipations for the rising and falling edges, respectively: $$\begin{split} P_{H(R)} &= P_{Q1} \times \frac{R_{HUP}}{R_{HUP} + R_E + R_G} \\ P_{H(F)} &= P_{Q1} \times \frac{R_{HDN}}{R_{HDN} + R_E + R_G} \end{split} \tag{6}$$ $$P_{H(F)} = P_{Q1} \times \frac{R_{HDN}}{R_{HDN} + R_{D} + R_{D}}$$ (7) $$P_{Q1} = \frac{1}{2} \times Q_{G1} \times V_{GS(Q1)} \times f_{SW}$$ (8) As described in Equations 6 and 7, the total power consumed driving the gate is divided in proportion to the resistances in series with the MOSFET's internal gate node, as shown below: Figure 20. Driver Dissipation Model R<sub>G</sub> is the gate resistance internal to the FET. R<sub>F</sub> is the external gate drive resistor implemented in many designs. Note that the introduction of R<sub>E</sub> can reduce driver power dissipation, but excess R<sub>E</sub> may cause errors in the adaptive gate drive circuitry. For more information, please refer to Application Note AN-6003, "Shoot-through" in Synchronous Buck Converters. P<sub>LDRV</sub> is dissipation of the lower FET driver: $$P_{LDRV} = P_{L(R)} + P_{L(F)}$$ (9) where $P_{H(R)}$ and $P_{H(F)}$ are internal dissipations for the rising and falling edges, respectively: $$P_{L(R)} = P_{Q2} \times \frac{R_{LUP}}{R_{LUP} + R_{E} + R_{G}}$$ (10) $$P_{L(F)} = P_{Q2} \times \frac{R_{LDN}}{R_{HDN} + R_{F} + R_{G}}$$ (11) $$P_{Q2} = \frac{1}{2} \times Q_{G2} \times V_{GS(Q2)} \times f_{SW}$$ (12) ## **Layout Considerations** Use the following general guidelines when designing printed circuit boards (see Figure 21): - Trace out the high-current paths and use short, wide (>25 mil) traces to make these connections. - Connect the PGND pin as close as possible to the source of the lower MOSFET. - The V<sub>CC</sub> bypass capacitor should be located as close as possible to the driver's VCC and PGND pins and connected to the top layer. - Use vias to other layers where possible to maximize thermal conduction away from the IC. #### Note! The further the $V_{\text{CC}}$ bypass capacitor is located away from the driver, the less effective it is in limiting $V_{\text{CC}}$ spikes. Locate the capacitor as close as possible to the driver and connect it as shown in Figure 21. Figure 21. Recommended Layout for SOIC-8 (Not to Scale) ## **Physical Dimensions** NOTES: UNLESS OTHERWISE SPECIFIED OPTION B - NO BEVEL EDGE - A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA, ISSUE C, - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. - D) LANDPATTERN STANDARD: SOIC127P600X175-8M - E) DRAWING FILENAME: M08AREV13 Figure 22. 8-Lead SOIC Package, 0.150mm 0.36 SEATING PLANE -(1.04) **DETAIL A** Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a> R<sub>0.10</sub> 8° , 0.90 0.406 #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTL™ Current Transfer Logic™ EcoSPARK® EfficentMax™ EZSWITCH™ \* Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT FAST® FastvCore™ FlashWriter®\* FPS™ F-PFS™ FRFET® Global Power Resourcesu Green FPS™ Green FPS™ e-Series™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench® Programmable Active Droop™ **QFET** QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW at a time™ SmartMax ™ SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS™ SyncFET™ SYSTEM ® The Power Franchise® Ď wer TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ μSerDes™ UHC Ultra FRFET™ UniFET™ VCX™ VisualMax™ \* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - 1. Life support devices or systems are devices or systems 2. A critical component in any component of a life support, which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ## PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | | | | |-----------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Advance Information | Formative / In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary First Production at a later date. Fairchild S | | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | | Obsolete | Not In Production | This datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | | | | Rev. 134